sky2.c 101 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <linux/tcp.h>
  35. #include <linux/in.h>
  36. #include <linux/delay.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/mii.h>
  41. #include <asm/irq.h>
  42. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  43. #define SKY2_VLAN_TAG_USED 1
  44. #endif
  45. #include "sky2.h"
  46. #define DRV_NAME "sky2"
  47. #define DRV_VERSION "1.13"
  48. #define PFX DRV_NAME " "
  49. /*
  50. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  51. * that are organized into three (receive, transmit, status) different rings
  52. * similar to Tigon3.
  53. */
  54. #define RX_LE_SIZE 1024
  55. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  56. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  57. #define RX_DEF_PENDING RX_MAX_PENDING
  58. #define RX_SKB_ALIGN 8
  59. #define RX_BUF_WRITE 16
  60. #define TX_RING_SIZE 512
  61. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  62. #define TX_MIN_PENDING 64
  63. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  64. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  65. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  66. #define TX_WATCHDOG (5 * HZ)
  67. #define NAPI_WEIGHT 64
  68. #define PHY_RETRIES 1000
  69. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  70. static const u32 default_msg =
  71. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  72. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  73. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  74. static int debug = -1; /* defaults above */
  75. module_param(debug, int, 0);
  76. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  77. static int copybreak __read_mostly = 128;
  78. module_param(copybreak, int, 0);
  79. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  80. static int disable_msi = 0;
  81. module_param(disable_msi, int, 0);
  82. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  83. static int idle_timeout = 0;
  84. module_param(idle_timeout, int, 0);
  85. MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
  86. static const struct pci_device_id sky2_id_table[] = {
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  88. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  117. { 0 }
  118. };
  119. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  120. /* Avoid conditionals by using array */
  121. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  122. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  123. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  124. /* This driver supports yukon2 chipset only */
  125. static const char *yukon2_name[] = {
  126. "XL", /* 0xb3 */
  127. "EC Ultra", /* 0xb4 */
  128. "Extreme", /* 0xb5 */
  129. "EC", /* 0xb6 */
  130. "FE", /* 0xb7 */
  131. };
  132. /* Access to external PHY */
  133. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  134. {
  135. int i;
  136. gma_write16(hw, port, GM_SMI_DATA, val);
  137. gma_write16(hw, port, GM_SMI_CTRL,
  138. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  139. for (i = 0; i < PHY_RETRIES; i++) {
  140. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  141. return 0;
  142. udelay(1);
  143. }
  144. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  145. return -ETIMEDOUT;
  146. }
  147. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  148. {
  149. int i;
  150. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  151. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  152. for (i = 0; i < PHY_RETRIES; i++) {
  153. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  154. *val = gma_read16(hw, port, GM_SMI_DATA);
  155. return 0;
  156. }
  157. udelay(1);
  158. }
  159. return -ETIMEDOUT;
  160. }
  161. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  162. {
  163. u16 v;
  164. if (__gm_phy_read(hw, port, reg, &v) != 0)
  165. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  166. return v;
  167. }
  168. static void sky2_power_on(struct sky2_hw *hw)
  169. {
  170. /* switch power to VCC (WA for VAUX problem) */
  171. sky2_write8(hw, B0_POWER_CTRL,
  172. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  173. /* disable Core Clock Division, */
  174. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  175. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  176. /* enable bits are inverted */
  177. sky2_write8(hw, B2_Y2_CLK_GATE,
  178. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  179. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  180. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  181. else
  182. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  183. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
  184. u32 reg1;
  185. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  186. reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
  187. reg1 &= P_ASPM_CONTROL_MSK;
  188. sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
  189. sky2_pci_write32(hw, PCI_DEV_REG5, 0);
  190. }
  191. }
  192. static void sky2_power_aux(struct sky2_hw *hw)
  193. {
  194. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  195. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  196. else
  197. /* enable bits are inverted */
  198. sky2_write8(hw, B2_Y2_CLK_GATE,
  199. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  200. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  201. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  202. /* switch power to VAUX */
  203. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  204. sky2_write8(hw, B0_POWER_CTRL,
  205. (PC_VAUX_ENA | PC_VCC_ENA |
  206. PC_VAUX_ON | PC_VCC_OFF));
  207. }
  208. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  209. {
  210. u16 reg;
  211. /* disable all GMAC IRQ's */
  212. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  213. /* disable PHY IRQs */
  214. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  215. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  216. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  217. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  218. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  219. reg = gma_read16(hw, port, GM_RX_CTRL);
  220. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  221. gma_write16(hw, port, GM_RX_CTRL, reg);
  222. }
  223. /* flow control to advertise bits */
  224. static const u16 copper_fc_adv[] = {
  225. [FC_NONE] = 0,
  226. [FC_TX] = PHY_M_AN_ASP,
  227. [FC_RX] = PHY_M_AN_PC,
  228. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  229. };
  230. /* flow control to advertise bits when using 1000BaseX */
  231. static const u16 fiber_fc_adv[] = {
  232. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  233. [FC_TX] = PHY_M_P_ASYM_MD_X,
  234. [FC_RX] = PHY_M_P_SYM_MD_X,
  235. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  236. };
  237. /* flow control to GMA disable bits */
  238. static const u16 gm_fc_disable[] = {
  239. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  240. [FC_TX] = GM_GPCR_FC_RX_DIS,
  241. [FC_RX] = GM_GPCR_FC_TX_DIS,
  242. [FC_BOTH] = 0,
  243. };
  244. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  245. {
  246. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  247. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  248. if (sky2->autoneg == AUTONEG_ENABLE
  249. && !(hw->chip_id == CHIP_ID_YUKON_XL
  250. || hw->chip_id == CHIP_ID_YUKON_EC_U
  251. || hw->chip_id == CHIP_ID_YUKON_EX)) {
  252. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  253. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  254. PHY_M_EC_MAC_S_MSK);
  255. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  256. if (hw->chip_id == CHIP_ID_YUKON_EC)
  257. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  258. else
  259. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  260. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  261. }
  262. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  263. if (sky2_is_copper(hw)) {
  264. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  265. /* enable automatic crossover */
  266. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  267. } else {
  268. /* disable energy detect */
  269. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  270. /* enable automatic crossover */
  271. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  272. if (sky2->autoneg == AUTONEG_ENABLE
  273. && (hw->chip_id == CHIP_ID_YUKON_XL
  274. || hw->chip_id == CHIP_ID_YUKON_EC_U
  275. || hw->chip_id == CHIP_ID_YUKON_EX)) {
  276. ctrl &= ~PHY_M_PC_DSC_MSK;
  277. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  278. }
  279. }
  280. } else {
  281. /* workaround for deviation #4.88 (CRC errors) */
  282. /* disable Automatic Crossover */
  283. ctrl &= ~PHY_M_PC_MDIX_MSK;
  284. }
  285. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  286. /* special setup for PHY 88E1112 Fiber */
  287. if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
  288. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  289. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  290. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  291. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  292. ctrl &= ~PHY_M_MAC_MD_MSK;
  293. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  294. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  295. if (hw->pmd_type == 'P') {
  296. /* select page 1 to access Fiber registers */
  297. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  298. /* for SFP-module set SIGDET polarity to low */
  299. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  300. ctrl |= PHY_M_FIB_SIGD_POL;
  301. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  302. }
  303. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  304. }
  305. ctrl = PHY_CT_RESET;
  306. ct1000 = 0;
  307. adv = PHY_AN_CSMA;
  308. reg = 0;
  309. if (sky2->autoneg == AUTONEG_ENABLE) {
  310. if (sky2_is_copper(hw)) {
  311. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  312. ct1000 |= PHY_M_1000C_AFD;
  313. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  314. ct1000 |= PHY_M_1000C_AHD;
  315. if (sky2->advertising & ADVERTISED_100baseT_Full)
  316. adv |= PHY_M_AN_100_FD;
  317. if (sky2->advertising & ADVERTISED_100baseT_Half)
  318. adv |= PHY_M_AN_100_HD;
  319. if (sky2->advertising & ADVERTISED_10baseT_Full)
  320. adv |= PHY_M_AN_10_FD;
  321. if (sky2->advertising & ADVERTISED_10baseT_Half)
  322. adv |= PHY_M_AN_10_HD;
  323. adv |= copper_fc_adv[sky2->flow_mode];
  324. } else { /* special defines for FIBER (88E1040S only) */
  325. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  326. adv |= PHY_M_AN_1000X_AFD;
  327. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  328. adv |= PHY_M_AN_1000X_AHD;
  329. adv |= fiber_fc_adv[sky2->flow_mode];
  330. }
  331. /* Restart Auto-negotiation */
  332. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  333. } else {
  334. /* forced speed/duplex settings */
  335. ct1000 = PHY_M_1000C_MSE;
  336. /* Disable auto update for duplex flow control and speed */
  337. reg |= GM_GPCR_AU_ALL_DIS;
  338. switch (sky2->speed) {
  339. case SPEED_1000:
  340. ctrl |= PHY_CT_SP1000;
  341. reg |= GM_GPCR_SPEED_1000;
  342. break;
  343. case SPEED_100:
  344. ctrl |= PHY_CT_SP100;
  345. reg |= GM_GPCR_SPEED_100;
  346. break;
  347. }
  348. if (sky2->duplex == DUPLEX_FULL) {
  349. reg |= GM_GPCR_DUP_FULL;
  350. ctrl |= PHY_CT_DUP_MD;
  351. } else if (sky2->speed < SPEED_1000)
  352. sky2->flow_mode = FC_NONE;
  353. reg |= gm_fc_disable[sky2->flow_mode];
  354. /* Forward pause packets to GMAC? */
  355. if (sky2->flow_mode & FC_RX)
  356. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  357. else
  358. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  359. }
  360. gma_write16(hw, port, GM_GP_CTRL, reg);
  361. if (hw->chip_id != CHIP_ID_YUKON_FE)
  362. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  363. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  364. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  365. /* Setup Phy LED's */
  366. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  367. ledover = 0;
  368. switch (hw->chip_id) {
  369. case CHIP_ID_YUKON_FE:
  370. /* on 88E3082 these bits are at 11..9 (shifted left) */
  371. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  372. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  373. /* delete ACT LED control bits */
  374. ctrl &= ~PHY_M_FELP_LED1_MSK;
  375. /* change ACT LED control to blink mode */
  376. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  377. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  378. break;
  379. case CHIP_ID_YUKON_XL:
  380. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  381. /* select page 3 to access LED control register */
  382. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  383. /* set LED Function Control register */
  384. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  385. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  386. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  387. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  388. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  389. /* set Polarity Control register */
  390. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  391. (PHY_M_POLC_LS1_P_MIX(4) |
  392. PHY_M_POLC_IS0_P_MIX(4) |
  393. PHY_M_POLC_LOS_CTRL(2) |
  394. PHY_M_POLC_INIT_CTRL(2) |
  395. PHY_M_POLC_STA1_CTRL(2) |
  396. PHY_M_POLC_STA0_CTRL(2)));
  397. /* restore page register */
  398. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  399. break;
  400. case CHIP_ID_YUKON_EC_U:
  401. case CHIP_ID_YUKON_EX:
  402. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  403. /* select page 3 to access LED control register */
  404. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  405. /* set LED Function Control register */
  406. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  407. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  408. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  409. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  410. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  411. /* set Blink Rate in LED Timer Control Register */
  412. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  413. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  414. /* restore page register */
  415. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  416. break;
  417. default:
  418. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  419. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  420. /* turn off the Rx LED (LED_RX) */
  421. ledover &= ~PHY_M_LED_MO_RX;
  422. }
  423. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  424. /* apply fixes in PHY AFE */
  425. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  426. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  427. /* increase differential signal amplitude in 10BASE-T */
  428. gm_phy_write(hw, port, 0x18, 0xaa99);
  429. gm_phy_write(hw, port, 0x17, 0x2011);
  430. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  431. gm_phy_write(hw, port, 0x18, 0xa204);
  432. gm_phy_write(hw, port, 0x17, 0x2002);
  433. /* set page register to 0 */
  434. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  435. } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
  436. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  437. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  438. /* turn on 100 Mbps LED (LED_LINK100) */
  439. ledover |= PHY_M_LED_MO_100;
  440. }
  441. if (ledover)
  442. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  443. }
  444. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  445. if (sky2->autoneg == AUTONEG_ENABLE)
  446. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  447. else
  448. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  449. }
  450. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  451. {
  452. u32 reg1;
  453. static const u32 phy_power[]
  454. = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  455. /* looks like this XL is back asswards .. */
  456. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  457. onoff = !onoff;
  458. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  459. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  460. if (onoff)
  461. /* Turn off phy power saving */
  462. reg1 &= ~phy_power[port];
  463. else
  464. reg1 |= phy_power[port];
  465. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  466. sky2_pci_read32(hw, PCI_DEV_REG1);
  467. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  468. udelay(100);
  469. }
  470. /* Force a renegotiation */
  471. static void sky2_phy_reinit(struct sky2_port *sky2)
  472. {
  473. spin_lock_bh(&sky2->phy_lock);
  474. sky2_phy_init(sky2->hw, sky2->port);
  475. spin_unlock_bh(&sky2->phy_lock);
  476. }
  477. /* Put device in state to listen for Wake On Lan */
  478. static void sky2_wol_init(struct sky2_port *sky2)
  479. {
  480. struct sky2_hw *hw = sky2->hw;
  481. unsigned port = sky2->port;
  482. enum flow_control save_mode;
  483. u16 ctrl;
  484. u32 reg1;
  485. /* Bring hardware out of reset */
  486. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  487. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  488. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  489. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  490. /* Force to 10/100
  491. * sky2_reset will re-enable on resume
  492. */
  493. save_mode = sky2->flow_mode;
  494. ctrl = sky2->advertising;
  495. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  496. sky2->flow_mode = FC_NONE;
  497. sky2_phy_power(hw, port, 1);
  498. sky2_phy_reinit(sky2);
  499. sky2->flow_mode = save_mode;
  500. sky2->advertising = ctrl;
  501. /* Set GMAC to no flow control and auto update for speed/duplex */
  502. gma_write16(hw, port, GM_GP_CTRL,
  503. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  504. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  505. /* Set WOL address */
  506. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  507. sky2->netdev->dev_addr, ETH_ALEN);
  508. /* Turn on appropriate WOL control bits */
  509. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  510. ctrl = 0;
  511. if (sky2->wol & WAKE_PHY)
  512. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  513. else
  514. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  515. if (sky2->wol & WAKE_MAGIC)
  516. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  517. else
  518. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  519. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  520. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  521. /* Turn on legacy PCI-Express PME mode */
  522. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  523. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  524. reg1 |= PCI_Y2_PME_LEGACY;
  525. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  526. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  527. /* block receiver */
  528. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  529. }
  530. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  531. {
  532. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  533. u16 reg;
  534. int i;
  535. const u8 *addr = hw->dev[port]->dev_addr;
  536. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  537. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
  538. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  539. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  540. /* WA DEV_472 -- looks like crossed wires on port 2 */
  541. /* clear GMAC 1 Control reset */
  542. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  543. do {
  544. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  545. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  546. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  547. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  548. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  549. }
  550. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  551. /* Enable Transmit FIFO Underrun */
  552. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  553. spin_lock_bh(&sky2->phy_lock);
  554. sky2_phy_init(hw, port);
  555. spin_unlock_bh(&sky2->phy_lock);
  556. /* MIB clear */
  557. reg = gma_read16(hw, port, GM_PHY_ADDR);
  558. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  559. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  560. gma_read16(hw, port, i);
  561. gma_write16(hw, port, GM_PHY_ADDR, reg);
  562. /* transmit control */
  563. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  564. /* receive control reg: unicast + multicast + no FCS */
  565. gma_write16(hw, port, GM_RX_CTRL,
  566. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  567. /* transmit flow control */
  568. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  569. /* transmit parameter */
  570. gma_write16(hw, port, GM_TX_PARAM,
  571. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  572. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  573. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  574. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  575. /* serial mode register */
  576. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  577. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  578. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  579. reg |= GM_SMOD_JUMBO_ENA;
  580. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  581. /* virtual address for data */
  582. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  583. /* physical address: used for pause frames */
  584. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  585. /* ignore counter overflows */
  586. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  587. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  588. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  589. /* Configure Rx MAC FIFO */
  590. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  591. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  592. GMF_OPER_ON | GMF_RX_F_FL_ON);
  593. /* Flush Rx MAC FIFO on any flow control or error */
  594. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  595. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  596. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  597. /* Configure Tx MAC FIFO */
  598. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  599. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  600. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
  601. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  602. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  603. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  604. /* set Tx GMAC FIFO Almost Empty Threshold */
  605. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
  606. /* Disable Store & Forward mode for TX */
  607. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  608. }
  609. }
  610. }
  611. /* Assign Ram Buffer allocation to queue */
  612. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  613. {
  614. u32 end;
  615. /* convert from K bytes to qwords used for hw register */
  616. start *= 1024/8;
  617. space *= 1024/8;
  618. end = start + space - 1;
  619. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  620. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  621. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  622. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  623. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  624. if (q == Q_R1 || q == Q_R2) {
  625. u32 tp = space - space/4;
  626. /* On receive queue's set the thresholds
  627. * give receiver priority when > 3/4 full
  628. * send pause when down to 2K
  629. */
  630. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  631. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  632. tp = space - 2048/8;
  633. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  634. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  635. } else {
  636. /* Enable store & forward on Tx queue's because
  637. * Tx FIFO is only 1K on Yukon
  638. */
  639. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  640. }
  641. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  642. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  643. }
  644. /* Setup Bus Memory Interface */
  645. static void sky2_qset(struct sky2_hw *hw, u16 q)
  646. {
  647. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  648. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  649. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  650. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  651. }
  652. /* Setup prefetch unit registers. This is the interface between
  653. * hardware and driver list elements
  654. */
  655. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  656. u64 addr, u32 last)
  657. {
  658. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  659. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  660. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  661. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  662. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  663. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  664. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  665. }
  666. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  667. {
  668. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  669. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  670. le->ctrl = 0;
  671. return le;
  672. }
  673. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  674. struct sky2_tx_le *le)
  675. {
  676. return sky2->tx_ring + (le - sky2->tx_le);
  677. }
  678. /* Update chip's next pointer */
  679. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  680. {
  681. q = Y2_QADDR(q, PREF_UNIT_PUT_IDX);
  682. wmb();
  683. sky2_write16(hw, q, idx);
  684. sky2_read16(hw, q);
  685. }
  686. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  687. {
  688. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  689. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  690. le->ctrl = 0;
  691. return le;
  692. }
  693. /* Return high part of DMA address (could be 32 or 64 bit) */
  694. static inline u32 high32(dma_addr_t a)
  695. {
  696. return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
  697. }
  698. /* Build description to hardware for one receive segment */
  699. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  700. dma_addr_t map, unsigned len)
  701. {
  702. struct sky2_rx_le *le;
  703. u32 hi = high32(map);
  704. if (sky2->rx_addr64 != hi) {
  705. le = sky2_next_rx(sky2);
  706. le->addr = cpu_to_le32(hi);
  707. le->opcode = OP_ADDR64 | HW_OWNER;
  708. sky2->rx_addr64 = high32(map + len);
  709. }
  710. le = sky2_next_rx(sky2);
  711. le->addr = cpu_to_le32((u32) map);
  712. le->length = cpu_to_le16(len);
  713. le->opcode = op | HW_OWNER;
  714. }
  715. /* Build description to hardware for one possibly fragmented skb */
  716. static void sky2_rx_submit(struct sky2_port *sky2,
  717. const struct rx_ring_info *re)
  718. {
  719. int i;
  720. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  721. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  722. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  723. }
  724. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  725. unsigned size)
  726. {
  727. struct sk_buff *skb = re->skb;
  728. int i;
  729. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  730. pci_unmap_len_set(re, data_size, size);
  731. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  732. re->frag_addr[i] = pci_map_page(pdev,
  733. skb_shinfo(skb)->frags[i].page,
  734. skb_shinfo(skb)->frags[i].page_offset,
  735. skb_shinfo(skb)->frags[i].size,
  736. PCI_DMA_FROMDEVICE);
  737. }
  738. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  739. {
  740. struct sk_buff *skb = re->skb;
  741. int i;
  742. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  743. PCI_DMA_FROMDEVICE);
  744. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  745. pci_unmap_page(pdev, re->frag_addr[i],
  746. skb_shinfo(skb)->frags[i].size,
  747. PCI_DMA_FROMDEVICE);
  748. }
  749. /* Tell chip where to start receive checksum.
  750. * Actually has two checksums, but set both same to avoid possible byte
  751. * order problems.
  752. */
  753. static void rx_set_checksum(struct sky2_port *sky2)
  754. {
  755. struct sky2_rx_le *le;
  756. le = sky2_next_rx(sky2);
  757. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  758. le->ctrl = 0;
  759. le->opcode = OP_TCPSTART | HW_OWNER;
  760. sky2_write32(sky2->hw,
  761. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  762. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  763. }
  764. /*
  765. * The RX Stop command will not work for Yukon-2 if the BMU does not
  766. * reach the end of packet and since we can't make sure that we have
  767. * incoming data, we must reset the BMU while it is not doing a DMA
  768. * transfer. Since it is possible that the RX path is still active,
  769. * the RX RAM buffer will be stopped first, so any possible incoming
  770. * data will not trigger a DMA. After the RAM buffer is stopped, the
  771. * BMU is polled until any DMA in progress is ended and only then it
  772. * will be reset.
  773. */
  774. static void sky2_rx_stop(struct sky2_port *sky2)
  775. {
  776. struct sky2_hw *hw = sky2->hw;
  777. unsigned rxq = rxqaddr[sky2->port];
  778. int i;
  779. /* disable the RAM Buffer receive queue */
  780. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  781. for (i = 0; i < 0xffff; i++)
  782. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  783. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  784. goto stopped;
  785. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  786. sky2->netdev->name);
  787. stopped:
  788. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  789. /* reset the Rx prefetch unit */
  790. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  791. }
  792. /* Clean out receive buffer area, assumes receiver hardware stopped */
  793. static void sky2_rx_clean(struct sky2_port *sky2)
  794. {
  795. unsigned i;
  796. memset(sky2->rx_le, 0, RX_LE_BYTES);
  797. for (i = 0; i < sky2->rx_pending; i++) {
  798. struct rx_ring_info *re = sky2->rx_ring + i;
  799. if (re->skb) {
  800. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  801. kfree_skb(re->skb);
  802. re->skb = NULL;
  803. }
  804. }
  805. }
  806. /* Basic MII support */
  807. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  808. {
  809. struct mii_ioctl_data *data = if_mii(ifr);
  810. struct sky2_port *sky2 = netdev_priv(dev);
  811. struct sky2_hw *hw = sky2->hw;
  812. int err = -EOPNOTSUPP;
  813. if (!netif_running(dev))
  814. return -ENODEV; /* Phy still in reset */
  815. switch (cmd) {
  816. case SIOCGMIIPHY:
  817. data->phy_id = PHY_ADDR_MARV;
  818. /* fallthru */
  819. case SIOCGMIIREG: {
  820. u16 val = 0;
  821. spin_lock_bh(&sky2->phy_lock);
  822. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  823. spin_unlock_bh(&sky2->phy_lock);
  824. data->val_out = val;
  825. break;
  826. }
  827. case SIOCSMIIREG:
  828. if (!capable(CAP_NET_ADMIN))
  829. return -EPERM;
  830. spin_lock_bh(&sky2->phy_lock);
  831. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  832. data->val_in);
  833. spin_unlock_bh(&sky2->phy_lock);
  834. break;
  835. }
  836. return err;
  837. }
  838. #ifdef SKY2_VLAN_TAG_USED
  839. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  840. {
  841. struct sky2_port *sky2 = netdev_priv(dev);
  842. struct sky2_hw *hw = sky2->hw;
  843. u16 port = sky2->port;
  844. netif_tx_lock_bh(dev);
  845. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
  846. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
  847. sky2->vlgrp = grp;
  848. netif_tx_unlock_bh(dev);
  849. }
  850. static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  851. {
  852. struct sky2_port *sky2 = netdev_priv(dev);
  853. struct sky2_hw *hw = sky2->hw;
  854. u16 port = sky2->port;
  855. netif_tx_lock_bh(dev);
  856. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
  857. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
  858. vlan_group_set_device(sky2->vlgrp, vid, NULL);
  859. netif_tx_unlock_bh(dev);
  860. }
  861. #endif
  862. /*
  863. * Allocate an skb for receiving. If the MTU is large enough
  864. * make the skb non-linear with a fragment list of pages.
  865. *
  866. * It appears the hardware has a bug in the FIFO logic that
  867. * cause it to hang if the FIFO gets overrun and the receive buffer
  868. * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
  869. * aligned except if slab debugging is enabled.
  870. */
  871. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  872. {
  873. struct sk_buff *skb;
  874. unsigned long p;
  875. int i;
  876. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
  877. if (!skb)
  878. goto nomem;
  879. p = (unsigned long) skb->data;
  880. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  881. for (i = 0; i < sky2->rx_nfrags; i++) {
  882. struct page *page = alloc_page(GFP_ATOMIC);
  883. if (!page)
  884. goto free_partial;
  885. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  886. }
  887. return skb;
  888. free_partial:
  889. kfree_skb(skb);
  890. nomem:
  891. return NULL;
  892. }
  893. /*
  894. * Allocate and setup receiver buffer pool.
  895. * Normal case this ends up creating one list element for skb
  896. * in the receive ring. Worst case if using large MTU and each
  897. * allocation falls on a different 64 bit region, that results
  898. * in 6 list elements per ring entry.
  899. * One element is used for checksum enable/disable, and one
  900. * extra to avoid wrap.
  901. */
  902. static int sky2_rx_start(struct sky2_port *sky2)
  903. {
  904. struct sky2_hw *hw = sky2->hw;
  905. struct rx_ring_info *re;
  906. unsigned rxq = rxqaddr[sky2->port];
  907. unsigned i, size, space, thresh;
  908. sky2->rx_put = sky2->rx_next = 0;
  909. sky2_qset(hw, rxq);
  910. /* On PCI express lowering the watermark gives better performance */
  911. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  912. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  913. /* These chips have no ram buffer?
  914. * MAC Rx RAM Read is controlled by hardware */
  915. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  916. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  917. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  918. sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
  919. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  920. rx_set_checksum(sky2);
  921. /* Space needed for frame data + headers rounded up */
  922. size = ALIGN(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8)
  923. + 8;
  924. /* Stopping point for hardware truncation */
  925. thresh = (size - 8) / sizeof(u32);
  926. /* Account for overhead of skb - to avoid order > 0 allocation */
  927. space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
  928. + sizeof(struct skb_shared_info);
  929. sky2->rx_nfrags = space >> PAGE_SHIFT;
  930. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  931. if (sky2->rx_nfrags != 0) {
  932. /* Compute residue after pages */
  933. space = sky2->rx_nfrags << PAGE_SHIFT;
  934. if (space < size)
  935. size -= space;
  936. else
  937. size = 0;
  938. /* Optimize to handle small packets and headers */
  939. if (size < copybreak)
  940. size = copybreak;
  941. if (size < ETH_HLEN)
  942. size = ETH_HLEN;
  943. }
  944. sky2->rx_data_size = size;
  945. /* Fill Rx ring */
  946. for (i = 0; i < sky2->rx_pending; i++) {
  947. re = sky2->rx_ring + i;
  948. re->skb = sky2_rx_alloc(sky2);
  949. if (!re->skb)
  950. goto nomem;
  951. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  952. sky2_rx_submit(sky2, re);
  953. }
  954. /*
  955. * The receiver hangs if it receives frames larger than the
  956. * packet buffer. As a workaround, truncate oversize frames, but
  957. * the register is limited to 9 bits, so if you do frames > 2052
  958. * you better get the MTU right!
  959. */
  960. if (thresh > 0x1ff)
  961. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  962. else {
  963. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  964. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  965. }
  966. /* Tell chip about available buffers */
  967. sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
  968. return 0;
  969. nomem:
  970. sky2_rx_clean(sky2);
  971. return -ENOMEM;
  972. }
  973. /* Bring up network interface. */
  974. static int sky2_up(struct net_device *dev)
  975. {
  976. struct sky2_port *sky2 = netdev_priv(dev);
  977. struct sky2_hw *hw = sky2->hw;
  978. unsigned port = sky2->port;
  979. u32 ramsize, imask;
  980. int cap, err = -ENOMEM;
  981. struct net_device *otherdev = hw->dev[sky2->port^1];
  982. /*
  983. * On dual port PCI-X card, there is an problem where status
  984. * can be received out of order due to split transactions
  985. */
  986. if (otherdev && netif_running(otherdev) &&
  987. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  988. struct sky2_port *osky2 = netdev_priv(otherdev);
  989. u16 cmd;
  990. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  991. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  992. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  993. sky2->rx_csum = 0;
  994. osky2->rx_csum = 0;
  995. }
  996. if (netif_msg_ifup(sky2))
  997. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  998. /* must be power of 2 */
  999. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1000. TX_RING_SIZE *
  1001. sizeof(struct sky2_tx_le),
  1002. &sky2->tx_le_map);
  1003. if (!sky2->tx_le)
  1004. goto err_out;
  1005. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1006. GFP_KERNEL);
  1007. if (!sky2->tx_ring)
  1008. goto err_out;
  1009. sky2->tx_prod = sky2->tx_cons = 0;
  1010. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1011. &sky2->rx_le_map);
  1012. if (!sky2->rx_le)
  1013. goto err_out;
  1014. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1015. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1016. GFP_KERNEL);
  1017. if (!sky2->rx_ring)
  1018. goto err_out;
  1019. sky2_phy_power(hw, port, 1);
  1020. sky2_mac_init(hw, port);
  1021. /* Register is number of 4K blocks on internal RAM buffer. */
  1022. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1023. printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1024. if (ramsize > 0) {
  1025. u32 rxspace;
  1026. if (ramsize < 16)
  1027. rxspace = ramsize / 2;
  1028. else
  1029. rxspace = 8 + (2*(ramsize - 16))/3;
  1030. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1031. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1032. /* Make sure SyncQ is disabled */
  1033. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1034. RB_RST_SET);
  1035. }
  1036. sky2_qset(hw, txqaddr[port]);
  1037. /* Set almost empty threshold */
  1038. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1039. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1040. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
  1041. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1042. TX_RING_SIZE - 1);
  1043. err = sky2_rx_start(sky2);
  1044. if (err)
  1045. goto err_out;
  1046. /* Enable interrupts from phy/mac for port */
  1047. imask = sky2_read32(hw, B0_IMSK);
  1048. imask |= portirq_msk[port];
  1049. sky2_write32(hw, B0_IMSK, imask);
  1050. return 0;
  1051. err_out:
  1052. if (sky2->rx_le) {
  1053. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1054. sky2->rx_le, sky2->rx_le_map);
  1055. sky2->rx_le = NULL;
  1056. }
  1057. if (sky2->tx_le) {
  1058. pci_free_consistent(hw->pdev,
  1059. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1060. sky2->tx_le, sky2->tx_le_map);
  1061. sky2->tx_le = NULL;
  1062. }
  1063. kfree(sky2->tx_ring);
  1064. kfree(sky2->rx_ring);
  1065. sky2->tx_ring = NULL;
  1066. sky2->rx_ring = NULL;
  1067. return err;
  1068. }
  1069. /* Modular subtraction in ring */
  1070. static inline int tx_dist(unsigned tail, unsigned head)
  1071. {
  1072. return (head - tail) & (TX_RING_SIZE - 1);
  1073. }
  1074. /* Number of list elements available for next tx */
  1075. static inline int tx_avail(const struct sky2_port *sky2)
  1076. {
  1077. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1078. }
  1079. /* Estimate of number of transmit list elements required */
  1080. static unsigned tx_le_req(const struct sk_buff *skb)
  1081. {
  1082. unsigned count;
  1083. count = sizeof(dma_addr_t) / sizeof(u32);
  1084. count += skb_shinfo(skb)->nr_frags * count;
  1085. if (skb_is_gso(skb))
  1086. ++count;
  1087. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1088. ++count;
  1089. return count;
  1090. }
  1091. /*
  1092. * Put one packet in ring for transmit.
  1093. * A single packet can generate multiple list elements, and
  1094. * the number of ring elements will probably be less than the number
  1095. * of list elements used.
  1096. */
  1097. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1098. {
  1099. struct sky2_port *sky2 = netdev_priv(dev);
  1100. struct sky2_hw *hw = sky2->hw;
  1101. struct sky2_tx_le *le = NULL;
  1102. struct tx_ring_info *re;
  1103. unsigned i, len;
  1104. dma_addr_t mapping;
  1105. u32 addr64;
  1106. u16 mss;
  1107. u8 ctrl;
  1108. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1109. return NETDEV_TX_BUSY;
  1110. if (unlikely(netif_msg_tx_queued(sky2)))
  1111. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1112. dev->name, sky2->tx_prod, skb->len);
  1113. len = skb_headlen(skb);
  1114. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1115. addr64 = high32(mapping);
  1116. /* Send high bits if changed or crosses boundary */
  1117. if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
  1118. le = get_tx_le(sky2);
  1119. le->addr = cpu_to_le32(addr64);
  1120. le->opcode = OP_ADDR64 | HW_OWNER;
  1121. sky2->tx_addr64 = high32(mapping + len);
  1122. }
  1123. /* Check for TCP Segmentation Offload */
  1124. mss = skb_shinfo(skb)->gso_size;
  1125. if (mss != 0) {
  1126. mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
  1127. mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  1128. mss += ETH_HLEN;
  1129. if (mss != sky2->tx_last_mss) {
  1130. le = get_tx_le(sky2);
  1131. le->addr = cpu_to_le32(mss);
  1132. le->opcode = OP_LRGLEN | HW_OWNER;
  1133. sky2->tx_last_mss = mss;
  1134. }
  1135. }
  1136. ctrl = 0;
  1137. #ifdef SKY2_VLAN_TAG_USED
  1138. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1139. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1140. if (!le) {
  1141. le = get_tx_le(sky2);
  1142. le->addr = 0;
  1143. le->opcode = OP_VLAN|HW_OWNER;
  1144. } else
  1145. le->opcode |= OP_VLAN;
  1146. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1147. ctrl |= INS_VLAN;
  1148. }
  1149. #endif
  1150. /* Handle TCP checksum offload */
  1151. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1152. unsigned offset = skb->h.raw - skb->data;
  1153. u32 tcpsum;
  1154. tcpsum = offset << 16; /* sum start */
  1155. tcpsum |= offset + skb->csum_offset; /* sum write */
  1156. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1157. if (skb->nh.iph->protocol == IPPROTO_UDP)
  1158. ctrl |= UDPTCP;
  1159. if (tcpsum != sky2->tx_tcpsum) {
  1160. sky2->tx_tcpsum = tcpsum;
  1161. le = get_tx_le(sky2);
  1162. le->addr = cpu_to_le32(tcpsum);
  1163. le->length = 0; /* initial checksum value */
  1164. le->ctrl = 1; /* one packet */
  1165. le->opcode = OP_TCPLISW | HW_OWNER;
  1166. }
  1167. }
  1168. le = get_tx_le(sky2);
  1169. le->addr = cpu_to_le32((u32) mapping);
  1170. le->length = cpu_to_le16(len);
  1171. le->ctrl = ctrl;
  1172. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1173. re = tx_le_re(sky2, le);
  1174. re->skb = skb;
  1175. pci_unmap_addr_set(re, mapaddr, mapping);
  1176. pci_unmap_len_set(re, maplen, len);
  1177. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1178. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1179. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1180. frag->size, PCI_DMA_TODEVICE);
  1181. addr64 = high32(mapping);
  1182. if (addr64 != sky2->tx_addr64) {
  1183. le = get_tx_le(sky2);
  1184. le->addr = cpu_to_le32(addr64);
  1185. le->ctrl = 0;
  1186. le->opcode = OP_ADDR64 | HW_OWNER;
  1187. sky2->tx_addr64 = addr64;
  1188. }
  1189. le = get_tx_le(sky2);
  1190. le->addr = cpu_to_le32((u32) mapping);
  1191. le->length = cpu_to_le16(frag->size);
  1192. le->ctrl = ctrl;
  1193. le->opcode = OP_BUFFER | HW_OWNER;
  1194. re = tx_le_re(sky2, le);
  1195. re->skb = skb;
  1196. pci_unmap_addr_set(re, mapaddr, mapping);
  1197. pci_unmap_len_set(re, maplen, frag->size);
  1198. }
  1199. le->ctrl |= EOP;
  1200. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1201. netif_stop_queue(dev);
  1202. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1203. dev->trans_start = jiffies;
  1204. return NETDEV_TX_OK;
  1205. }
  1206. /*
  1207. * Free ring elements from starting at tx_cons until "done"
  1208. *
  1209. * NB: the hardware will tell us about partial completion of multi-part
  1210. * buffers so make sure not to free skb to early.
  1211. */
  1212. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1213. {
  1214. struct net_device *dev = sky2->netdev;
  1215. struct pci_dev *pdev = sky2->hw->pdev;
  1216. unsigned idx;
  1217. BUG_ON(done >= TX_RING_SIZE);
  1218. for (idx = sky2->tx_cons; idx != done;
  1219. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1220. struct sky2_tx_le *le = sky2->tx_le + idx;
  1221. struct tx_ring_info *re = sky2->tx_ring + idx;
  1222. switch(le->opcode & ~HW_OWNER) {
  1223. case OP_LARGESEND:
  1224. case OP_PACKET:
  1225. pci_unmap_single(pdev,
  1226. pci_unmap_addr(re, mapaddr),
  1227. pci_unmap_len(re, maplen),
  1228. PCI_DMA_TODEVICE);
  1229. break;
  1230. case OP_BUFFER:
  1231. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1232. pci_unmap_len(re, maplen),
  1233. PCI_DMA_TODEVICE);
  1234. break;
  1235. }
  1236. if (le->ctrl & EOP) {
  1237. if (unlikely(netif_msg_tx_done(sky2)))
  1238. printk(KERN_DEBUG "%s: tx done %u\n",
  1239. dev->name, idx);
  1240. sky2->net_stats.tx_packets++;
  1241. sky2->net_stats.tx_bytes += re->skb->len;
  1242. dev_kfree_skb_any(re->skb);
  1243. }
  1244. le->opcode = 0; /* paranoia */
  1245. }
  1246. sky2->tx_cons = idx;
  1247. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1248. netif_wake_queue(dev);
  1249. }
  1250. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1251. static void sky2_tx_clean(struct net_device *dev)
  1252. {
  1253. struct sky2_port *sky2 = netdev_priv(dev);
  1254. netif_tx_lock_bh(dev);
  1255. sky2_tx_complete(sky2, sky2->tx_prod);
  1256. netif_tx_unlock_bh(dev);
  1257. }
  1258. /* Network shutdown */
  1259. static int sky2_down(struct net_device *dev)
  1260. {
  1261. struct sky2_port *sky2 = netdev_priv(dev);
  1262. struct sky2_hw *hw = sky2->hw;
  1263. unsigned port = sky2->port;
  1264. u16 ctrl;
  1265. u32 imask;
  1266. /* Never really got started! */
  1267. if (!sky2->tx_le)
  1268. return 0;
  1269. if (netif_msg_ifdown(sky2))
  1270. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1271. /* Stop more packets from being queued */
  1272. netif_stop_queue(dev);
  1273. /* Disable port IRQ */
  1274. imask = sky2_read32(hw, B0_IMSK);
  1275. imask &= ~portirq_msk[port];
  1276. sky2_write32(hw, B0_IMSK, imask);
  1277. /*
  1278. * Both ports share the NAPI poll on port 0, so if necessary undo the
  1279. * the disable that is done in dev_close.
  1280. */
  1281. if (sky2->port == 0 && hw->ports > 1)
  1282. netif_poll_enable(dev);
  1283. sky2_gmac_reset(hw, port);
  1284. /* Stop transmitter */
  1285. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1286. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1287. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1288. RB_RST_SET | RB_DIS_OP_MD);
  1289. /* WA for dev. #4.209 */
  1290. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1291. && (hw->chip_rev == CHIP_REV_YU_EC_U_A1 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1292. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1293. sky2->speed != SPEED_1000 ?
  1294. TX_STFW_ENA : TX_STFW_DIS);
  1295. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1296. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1297. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1298. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1299. /* Workaround shared GMAC reset */
  1300. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1301. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1302. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1303. /* Disable Force Sync bit and Enable Alloc bit */
  1304. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1305. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1306. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1307. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1308. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1309. /* Reset the PCI FIFO of the async Tx queue */
  1310. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1311. BMU_RST_SET | BMU_FIFO_RST);
  1312. /* Reset the Tx prefetch units */
  1313. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1314. PREF_UNIT_RST_SET);
  1315. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1316. sky2_rx_stop(sky2);
  1317. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1318. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1319. sky2_phy_power(hw, port, 0);
  1320. /* turn off LED's */
  1321. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1322. synchronize_irq(hw->pdev->irq);
  1323. sky2_tx_clean(dev);
  1324. sky2_rx_clean(sky2);
  1325. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1326. sky2->rx_le, sky2->rx_le_map);
  1327. kfree(sky2->rx_ring);
  1328. pci_free_consistent(hw->pdev,
  1329. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1330. sky2->tx_le, sky2->tx_le_map);
  1331. kfree(sky2->tx_ring);
  1332. sky2->tx_le = NULL;
  1333. sky2->rx_le = NULL;
  1334. sky2->rx_ring = NULL;
  1335. sky2->tx_ring = NULL;
  1336. return 0;
  1337. }
  1338. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1339. {
  1340. if (!sky2_is_copper(hw))
  1341. return SPEED_1000;
  1342. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1343. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1344. switch (aux & PHY_M_PS_SPEED_MSK) {
  1345. case PHY_M_PS_SPEED_1000:
  1346. return SPEED_1000;
  1347. case PHY_M_PS_SPEED_100:
  1348. return SPEED_100;
  1349. default:
  1350. return SPEED_10;
  1351. }
  1352. }
  1353. static void sky2_link_up(struct sky2_port *sky2)
  1354. {
  1355. struct sky2_hw *hw = sky2->hw;
  1356. unsigned port = sky2->port;
  1357. u16 reg;
  1358. static const char *fc_name[] = {
  1359. [FC_NONE] = "none",
  1360. [FC_TX] = "tx",
  1361. [FC_RX] = "rx",
  1362. [FC_BOTH] = "both",
  1363. };
  1364. /* enable Rx/Tx */
  1365. reg = gma_read16(hw, port, GM_GP_CTRL);
  1366. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1367. gma_write16(hw, port, GM_GP_CTRL, reg);
  1368. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1369. netif_carrier_on(sky2->netdev);
  1370. netif_wake_queue(sky2->netdev);
  1371. /* Turn on link LED */
  1372. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1373. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1374. if (hw->chip_id == CHIP_ID_YUKON_XL
  1375. || hw->chip_id == CHIP_ID_YUKON_EC_U
  1376. || hw->chip_id == CHIP_ID_YUKON_EX) {
  1377. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1378. u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
  1379. switch(sky2->speed) {
  1380. case SPEED_10:
  1381. led |= PHY_M_LEDC_INIT_CTRL(7);
  1382. break;
  1383. case SPEED_100:
  1384. led |= PHY_M_LEDC_STA1_CTRL(7);
  1385. break;
  1386. case SPEED_1000:
  1387. led |= PHY_M_LEDC_STA0_CTRL(7);
  1388. break;
  1389. }
  1390. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1391. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
  1392. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1393. }
  1394. if (netif_msg_link(sky2))
  1395. printk(KERN_INFO PFX
  1396. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1397. sky2->netdev->name, sky2->speed,
  1398. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1399. fc_name[sky2->flow_status]);
  1400. }
  1401. static void sky2_link_down(struct sky2_port *sky2)
  1402. {
  1403. struct sky2_hw *hw = sky2->hw;
  1404. unsigned port = sky2->port;
  1405. u16 reg;
  1406. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1407. reg = gma_read16(hw, port, GM_GP_CTRL);
  1408. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1409. gma_write16(hw, port, GM_GP_CTRL, reg);
  1410. netif_carrier_off(sky2->netdev);
  1411. netif_stop_queue(sky2->netdev);
  1412. /* Turn on link LED */
  1413. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1414. if (netif_msg_link(sky2))
  1415. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1416. sky2_phy_init(hw, port);
  1417. }
  1418. static enum flow_control sky2_flow(int rx, int tx)
  1419. {
  1420. if (rx)
  1421. return tx ? FC_BOTH : FC_RX;
  1422. else
  1423. return tx ? FC_TX : FC_NONE;
  1424. }
  1425. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1426. {
  1427. struct sky2_hw *hw = sky2->hw;
  1428. unsigned port = sky2->port;
  1429. u16 advert, lpa;
  1430. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1431. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1432. if (lpa & PHY_M_AN_RF) {
  1433. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1434. return -1;
  1435. }
  1436. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1437. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1438. sky2->netdev->name);
  1439. return -1;
  1440. }
  1441. sky2->speed = sky2_phy_speed(hw, aux);
  1442. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1443. /* Since the pause result bits seem to in different positions on
  1444. * different chips. look at registers.
  1445. */
  1446. if (!sky2_is_copper(hw)) {
  1447. /* Shift for bits in fiber PHY */
  1448. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1449. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1450. if (advert & ADVERTISE_1000XPAUSE)
  1451. advert |= ADVERTISE_PAUSE_CAP;
  1452. if (advert & ADVERTISE_1000XPSE_ASYM)
  1453. advert |= ADVERTISE_PAUSE_ASYM;
  1454. if (lpa & LPA_1000XPAUSE)
  1455. lpa |= LPA_PAUSE_CAP;
  1456. if (lpa & LPA_1000XPAUSE_ASYM)
  1457. lpa |= LPA_PAUSE_ASYM;
  1458. }
  1459. sky2->flow_status = FC_NONE;
  1460. if (advert & ADVERTISE_PAUSE_CAP) {
  1461. if (lpa & LPA_PAUSE_CAP)
  1462. sky2->flow_status = FC_BOTH;
  1463. else if (advert & ADVERTISE_PAUSE_ASYM)
  1464. sky2->flow_status = FC_RX;
  1465. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1466. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1467. sky2->flow_status = FC_TX;
  1468. }
  1469. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1470. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1471. sky2->flow_status = FC_NONE;
  1472. if (sky2->flow_status & FC_TX)
  1473. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1474. else
  1475. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1476. return 0;
  1477. }
  1478. /* Interrupt from PHY */
  1479. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1480. {
  1481. struct net_device *dev = hw->dev[port];
  1482. struct sky2_port *sky2 = netdev_priv(dev);
  1483. u16 istatus, phystat;
  1484. if (!netif_running(dev))
  1485. return;
  1486. spin_lock(&sky2->phy_lock);
  1487. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1488. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1489. if (netif_msg_intr(sky2))
  1490. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1491. sky2->netdev->name, istatus, phystat);
  1492. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1493. if (sky2_autoneg_done(sky2, phystat) == 0)
  1494. sky2_link_up(sky2);
  1495. goto out;
  1496. }
  1497. if (istatus & PHY_M_IS_LSP_CHANGE)
  1498. sky2->speed = sky2_phy_speed(hw, phystat);
  1499. if (istatus & PHY_M_IS_DUP_CHANGE)
  1500. sky2->duplex =
  1501. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1502. if (istatus & PHY_M_IS_LST_CHANGE) {
  1503. if (phystat & PHY_M_PS_LINK_UP)
  1504. sky2_link_up(sky2);
  1505. else
  1506. sky2_link_down(sky2);
  1507. }
  1508. out:
  1509. spin_unlock(&sky2->phy_lock);
  1510. }
  1511. /* Transmit timeout is only called if we are running, carrier is up
  1512. * and tx queue is full (stopped).
  1513. */
  1514. static void sky2_tx_timeout(struct net_device *dev)
  1515. {
  1516. struct sky2_port *sky2 = netdev_priv(dev);
  1517. struct sky2_hw *hw = sky2->hw;
  1518. if (netif_msg_timer(sky2))
  1519. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1520. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1521. dev->name, sky2->tx_cons, sky2->tx_prod,
  1522. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1523. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1524. /* can't restart safely under softirq */
  1525. schedule_work(&hw->restart_work);
  1526. }
  1527. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1528. {
  1529. struct sky2_port *sky2 = netdev_priv(dev);
  1530. struct sky2_hw *hw = sky2->hw;
  1531. int err;
  1532. u16 ctl, mode;
  1533. u32 imask;
  1534. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1535. return -EINVAL;
  1536. /* TSO on Yukon Ultra and MTU > 1500 not supported */
  1537. if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
  1538. dev->features &= ~NETIF_F_TSO;
  1539. if (!netif_running(dev)) {
  1540. dev->mtu = new_mtu;
  1541. return 0;
  1542. }
  1543. imask = sky2_read32(hw, B0_IMSK);
  1544. sky2_write32(hw, B0_IMSK, 0);
  1545. dev->trans_start = jiffies; /* prevent tx timeout */
  1546. netif_stop_queue(dev);
  1547. netif_poll_disable(hw->dev[0]);
  1548. synchronize_irq(hw->pdev->irq);
  1549. ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
  1550. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1551. sky2_rx_stop(sky2);
  1552. sky2_rx_clean(sky2);
  1553. dev->mtu = new_mtu;
  1554. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1555. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1556. if (dev->mtu > ETH_DATA_LEN)
  1557. mode |= GM_SMOD_JUMBO_ENA;
  1558. gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
  1559. sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
  1560. err = sky2_rx_start(sky2);
  1561. sky2_write32(hw, B0_IMSK, imask);
  1562. if (err)
  1563. dev_close(dev);
  1564. else {
  1565. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
  1566. netif_poll_enable(hw->dev[0]);
  1567. netif_wake_queue(dev);
  1568. }
  1569. return err;
  1570. }
  1571. /* For small just reuse existing skb for next receive */
  1572. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1573. const struct rx_ring_info *re,
  1574. unsigned length)
  1575. {
  1576. struct sk_buff *skb;
  1577. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1578. if (likely(skb)) {
  1579. skb_reserve(skb, 2);
  1580. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1581. length, PCI_DMA_FROMDEVICE);
  1582. memcpy(skb->data, re->skb->data, length);
  1583. skb->ip_summed = re->skb->ip_summed;
  1584. skb->csum = re->skb->csum;
  1585. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1586. length, PCI_DMA_FROMDEVICE);
  1587. re->skb->ip_summed = CHECKSUM_NONE;
  1588. skb_put(skb, length);
  1589. }
  1590. return skb;
  1591. }
  1592. /* Adjust length of skb with fragments to match received data */
  1593. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1594. unsigned int length)
  1595. {
  1596. int i, num_frags;
  1597. unsigned int size;
  1598. /* put header into skb */
  1599. size = min(length, hdr_space);
  1600. skb->tail += size;
  1601. skb->len += size;
  1602. length -= size;
  1603. num_frags = skb_shinfo(skb)->nr_frags;
  1604. for (i = 0; i < num_frags; i++) {
  1605. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1606. if (length == 0) {
  1607. /* don't need this page */
  1608. __free_page(frag->page);
  1609. --skb_shinfo(skb)->nr_frags;
  1610. } else {
  1611. size = min(length, (unsigned) PAGE_SIZE);
  1612. frag->size = size;
  1613. skb->data_len += size;
  1614. skb->truesize += size;
  1615. skb->len += size;
  1616. length -= size;
  1617. }
  1618. }
  1619. }
  1620. /* Normal packet - take skb from ring element and put in a new one */
  1621. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1622. struct rx_ring_info *re,
  1623. unsigned int length)
  1624. {
  1625. struct sk_buff *skb, *nskb;
  1626. unsigned hdr_space = sky2->rx_data_size;
  1627. pr_debug(PFX "receive new length=%d\n", length);
  1628. /* Don't be tricky about reusing pages (yet) */
  1629. nskb = sky2_rx_alloc(sky2);
  1630. if (unlikely(!nskb))
  1631. return NULL;
  1632. skb = re->skb;
  1633. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1634. prefetch(skb->data);
  1635. re->skb = nskb;
  1636. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1637. if (skb_shinfo(skb)->nr_frags)
  1638. skb_put_frags(skb, hdr_space, length);
  1639. else
  1640. skb_put(skb, length);
  1641. return skb;
  1642. }
  1643. /*
  1644. * Receive one packet.
  1645. * For larger packets, get new buffer.
  1646. */
  1647. static struct sk_buff *sky2_receive(struct net_device *dev,
  1648. u16 length, u32 status)
  1649. {
  1650. struct sky2_port *sky2 = netdev_priv(dev);
  1651. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1652. struct sk_buff *skb = NULL;
  1653. if (unlikely(netif_msg_rx_status(sky2)))
  1654. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1655. dev->name, sky2->rx_next, status, length);
  1656. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1657. prefetch(sky2->rx_ring + sky2->rx_next);
  1658. if (status & GMR_FS_ANY_ERR)
  1659. goto error;
  1660. if (!(status & GMR_FS_RX_OK))
  1661. goto resubmit;
  1662. if (length < copybreak)
  1663. skb = receive_copy(sky2, re, length);
  1664. else
  1665. skb = receive_new(sky2, re, length);
  1666. resubmit:
  1667. sky2_rx_submit(sky2, re);
  1668. return skb;
  1669. error:
  1670. ++sky2->net_stats.rx_errors;
  1671. if (status & GMR_FS_RX_FF_OV) {
  1672. sky2->net_stats.rx_over_errors++;
  1673. goto resubmit;
  1674. }
  1675. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1676. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1677. dev->name, status, length);
  1678. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1679. sky2->net_stats.rx_length_errors++;
  1680. if (status & GMR_FS_FRAGMENT)
  1681. sky2->net_stats.rx_frame_errors++;
  1682. if (status & GMR_FS_CRC_ERR)
  1683. sky2->net_stats.rx_crc_errors++;
  1684. goto resubmit;
  1685. }
  1686. /* Transmit complete */
  1687. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1688. {
  1689. struct sky2_port *sky2 = netdev_priv(dev);
  1690. if (netif_running(dev)) {
  1691. netif_tx_lock(dev);
  1692. sky2_tx_complete(sky2, last);
  1693. netif_tx_unlock(dev);
  1694. }
  1695. }
  1696. /* Process status response ring */
  1697. static int sky2_status_intr(struct sky2_hw *hw, int to_do)
  1698. {
  1699. struct sky2_port *sky2;
  1700. int work_done = 0;
  1701. unsigned buf_write[2] = { 0, 0 };
  1702. u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1703. rmb();
  1704. while (hw->st_idx != hwidx) {
  1705. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1706. struct net_device *dev;
  1707. struct sk_buff *skb;
  1708. u32 status;
  1709. u16 length;
  1710. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1711. BUG_ON(le->link >= 2);
  1712. dev = hw->dev[le->link];
  1713. sky2 = netdev_priv(dev);
  1714. length = le16_to_cpu(le->length);
  1715. status = le32_to_cpu(le->status);
  1716. switch (le->opcode & ~HW_OWNER) {
  1717. case OP_RXSTAT:
  1718. skb = sky2_receive(dev, length, status);
  1719. if (!skb)
  1720. goto force_update;
  1721. skb->protocol = eth_type_trans(skb, dev);
  1722. sky2->net_stats.rx_packets++;
  1723. sky2->net_stats.rx_bytes += skb->len;
  1724. dev->last_rx = jiffies;
  1725. #ifdef SKY2_VLAN_TAG_USED
  1726. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1727. vlan_hwaccel_receive_skb(skb,
  1728. sky2->vlgrp,
  1729. be16_to_cpu(sky2->rx_tag));
  1730. } else
  1731. #endif
  1732. netif_receive_skb(skb);
  1733. /* Update receiver after 16 frames */
  1734. if (++buf_write[le->link] == RX_BUF_WRITE) {
  1735. force_update:
  1736. sky2_put_idx(hw, rxqaddr[le->link], sky2->rx_put);
  1737. buf_write[le->link] = 0;
  1738. }
  1739. /* Stop after net poll weight */
  1740. if (++work_done >= to_do)
  1741. goto exit_loop;
  1742. break;
  1743. #ifdef SKY2_VLAN_TAG_USED
  1744. case OP_RXVLAN:
  1745. sky2->rx_tag = length;
  1746. break;
  1747. case OP_RXCHKSVLAN:
  1748. sky2->rx_tag = length;
  1749. /* fall through */
  1750. #endif
  1751. case OP_RXCHKS:
  1752. if (!sky2->rx_csum)
  1753. break;
  1754. /* Both checksum counters are programmed to start at
  1755. * the same offset, so unless there is a problem they
  1756. * should match. This failure is an early indication that
  1757. * hardware receive checksumming won't work.
  1758. */
  1759. if (likely(status >> 16 == (status & 0xffff))) {
  1760. skb = sky2->rx_ring[sky2->rx_next].skb;
  1761. skb->ip_summed = CHECKSUM_COMPLETE;
  1762. skb->csum = status & 0xffff;
  1763. } else {
  1764. printk(KERN_NOTICE PFX "%s: hardware receive "
  1765. "checksum problem (status = %#x)\n",
  1766. dev->name, status);
  1767. sky2->rx_csum = 0;
  1768. sky2_write32(sky2->hw,
  1769. Q_ADDR(rxqaddr[le->link], Q_CSR),
  1770. BMU_DIS_RX_CHKSUM);
  1771. }
  1772. break;
  1773. case OP_TXINDEXLE:
  1774. /* TX index reports status for both ports */
  1775. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1776. sky2_tx_done(hw->dev[0], status & 0xfff);
  1777. if (hw->dev[1])
  1778. sky2_tx_done(hw->dev[1],
  1779. ((status >> 24) & 0xff)
  1780. | (u16)(length & 0xf) << 8);
  1781. break;
  1782. default:
  1783. if (net_ratelimit())
  1784. printk(KERN_WARNING PFX
  1785. "unknown status opcode 0x%x\n", le->opcode);
  1786. goto exit_loop;
  1787. }
  1788. }
  1789. /* Fully processed status ring so clear irq */
  1790. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1791. exit_loop:
  1792. if (buf_write[0]) {
  1793. sky2 = netdev_priv(hw->dev[0]);
  1794. sky2_put_idx(hw, Q_R1, sky2->rx_put);
  1795. }
  1796. if (buf_write[1]) {
  1797. sky2 = netdev_priv(hw->dev[1]);
  1798. sky2_put_idx(hw, Q_R2, sky2->rx_put);
  1799. }
  1800. return work_done;
  1801. }
  1802. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1803. {
  1804. struct net_device *dev = hw->dev[port];
  1805. if (net_ratelimit())
  1806. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1807. dev->name, status);
  1808. if (status & Y2_IS_PAR_RD1) {
  1809. if (net_ratelimit())
  1810. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1811. dev->name);
  1812. /* Clear IRQ */
  1813. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1814. }
  1815. if (status & Y2_IS_PAR_WR1) {
  1816. if (net_ratelimit())
  1817. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1818. dev->name);
  1819. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1820. }
  1821. if (status & Y2_IS_PAR_MAC1) {
  1822. if (net_ratelimit())
  1823. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1824. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1825. }
  1826. if (status & Y2_IS_PAR_RX1) {
  1827. if (net_ratelimit())
  1828. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1829. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1830. }
  1831. if (status & Y2_IS_TCP_TXA1) {
  1832. if (net_ratelimit())
  1833. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1834. dev->name);
  1835. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1836. }
  1837. }
  1838. static void sky2_hw_intr(struct sky2_hw *hw)
  1839. {
  1840. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1841. if (status & Y2_IS_TIST_OV)
  1842. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1843. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1844. u16 pci_err;
  1845. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1846. if (net_ratelimit())
  1847. dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
  1848. pci_err);
  1849. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1850. sky2_pci_write16(hw, PCI_STATUS,
  1851. pci_err | PCI_STATUS_ERROR_BITS);
  1852. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1853. }
  1854. if (status & Y2_IS_PCI_EXP) {
  1855. /* PCI-Express uncorrectable Error occurred */
  1856. u32 pex_err;
  1857. pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
  1858. if (net_ratelimit())
  1859. dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
  1860. pex_err);
  1861. /* clear the interrupt */
  1862. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1863. sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
  1864. 0xffffffffUL);
  1865. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1866. if (pex_err & PEX_FATAL_ERRORS) {
  1867. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1868. hwmsk &= ~Y2_IS_PCI_EXP;
  1869. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1870. }
  1871. }
  1872. if (status & Y2_HWE_L1_MASK)
  1873. sky2_hw_error(hw, 0, status);
  1874. status >>= 8;
  1875. if (status & Y2_HWE_L1_MASK)
  1876. sky2_hw_error(hw, 1, status);
  1877. }
  1878. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1879. {
  1880. struct net_device *dev = hw->dev[port];
  1881. struct sky2_port *sky2 = netdev_priv(dev);
  1882. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1883. if (netif_msg_intr(sky2))
  1884. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1885. dev->name, status);
  1886. if (status & GM_IS_RX_FF_OR) {
  1887. ++sky2->net_stats.rx_fifo_errors;
  1888. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1889. }
  1890. if (status & GM_IS_TX_FF_UR) {
  1891. ++sky2->net_stats.tx_fifo_errors;
  1892. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1893. }
  1894. }
  1895. /* This should never happen it is a fatal situation */
  1896. static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
  1897. const char *rxtx, u32 mask)
  1898. {
  1899. struct net_device *dev = hw->dev[port];
  1900. struct sky2_port *sky2 = netdev_priv(dev);
  1901. u32 imask;
  1902. printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
  1903. dev ? dev->name : "<not registered>", rxtx);
  1904. imask = sky2_read32(hw, B0_IMSK);
  1905. imask &= ~mask;
  1906. sky2_write32(hw, B0_IMSK, imask);
  1907. if (dev) {
  1908. spin_lock(&sky2->phy_lock);
  1909. sky2_link_down(sky2);
  1910. spin_unlock(&sky2->phy_lock);
  1911. }
  1912. }
  1913. /* If idle then force a fake soft NAPI poll once a second
  1914. * to work around cases where sharing an edge triggered interrupt.
  1915. */
  1916. static inline void sky2_idle_start(struct sky2_hw *hw)
  1917. {
  1918. if (idle_timeout > 0)
  1919. mod_timer(&hw->idle_timer,
  1920. jiffies + msecs_to_jiffies(idle_timeout));
  1921. }
  1922. static void sky2_idle(unsigned long arg)
  1923. {
  1924. struct sky2_hw *hw = (struct sky2_hw *) arg;
  1925. struct net_device *dev = hw->dev[0];
  1926. if (__netif_rx_schedule_prep(dev))
  1927. __netif_rx_schedule(dev);
  1928. mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
  1929. }
  1930. static int sky2_poll(struct net_device *dev0, int *budget)
  1931. {
  1932. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  1933. int work_limit = min(dev0->quota, *budget);
  1934. int work_done = 0;
  1935. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  1936. if (status & Y2_IS_HW_ERR)
  1937. sky2_hw_intr(hw);
  1938. if (status & Y2_IS_IRQ_PHY1)
  1939. sky2_phy_intr(hw, 0);
  1940. if (status & Y2_IS_IRQ_PHY2)
  1941. sky2_phy_intr(hw, 1);
  1942. if (status & Y2_IS_IRQ_MAC1)
  1943. sky2_mac_intr(hw, 0);
  1944. if (status & Y2_IS_IRQ_MAC2)
  1945. sky2_mac_intr(hw, 1);
  1946. if (status & Y2_IS_CHK_RX1)
  1947. sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
  1948. if (status & Y2_IS_CHK_RX2)
  1949. sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
  1950. if (status & Y2_IS_CHK_TXA1)
  1951. sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
  1952. if (status & Y2_IS_CHK_TXA2)
  1953. sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
  1954. work_done = sky2_status_intr(hw, work_limit);
  1955. if (work_done < work_limit) {
  1956. netif_rx_complete(dev0);
  1957. sky2_read32(hw, B0_Y2_SP_LISR);
  1958. return 0;
  1959. } else {
  1960. *budget -= work_done;
  1961. dev0->quota -= work_done;
  1962. return 1;
  1963. }
  1964. }
  1965. static irqreturn_t sky2_intr(int irq, void *dev_id)
  1966. {
  1967. struct sky2_hw *hw = dev_id;
  1968. struct net_device *dev0 = hw->dev[0];
  1969. u32 status;
  1970. /* Reading this mask interrupts as side effect */
  1971. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1972. if (status == 0 || status == ~0)
  1973. return IRQ_NONE;
  1974. prefetch(&hw->st_le[hw->st_idx]);
  1975. if (likely(__netif_rx_schedule_prep(dev0)))
  1976. __netif_rx_schedule(dev0);
  1977. return IRQ_HANDLED;
  1978. }
  1979. #ifdef CONFIG_NET_POLL_CONTROLLER
  1980. static void sky2_netpoll(struct net_device *dev)
  1981. {
  1982. struct sky2_port *sky2 = netdev_priv(dev);
  1983. struct net_device *dev0 = sky2->hw->dev[0];
  1984. if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
  1985. __netif_rx_schedule(dev0);
  1986. }
  1987. #endif
  1988. /* Chip internal frequency for clock calculations */
  1989. static inline u32 sky2_mhz(const struct sky2_hw *hw)
  1990. {
  1991. switch (hw->chip_id) {
  1992. case CHIP_ID_YUKON_EC:
  1993. case CHIP_ID_YUKON_EC_U:
  1994. case CHIP_ID_YUKON_EX:
  1995. return 125; /* 125 Mhz */
  1996. case CHIP_ID_YUKON_FE:
  1997. return 100; /* 100 Mhz */
  1998. default: /* YUKON_XL */
  1999. return 156; /* 156 Mhz */
  2000. }
  2001. }
  2002. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2003. {
  2004. return sky2_mhz(hw) * us;
  2005. }
  2006. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2007. {
  2008. return clk / sky2_mhz(hw);
  2009. }
  2010. static int __devinit sky2_init(struct sky2_hw *hw)
  2011. {
  2012. u8 t8;
  2013. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2014. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2015. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  2016. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2017. hw->chip_id);
  2018. return -EOPNOTSUPP;
  2019. }
  2020. if (hw->chip_id == CHIP_ID_YUKON_EX)
  2021. dev_warn(&hw->pdev->dev, "this driver not yet tested on this chip type\n"
  2022. "Please report success or failure to <netdev@vger.kernel.org>\n");
  2023. /* Make sure and enable all clocks */
  2024. if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
  2025. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2026. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2027. /* This rev is really old, and requires untested workarounds */
  2028. if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2029. dev_err(&hw->pdev->dev, "unsupported revision Yukon-%s (0x%x) rev %d\n",
  2030. yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2031. hw->chip_id, hw->chip_rev);
  2032. return -EOPNOTSUPP;
  2033. }
  2034. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2035. hw->ports = 1;
  2036. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2037. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2038. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2039. ++hw->ports;
  2040. }
  2041. return 0;
  2042. }
  2043. static void sky2_reset(struct sky2_hw *hw)
  2044. {
  2045. u16 status;
  2046. int i;
  2047. /* disable ASF */
  2048. if (hw->chip_id <= CHIP_ID_YUKON_EC) {
  2049. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2050. status = sky2_read16(hw, HCU_CCSR);
  2051. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2052. HCU_CCSR_UC_STATE_MSK);
  2053. sky2_write16(hw, HCU_CCSR, status);
  2054. } else
  2055. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2056. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2057. }
  2058. /* do a SW reset */
  2059. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2060. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2061. /* clear PCI errors, if any */
  2062. status = sky2_pci_read16(hw, PCI_STATUS);
  2063. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2064. sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
  2065. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2066. /* clear any PEX errors */
  2067. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  2068. sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
  2069. sky2_power_on(hw);
  2070. for (i = 0; i < hw->ports; i++) {
  2071. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2072. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2073. }
  2074. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2075. /* Clear I2C IRQ noise */
  2076. sky2_write32(hw, B2_I2C_IRQ, 1);
  2077. /* turn off hardware timer (unused) */
  2078. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2079. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2080. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2081. /* Turn off descriptor polling */
  2082. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2083. /* Turn off receive timestamp */
  2084. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2085. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2086. /* enable the Tx Arbiters */
  2087. for (i = 0; i < hw->ports; i++)
  2088. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2089. /* Initialize ram interface */
  2090. for (i = 0; i < hw->ports; i++) {
  2091. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2092. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2093. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2094. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2095. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2096. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2097. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2098. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2099. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2100. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2101. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2102. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2103. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2104. }
  2105. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  2106. for (i = 0; i < hw->ports; i++)
  2107. sky2_gmac_reset(hw, i);
  2108. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2109. hw->st_idx = 0;
  2110. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2111. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2112. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2113. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2114. /* Set the list last index */
  2115. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2116. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2117. sky2_write8(hw, STAT_FIFO_WM, 16);
  2118. /* set Status-FIFO ISR watermark */
  2119. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2120. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2121. else
  2122. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2123. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2124. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2125. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2126. /* enable status unit */
  2127. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2128. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2129. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2130. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2131. }
  2132. static void sky2_restart(struct work_struct *work)
  2133. {
  2134. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2135. struct net_device *dev;
  2136. int i, err;
  2137. dev_dbg(&hw->pdev->dev, "restarting\n");
  2138. del_timer_sync(&hw->idle_timer);
  2139. rtnl_lock();
  2140. sky2_write32(hw, B0_IMSK, 0);
  2141. sky2_read32(hw, B0_IMSK);
  2142. netif_poll_disable(hw->dev[0]);
  2143. for (i = 0; i < hw->ports; i++) {
  2144. dev = hw->dev[i];
  2145. if (netif_running(dev))
  2146. sky2_down(dev);
  2147. }
  2148. sky2_reset(hw);
  2149. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2150. netif_poll_enable(hw->dev[0]);
  2151. for (i = 0; i < hw->ports; i++) {
  2152. dev = hw->dev[i];
  2153. if (netif_running(dev)) {
  2154. err = sky2_up(dev);
  2155. if (err) {
  2156. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2157. dev->name, err);
  2158. dev_close(dev);
  2159. }
  2160. }
  2161. }
  2162. sky2_idle_start(hw);
  2163. rtnl_unlock();
  2164. }
  2165. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2166. {
  2167. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2168. }
  2169. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2170. {
  2171. const struct sky2_port *sky2 = netdev_priv(dev);
  2172. wol->supported = sky2_wol_supported(sky2->hw);
  2173. wol->wolopts = sky2->wol;
  2174. }
  2175. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2176. {
  2177. struct sky2_port *sky2 = netdev_priv(dev);
  2178. struct sky2_hw *hw = sky2->hw;
  2179. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2180. return -EOPNOTSUPP;
  2181. sky2->wol = wol->wolopts;
  2182. if (hw->chip_id == CHIP_ID_YUKON_EC_U)
  2183. sky2_write32(hw, B0_CTST, sky2->wol
  2184. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2185. if (!netif_running(dev))
  2186. sky2_wol_init(sky2);
  2187. return 0;
  2188. }
  2189. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2190. {
  2191. if (sky2_is_copper(hw)) {
  2192. u32 modes = SUPPORTED_10baseT_Half
  2193. | SUPPORTED_10baseT_Full
  2194. | SUPPORTED_100baseT_Half
  2195. | SUPPORTED_100baseT_Full
  2196. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2197. if (hw->chip_id != CHIP_ID_YUKON_FE)
  2198. modes |= SUPPORTED_1000baseT_Half
  2199. | SUPPORTED_1000baseT_Full;
  2200. return modes;
  2201. } else
  2202. return SUPPORTED_1000baseT_Half
  2203. | SUPPORTED_1000baseT_Full
  2204. | SUPPORTED_Autoneg
  2205. | SUPPORTED_FIBRE;
  2206. }
  2207. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2208. {
  2209. struct sky2_port *sky2 = netdev_priv(dev);
  2210. struct sky2_hw *hw = sky2->hw;
  2211. ecmd->transceiver = XCVR_INTERNAL;
  2212. ecmd->supported = sky2_supported_modes(hw);
  2213. ecmd->phy_address = PHY_ADDR_MARV;
  2214. if (sky2_is_copper(hw)) {
  2215. ecmd->supported = SUPPORTED_10baseT_Half
  2216. | SUPPORTED_10baseT_Full
  2217. | SUPPORTED_100baseT_Half
  2218. | SUPPORTED_100baseT_Full
  2219. | SUPPORTED_1000baseT_Half
  2220. | SUPPORTED_1000baseT_Full
  2221. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2222. ecmd->port = PORT_TP;
  2223. ecmd->speed = sky2->speed;
  2224. } else {
  2225. ecmd->speed = SPEED_1000;
  2226. ecmd->port = PORT_FIBRE;
  2227. }
  2228. ecmd->advertising = sky2->advertising;
  2229. ecmd->autoneg = sky2->autoneg;
  2230. ecmd->duplex = sky2->duplex;
  2231. return 0;
  2232. }
  2233. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2234. {
  2235. struct sky2_port *sky2 = netdev_priv(dev);
  2236. const struct sky2_hw *hw = sky2->hw;
  2237. u32 supported = sky2_supported_modes(hw);
  2238. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2239. ecmd->advertising = supported;
  2240. sky2->duplex = -1;
  2241. sky2->speed = -1;
  2242. } else {
  2243. u32 setting;
  2244. switch (ecmd->speed) {
  2245. case SPEED_1000:
  2246. if (ecmd->duplex == DUPLEX_FULL)
  2247. setting = SUPPORTED_1000baseT_Full;
  2248. else if (ecmd->duplex == DUPLEX_HALF)
  2249. setting = SUPPORTED_1000baseT_Half;
  2250. else
  2251. return -EINVAL;
  2252. break;
  2253. case SPEED_100:
  2254. if (ecmd->duplex == DUPLEX_FULL)
  2255. setting = SUPPORTED_100baseT_Full;
  2256. else if (ecmd->duplex == DUPLEX_HALF)
  2257. setting = SUPPORTED_100baseT_Half;
  2258. else
  2259. return -EINVAL;
  2260. break;
  2261. case SPEED_10:
  2262. if (ecmd->duplex == DUPLEX_FULL)
  2263. setting = SUPPORTED_10baseT_Full;
  2264. else if (ecmd->duplex == DUPLEX_HALF)
  2265. setting = SUPPORTED_10baseT_Half;
  2266. else
  2267. return -EINVAL;
  2268. break;
  2269. default:
  2270. return -EINVAL;
  2271. }
  2272. if ((setting & supported) == 0)
  2273. return -EINVAL;
  2274. sky2->speed = ecmd->speed;
  2275. sky2->duplex = ecmd->duplex;
  2276. }
  2277. sky2->autoneg = ecmd->autoneg;
  2278. sky2->advertising = ecmd->advertising;
  2279. if (netif_running(dev))
  2280. sky2_phy_reinit(sky2);
  2281. return 0;
  2282. }
  2283. static void sky2_get_drvinfo(struct net_device *dev,
  2284. struct ethtool_drvinfo *info)
  2285. {
  2286. struct sky2_port *sky2 = netdev_priv(dev);
  2287. strcpy(info->driver, DRV_NAME);
  2288. strcpy(info->version, DRV_VERSION);
  2289. strcpy(info->fw_version, "N/A");
  2290. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2291. }
  2292. static const struct sky2_stat {
  2293. char name[ETH_GSTRING_LEN];
  2294. u16 offset;
  2295. } sky2_stats[] = {
  2296. { "tx_bytes", GM_TXO_OK_HI },
  2297. { "rx_bytes", GM_RXO_OK_HI },
  2298. { "tx_broadcast", GM_TXF_BC_OK },
  2299. { "rx_broadcast", GM_RXF_BC_OK },
  2300. { "tx_multicast", GM_TXF_MC_OK },
  2301. { "rx_multicast", GM_RXF_MC_OK },
  2302. { "tx_unicast", GM_TXF_UC_OK },
  2303. { "rx_unicast", GM_RXF_UC_OK },
  2304. { "tx_mac_pause", GM_TXF_MPAUSE },
  2305. { "rx_mac_pause", GM_RXF_MPAUSE },
  2306. { "collisions", GM_TXF_COL },
  2307. { "late_collision",GM_TXF_LAT_COL },
  2308. { "aborted", GM_TXF_ABO_COL },
  2309. { "single_collisions", GM_TXF_SNG_COL },
  2310. { "multi_collisions", GM_TXF_MUL_COL },
  2311. { "rx_short", GM_RXF_SHT },
  2312. { "rx_runt", GM_RXE_FRAG },
  2313. { "rx_64_byte_packets", GM_RXF_64B },
  2314. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2315. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2316. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2317. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2318. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2319. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2320. { "rx_too_long", GM_RXF_LNG_ERR },
  2321. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2322. { "rx_jabber", GM_RXF_JAB_PKT },
  2323. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2324. { "tx_64_byte_packets", GM_TXF_64B },
  2325. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2326. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2327. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2328. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2329. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2330. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2331. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2332. };
  2333. static u32 sky2_get_rx_csum(struct net_device *dev)
  2334. {
  2335. struct sky2_port *sky2 = netdev_priv(dev);
  2336. return sky2->rx_csum;
  2337. }
  2338. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2339. {
  2340. struct sky2_port *sky2 = netdev_priv(dev);
  2341. sky2->rx_csum = data;
  2342. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2343. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2344. return 0;
  2345. }
  2346. static u32 sky2_get_msglevel(struct net_device *netdev)
  2347. {
  2348. struct sky2_port *sky2 = netdev_priv(netdev);
  2349. return sky2->msg_enable;
  2350. }
  2351. static int sky2_nway_reset(struct net_device *dev)
  2352. {
  2353. struct sky2_port *sky2 = netdev_priv(dev);
  2354. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2355. return -EINVAL;
  2356. sky2_phy_reinit(sky2);
  2357. return 0;
  2358. }
  2359. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2360. {
  2361. struct sky2_hw *hw = sky2->hw;
  2362. unsigned port = sky2->port;
  2363. int i;
  2364. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2365. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2366. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2367. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2368. for (i = 2; i < count; i++)
  2369. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2370. }
  2371. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2372. {
  2373. struct sky2_port *sky2 = netdev_priv(netdev);
  2374. sky2->msg_enable = value;
  2375. }
  2376. static int sky2_get_stats_count(struct net_device *dev)
  2377. {
  2378. return ARRAY_SIZE(sky2_stats);
  2379. }
  2380. static void sky2_get_ethtool_stats(struct net_device *dev,
  2381. struct ethtool_stats *stats, u64 * data)
  2382. {
  2383. struct sky2_port *sky2 = netdev_priv(dev);
  2384. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2385. }
  2386. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2387. {
  2388. int i;
  2389. switch (stringset) {
  2390. case ETH_SS_STATS:
  2391. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2392. memcpy(data + i * ETH_GSTRING_LEN,
  2393. sky2_stats[i].name, ETH_GSTRING_LEN);
  2394. break;
  2395. }
  2396. }
  2397. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2398. {
  2399. struct sky2_port *sky2 = netdev_priv(dev);
  2400. return &sky2->net_stats;
  2401. }
  2402. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2403. {
  2404. struct sky2_port *sky2 = netdev_priv(dev);
  2405. struct sky2_hw *hw = sky2->hw;
  2406. unsigned port = sky2->port;
  2407. const struct sockaddr *addr = p;
  2408. if (!is_valid_ether_addr(addr->sa_data))
  2409. return -EADDRNOTAVAIL;
  2410. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2411. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2412. dev->dev_addr, ETH_ALEN);
  2413. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2414. dev->dev_addr, ETH_ALEN);
  2415. /* virtual address for data */
  2416. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2417. /* physical address: used for pause frames */
  2418. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2419. return 0;
  2420. }
  2421. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2422. {
  2423. u32 bit;
  2424. bit = ether_crc(ETH_ALEN, addr) & 63;
  2425. filter[bit >> 3] |= 1 << (bit & 7);
  2426. }
  2427. static void sky2_set_multicast(struct net_device *dev)
  2428. {
  2429. struct sky2_port *sky2 = netdev_priv(dev);
  2430. struct sky2_hw *hw = sky2->hw;
  2431. unsigned port = sky2->port;
  2432. struct dev_mc_list *list = dev->mc_list;
  2433. u16 reg;
  2434. u8 filter[8];
  2435. int rx_pause;
  2436. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2437. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2438. memset(filter, 0, sizeof(filter));
  2439. reg = gma_read16(hw, port, GM_RX_CTRL);
  2440. reg |= GM_RXCR_UCF_ENA;
  2441. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2442. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2443. else if (dev->flags & IFF_ALLMULTI)
  2444. memset(filter, 0xff, sizeof(filter));
  2445. else if (dev->mc_count == 0 && !rx_pause)
  2446. reg &= ~GM_RXCR_MCF_ENA;
  2447. else {
  2448. int i;
  2449. reg |= GM_RXCR_MCF_ENA;
  2450. if (rx_pause)
  2451. sky2_add_filter(filter, pause_mc_addr);
  2452. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2453. sky2_add_filter(filter, list->dmi_addr);
  2454. }
  2455. gma_write16(hw, port, GM_MC_ADDR_H1,
  2456. (u16) filter[0] | ((u16) filter[1] << 8));
  2457. gma_write16(hw, port, GM_MC_ADDR_H2,
  2458. (u16) filter[2] | ((u16) filter[3] << 8));
  2459. gma_write16(hw, port, GM_MC_ADDR_H3,
  2460. (u16) filter[4] | ((u16) filter[5] << 8));
  2461. gma_write16(hw, port, GM_MC_ADDR_H4,
  2462. (u16) filter[6] | ((u16) filter[7] << 8));
  2463. gma_write16(hw, port, GM_RX_CTRL, reg);
  2464. }
  2465. /* Can have one global because blinking is controlled by
  2466. * ethtool and that is always under RTNL mutex
  2467. */
  2468. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2469. {
  2470. u16 pg;
  2471. switch (hw->chip_id) {
  2472. case CHIP_ID_YUKON_XL:
  2473. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2474. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2475. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2476. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2477. PHY_M_LEDC_INIT_CTRL(7) |
  2478. PHY_M_LEDC_STA1_CTRL(7) |
  2479. PHY_M_LEDC_STA0_CTRL(7))
  2480. : 0);
  2481. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2482. break;
  2483. default:
  2484. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2485. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2486. on ? PHY_M_LED_ALL : 0);
  2487. }
  2488. }
  2489. /* blink LED's for finding board */
  2490. static int sky2_phys_id(struct net_device *dev, u32 data)
  2491. {
  2492. struct sky2_port *sky2 = netdev_priv(dev);
  2493. struct sky2_hw *hw = sky2->hw;
  2494. unsigned port = sky2->port;
  2495. u16 ledctrl, ledover = 0;
  2496. long ms;
  2497. int interrupted;
  2498. int onoff = 1;
  2499. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2500. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2501. else
  2502. ms = data * 1000;
  2503. /* save initial values */
  2504. spin_lock_bh(&sky2->phy_lock);
  2505. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2506. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2507. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2508. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2509. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2510. } else {
  2511. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2512. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2513. }
  2514. interrupted = 0;
  2515. while (!interrupted && ms > 0) {
  2516. sky2_led(hw, port, onoff);
  2517. onoff = !onoff;
  2518. spin_unlock_bh(&sky2->phy_lock);
  2519. interrupted = msleep_interruptible(250);
  2520. spin_lock_bh(&sky2->phy_lock);
  2521. ms -= 250;
  2522. }
  2523. /* resume regularly scheduled programming */
  2524. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2525. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2526. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2527. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2528. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2529. } else {
  2530. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2531. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2532. }
  2533. spin_unlock_bh(&sky2->phy_lock);
  2534. return 0;
  2535. }
  2536. static void sky2_get_pauseparam(struct net_device *dev,
  2537. struct ethtool_pauseparam *ecmd)
  2538. {
  2539. struct sky2_port *sky2 = netdev_priv(dev);
  2540. switch (sky2->flow_mode) {
  2541. case FC_NONE:
  2542. ecmd->tx_pause = ecmd->rx_pause = 0;
  2543. break;
  2544. case FC_TX:
  2545. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2546. break;
  2547. case FC_RX:
  2548. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2549. break;
  2550. case FC_BOTH:
  2551. ecmd->tx_pause = ecmd->rx_pause = 1;
  2552. }
  2553. ecmd->autoneg = sky2->autoneg;
  2554. }
  2555. static int sky2_set_pauseparam(struct net_device *dev,
  2556. struct ethtool_pauseparam *ecmd)
  2557. {
  2558. struct sky2_port *sky2 = netdev_priv(dev);
  2559. sky2->autoneg = ecmd->autoneg;
  2560. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2561. if (netif_running(dev))
  2562. sky2_phy_reinit(sky2);
  2563. return 0;
  2564. }
  2565. static int sky2_get_coalesce(struct net_device *dev,
  2566. struct ethtool_coalesce *ecmd)
  2567. {
  2568. struct sky2_port *sky2 = netdev_priv(dev);
  2569. struct sky2_hw *hw = sky2->hw;
  2570. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2571. ecmd->tx_coalesce_usecs = 0;
  2572. else {
  2573. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2574. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2575. }
  2576. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2577. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2578. ecmd->rx_coalesce_usecs = 0;
  2579. else {
  2580. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2581. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2582. }
  2583. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2584. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2585. ecmd->rx_coalesce_usecs_irq = 0;
  2586. else {
  2587. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2588. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2589. }
  2590. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2591. return 0;
  2592. }
  2593. /* Note: this affect both ports */
  2594. static int sky2_set_coalesce(struct net_device *dev,
  2595. struct ethtool_coalesce *ecmd)
  2596. {
  2597. struct sky2_port *sky2 = netdev_priv(dev);
  2598. struct sky2_hw *hw = sky2->hw;
  2599. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2600. if (ecmd->tx_coalesce_usecs > tmax ||
  2601. ecmd->rx_coalesce_usecs > tmax ||
  2602. ecmd->rx_coalesce_usecs_irq > tmax)
  2603. return -EINVAL;
  2604. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2605. return -EINVAL;
  2606. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2607. return -EINVAL;
  2608. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2609. return -EINVAL;
  2610. if (ecmd->tx_coalesce_usecs == 0)
  2611. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2612. else {
  2613. sky2_write32(hw, STAT_TX_TIMER_INI,
  2614. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2615. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2616. }
  2617. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2618. if (ecmd->rx_coalesce_usecs == 0)
  2619. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2620. else {
  2621. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2622. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2623. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2624. }
  2625. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2626. if (ecmd->rx_coalesce_usecs_irq == 0)
  2627. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2628. else {
  2629. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2630. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2631. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2632. }
  2633. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2634. return 0;
  2635. }
  2636. static void sky2_get_ringparam(struct net_device *dev,
  2637. struct ethtool_ringparam *ering)
  2638. {
  2639. struct sky2_port *sky2 = netdev_priv(dev);
  2640. ering->rx_max_pending = RX_MAX_PENDING;
  2641. ering->rx_mini_max_pending = 0;
  2642. ering->rx_jumbo_max_pending = 0;
  2643. ering->tx_max_pending = TX_RING_SIZE - 1;
  2644. ering->rx_pending = sky2->rx_pending;
  2645. ering->rx_mini_pending = 0;
  2646. ering->rx_jumbo_pending = 0;
  2647. ering->tx_pending = sky2->tx_pending;
  2648. }
  2649. static int sky2_set_ringparam(struct net_device *dev,
  2650. struct ethtool_ringparam *ering)
  2651. {
  2652. struct sky2_port *sky2 = netdev_priv(dev);
  2653. int err = 0;
  2654. if (ering->rx_pending > RX_MAX_PENDING ||
  2655. ering->rx_pending < 8 ||
  2656. ering->tx_pending < MAX_SKB_TX_LE ||
  2657. ering->tx_pending > TX_RING_SIZE - 1)
  2658. return -EINVAL;
  2659. if (netif_running(dev))
  2660. sky2_down(dev);
  2661. sky2->rx_pending = ering->rx_pending;
  2662. sky2->tx_pending = ering->tx_pending;
  2663. if (netif_running(dev)) {
  2664. err = sky2_up(dev);
  2665. if (err)
  2666. dev_close(dev);
  2667. else
  2668. sky2_set_multicast(dev);
  2669. }
  2670. return err;
  2671. }
  2672. static int sky2_get_regs_len(struct net_device *dev)
  2673. {
  2674. return 0x4000;
  2675. }
  2676. /*
  2677. * Returns copy of control register region
  2678. * Note: access to the RAM address register set will cause timeouts.
  2679. */
  2680. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2681. void *p)
  2682. {
  2683. const struct sky2_port *sky2 = netdev_priv(dev);
  2684. const void __iomem *io = sky2->hw->regs;
  2685. BUG_ON(regs->len < B3_RI_WTO_R1);
  2686. regs->version = 1;
  2687. memset(p, 0, regs->len);
  2688. memcpy_fromio(p, io, B3_RAM_ADDR);
  2689. memcpy_fromio(p + B3_RI_WTO_R1,
  2690. io + B3_RI_WTO_R1,
  2691. regs->len - B3_RI_WTO_R1);
  2692. }
  2693. static const struct ethtool_ops sky2_ethtool_ops = {
  2694. .get_settings = sky2_get_settings,
  2695. .set_settings = sky2_set_settings,
  2696. .get_drvinfo = sky2_get_drvinfo,
  2697. .get_wol = sky2_get_wol,
  2698. .set_wol = sky2_set_wol,
  2699. .get_msglevel = sky2_get_msglevel,
  2700. .set_msglevel = sky2_set_msglevel,
  2701. .nway_reset = sky2_nway_reset,
  2702. .get_regs_len = sky2_get_regs_len,
  2703. .get_regs = sky2_get_regs,
  2704. .get_link = ethtool_op_get_link,
  2705. .get_sg = ethtool_op_get_sg,
  2706. .set_sg = ethtool_op_set_sg,
  2707. .get_tx_csum = ethtool_op_get_tx_csum,
  2708. .set_tx_csum = ethtool_op_set_tx_csum,
  2709. .get_tso = ethtool_op_get_tso,
  2710. .set_tso = ethtool_op_set_tso,
  2711. .get_rx_csum = sky2_get_rx_csum,
  2712. .set_rx_csum = sky2_set_rx_csum,
  2713. .get_strings = sky2_get_strings,
  2714. .get_coalesce = sky2_get_coalesce,
  2715. .set_coalesce = sky2_set_coalesce,
  2716. .get_ringparam = sky2_get_ringparam,
  2717. .set_ringparam = sky2_set_ringparam,
  2718. .get_pauseparam = sky2_get_pauseparam,
  2719. .set_pauseparam = sky2_set_pauseparam,
  2720. .phys_id = sky2_phys_id,
  2721. .get_stats_count = sky2_get_stats_count,
  2722. .get_ethtool_stats = sky2_get_ethtool_stats,
  2723. .get_perm_addr = ethtool_op_get_perm_addr,
  2724. };
  2725. /* Initialize network device */
  2726. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2727. unsigned port,
  2728. int highmem, int wol)
  2729. {
  2730. struct sky2_port *sky2;
  2731. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2732. if (!dev) {
  2733. dev_err(&hw->pdev->dev, "etherdev alloc failed");
  2734. return NULL;
  2735. }
  2736. SET_MODULE_OWNER(dev);
  2737. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2738. dev->irq = hw->pdev->irq;
  2739. dev->open = sky2_up;
  2740. dev->stop = sky2_down;
  2741. dev->do_ioctl = sky2_ioctl;
  2742. dev->hard_start_xmit = sky2_xmit_frame;
  2743. dev->get_stats = sky2_get_stats;
  2744. dev->set_multicast_list = sky2_set_multicast;
  2745. dev->set_mac_address = sky2_set_mac_address;
  2746. dev->change_mtu = sky2_change_mtu;
  2747. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2748. dev->tx_timeout = sky2_tx_timeout;
  2749. dev->watchdog_timeo = TX_WATCHDOG;
  2750. if (port == 0)
  2751. dev->poll = sky2_poll;
  2752. dev->weight = NAPI_WEIGHT;
  2753. #ifdef CONFIG_NET_POLL_CONTROLLER
  2754. /* Network console (only works on port 0)
  2755. * because netpoll makes assumptions about NAPI
  2756. */
  2757. if (port == 0)
  2758. dev->poll_controller = sky2_netpoll;
  2759. #endif
  2760. sky2 = netdev_priv(dev);
  2761. sky2->netdev = dev;
  2762. sky2->hw = hw;
  2763. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2764. /* Auto speed and flow control */
  2765. sky2->autoneg = AUTONEG_ENABLE;
  2766. sky2->flow_mode = FC_BOTH;
  2767. sky2->duplex = -1;
  2768. sky2->speed = -1;
  2769. sky2->advertising = sky2_supported_modes(hw);
  2770. sky2->rx_csum = 1;
  2771. sky2->wol = wol;
  2772. spin_lock_init(&sky2->phy_lock);
  2773. sky2->tx_pending = TX_DEF_PENDING;
  2774. sky2->rx_pending = RX_DEF_PENDING;
  2775. hw->dev[port] = dev;
  2776. sky2->port = port;
  2777. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  2778. if (highmem)
  2779. dev->features |= NETIF_F_HIGHDMA;
  2780. #ifdef SKY2_VLAN_TAG_USED
  2781. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2782. dev->vlan_rx_register = sky2_vlan_rx_register;
  2783. dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
  2784. #endif
  2785. /* read the mac address */
  2786. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2787. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2788. /* device is off until link detection */
  2789. netif_carrier_off(dev);
  2790. netif_stop_queue(dev);
  2791. return dev;
  2792. }
  2793. static void __devinit sky2_show_addr(struct net_device *dev)
  2794. {
  2795. const struct sky2_port *sky2 = netdev_priv(dev);
  2796. if (netif_msg_probe(sky2))
  2797. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2798. dev->name,
  2799. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2800. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2801. }
  2802. /* Handle software interrupt used during MSI test */
  2803. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  2804. {
  2805. struct sky2_hw *hw = dev_id;
  2806. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2807. if (status == 0)
  2808. return IRQ_NONE;
  2809. if (status & Y2_IS_IRQ_SW) {
  2810. hw->msi = 1;
  2811. wake_up(&hw->msi_wait);
  2812. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2813. }
  2814. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  2815. return IRQ_HANDLED;
  2816. }
  2817. /* Test interrupt path by forcing a a software IRQ */
  2818. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  2819. {
  2820. struct pci_dev *pdev = hw->pdev;
  2821. int err;
  2822. init_waitqueue_head (&hw->msi_wait);
  2823. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  2824. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  2825. if (err) {
  2826. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  2827. return err;
  2828. }
  2829. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  2830. sky2_read8(hw, B0_CTST);
  2831. wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
  2832. if (!hw->msi) {
  2833. /* MSI test failed, go back to INTx mode */
  2834. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  2835. "switching to INTx mode.\n");
  2836. err = -EOPNOTSUPP;
  2837. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2838. }
  2839. sky2_write32(hw, B0_IMSK, 0);
  2840. sky2_read32(hw, B0_IMSK);
  2841. free_irq(pdev->irq, hw);
  2842. return err;
  2843. }
  2844. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  2845. {
  2846. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  2847. u16 value;
  2848. if (!pm)
  2849. return 0;
  2850. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  2851. return 0;
  2852. return value & PCI_PM_CTRL_PME_ENABLE;
  2853. }
  2854. static int __devinit sky2_probe(struct pci_dev *pdev,
  2855. const struct pci_device_id *ent)
  2856. {
  2857. struct net_device *dev;
  2858. struct sky2_hw *hw;
  2859. int err, using_dac = 0, wol_default;
  2860. err = pci_enable_device(pdev);
  2861. if (err) {
  2862. dev_err(&pdev->dev, "cannot enable PCI device\n");
  2863. goto err_out;
  2864. }
  2865. err = pci_request_regions(pdev, DRV_NAME);
  2866. if (err) {
  2867. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  2868. goto err_out;
  2869. }
  2870. pci_set_master(pdev);
  2871. if (sizeof(dma_addr_t) > sizeof(u32) &&
  2872. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  2873. using_dac = 1;
  2874. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2875. if (err < 0) {
  2876. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  2877. "for consistent allocations\n");
  2878. goto err_out_free_regions;
  2879. }
  2880. } else {
  2881. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2882. if (err) {
  2883. dev_err(&pdev->dev, "no usable DMA configuration\n");
  2884. goto err_out_free_regions;
  2885. }
  2886. }
  2887. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  2888. err = -ENOMEM;
  2889. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2890. if (!hw) {
  2891. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  2892. goto err_out_free_regions;
  2893. }
  2894. hw->pdev = pdev;
  2895. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2896. if (!hw->regs) {
  2897. dev_err(&pdev->dev, "cannot map device registers\n");
  2898. goto err_out_free_hw;
  2899. }
  2900. #ifdef __BIG_ENDIAN
  2901. /* The sk98lin vendor driver uses hardware byte swapping but
  2902. * this driver uses software swapping.
  2903. */
  2904. {
  2905. u32 reg;
  2906. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  2907. reg &= ~PCI_REV_DESC;
  2908. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  2909. }
  2910. #endif
  2911. /* ring for status responses */
  2912. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  2913. &hw->st_dma);
  2914. if (!hw->st_le)
  2915. goto err_out_iounmap;
  2916. err = sky2_init(hw);
  2917. if (err)
  2918. goto err_out_iounmap;
  2919. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  2920. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  2921. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2922. hw->chip_id, hw->chip_rev);
  2923. sky2_reset(hw);
  2924. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  2925. if (!dev) {
  2926. err = -ENOMEM;
  2927. goto err_out_free_pci;
  2928. }
  2929. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  2930. err = sky2_test_msi(hw);
  2931. if (err == -EOPNOTSUPP)
  2932. pci_disable_msi(pdev);
  2933. else if (err)
  2934. goto err_out_free_netdev;
  2935. }
  2936. err = register_netdev(dev);
  2937. if (err) {
  2938. dev_err(&pdev->dev, "cannot register net device\n");
  2939. goto err_out_free_netdev;
  2940. }
  2941. err = request_irq(pdev->irq, sky2_intr, hw->msi ? 0 : IRQF_SHARED,
  2942. dev->name, hw);
  2943. if (err) {
  2944. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  2945. goto err_out_unregister;
  2946. }
  2947. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2948. sky2_show_addr(dev);
  2949. if (hw->ports > 1) {
  2950. struct net_device *dev1;
  2951. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  2952. if (!dev1)
  2953. dev_warn(&pdev->dev, "allocation for second device failed\n");
  2954. else if ((err = register_netdev(dev1))) {
  2955. dev_warn(&pdev->dev,
  2956. "register of second port failed (%d)\n", err);
  2957. hw->dev[1] = NULL;
  2958. free_netdev(dev1);
  2959. } else
  2960. sky2_show_addr(dev1);
  2961. }
  2962. setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
  2963. INIT_WORK(&hw->restart_work, sky2_restart);
  2964. sky2_idle_start(hw);
  2965. pci_set_drvdata(pdev, hw);
  2966. return 0;
  2967. err_out_unregister:
  2968. if (hw->msi)
  2969. pci_disable_msi(pdev);
  2970. unregister_netdev(dev);
  2971. err_out_free_netdev:
  2972. free_netdev(dev);
  2973. err_out_free_pci:
  2974. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2975. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2976. err_out_iounmap:
  2977. iounmap(hw->regs);
  2978. err_out_free_hw:
  2979. kfree(hw);
  2980. err_out_free_regions:
  2981. pci_release_regions(pdev);
  2982. pci_disable_device(pdev);
  2983. err_out:
  2984. return err;
  2985. }
  2986. static void __devexit sky2_remove(struct pci_dev *pdev)
  2987. {
  2988. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2989. struct net_device *dev0, *dev1;
  2990. if (!hw)
  2991. return;
  2992. del_timer_sync(&hw->idle_timer);
  2993. flush_scheduled_work();
  2994. sky2_write32(hw, B0_IMSK, 0);
  2995. synchronize_irq(hw->pdev->irq);
  2996. dev0 = hw->dev[0];
  2997. dev1 = hw->dev[1];
  2998. if (dev1)
  2999. unregister_netdev(dev1);
  3000. unregister_netdev(dev0);
  3001. sky2_power_aux(hw);
  3002. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3003. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3004. sky2_read8(hw, B0_CTST);
  3005. free_irq(pdev->irq, hw);
  3006. if (hw->msi)
  3007. pci_disable_msi(pdev);
  3008. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3009. pci_release_regions(pdev);
  3010. pci_disable_device(pdev);
  3011. if (dev1)
  3012. free_netdev(dev1);
  3013. free_netdev(dev0);
  3014. iounmap(hw->regs);
  3015. kfree(hw);
  3016. pci_set_drvdata(pdev, NULL);
  3017. }
  3018. #ifdef CONFIG_PM
  3019. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3020. {
  3021. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3022. int i, wol = 0;
  3023. del_timer_sync(&hw->idle_timer);
  3024. netif_poll_disable(hw->dev[0]);
  3025. for (i = 0; i < hw->ports; i++) {
  3026. struct net_device *dev = hw->dev[i];
  3027. struct sky2_port *sky2 = netdev_priv(dev);
  3028. if (netif_running(dev))
  3029. sky2_down(dev);
  3030. if (sky2->wol)
  3031. sky2_wol_init(sky2);
  3032. wol |= sky2->wol;
  3033. }
  3034. sky2_write32(hw, B0_IMSK, 0);
  3035. sky2_power_aux(hw);
  3036. pci_save_state(pdev);
  3037. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3038. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3039. return 0;
  3040. }
  3041. static int sky2_resume(struct pci_dev *pdev)
  3042. {
  3043. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3044. int i, err;
  3045. err = pci_set_power_state(pdev, PCI_D0);
  3046. if (err)
  3047. goto out;
  3048. err = pci_restore_state(pdev);
  3049. if (err)
  3050. goto out;
  3051. pci_enable_wake(pdev, PCI_D0, 0);
  3052. sky2_reset(hw);
  3053. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3054. for (i = 0; i < hw->ports; i++) {
  3055. struct net_device *dev = hw->dev[i];
  3056. if (netif_running(dev)) {
  3057. err = sky2_up(dev);
  3058. if (err) {
  3059. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3060. dev->name, err);
  3061. dev_close(dev);
  3062. goto out;
  3063. }
  3064. }
  3065. }
  3066. netif_poll_enable(hw->dev[0]);
  3067. sky2_idle_start(hw);
  3068. return 0;
  3069. out:
  3070. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3071. pci_disable_device(pdev);
  3072. return err;
  3073. }
  3074. #endif
  3075. static void sky2_shutdown(struct pci_dev *pdev)
  3076. {
  3077. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3078. int i, wol = 0;
  3079. del_timer_sync(&hw->idle_timer);
  3080. netif_poll_disable(hw->dev[0]);
  3081. for (i = 0; i < hw->ports; i++) {
  3082. struct net_device *dev = hw->dev[i];
  3083. struct sky2_port *sky2 = netdev_priv(dev);
  3084. if (sky2->wol) {
  3085. wol = 1;
  3086. sky2_wol_init(sky2);
  3087. }
  3088. }
  3089. if (wol)
  3090. sky2_power_aux(hw);
  3091. pci_enable_wake(pdev, PCI_D3hot, wol);
  3092. pci_enable_wake(pdev, PCI_D3cold, wol);
  3093. pci_disable_device(pdev);
  3094. pci_set_power_state(pdev, PCI_D3hot);
  3095. }
  3096. static struct pci_driver sky2_driver = {
  3097. .name = DRV_NAME,
  3098. .id_table = sky2_id_table,
  3099. .probe = sky2_probe,
  3100. .remove = __devexit_p(sky2_remove),
  3101. #ifdef CONFIG_PM
  3102. .suspend = sky2_suspend,
  3103. .resume = sky2_resume,
  3104. #endif
  3105. .shutdown = sky2_shutdown,
  3106. };
  3107. static int __init sky2_init_module(void)
  3108. {
  3109. return pci_register_driver(&sky2_driver);
  3110. }
  3111. static void __exit sky2_cleanup_module(void)
  3112. {
  3113. pci_unregister_driver(&sky2_driver);
  3114. }
  3115. module_init(sky2_init_module);
  3116. module_exit(sky2_cleanup_module);
  3117. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3118. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3119. MODULE_LICENSE("GPL");
  3120. MODULE_VERSION(DRV_VERSION);