netxen_nic_hw.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. *
  29. *
  30. * Source file for NIC routines to access the Phantom hardware
  31. *
  32. */
  33. #include "netxen_nic.h"
  34. #include "netxen_nic_hw.h"
  35. #include "netxen_nic_phan_reg.h"
  36. /* PCI Windowing for DDR regions. */
  37. #define ADDR_IN_RANGE(addr, low, high) \
  38. (((addr) <= (high)) && ((addr) >= (low)))
  39. #define NETXEN_FLASH_BASE (BOOTLD_START)
  40. #define NETXEN_PHANTOM_MEM_BASE (NETXEN_FLASH_BASE)
  41. #define NETXEN_MAX_MTU 8000 + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE
  42. #define NETXEN_MIN_MTU 64
  43. #define NETXEN_ETH_FCS_SIZE 4
  44. #define NETXEN_ENET_HEADER_SIZE 14
  45. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  46. #define NETXEN_FIRMWARE_LEN ((16 * 1024) / 4)
  47. #define NETXEN_NIU_HDRSIZE (0x1 << 6)
  48. #define NETXEN_NIU_TLRSIZE (0x1 << 5)
  49. #define lower32(x) ((u32)((x) & 0xffffffff))
  50. #define upper32(x) \
  51. ((u32)(((unsigned long long)(x) >> 32) & 0xffffffff))
  52. #define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
  53. #define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
  54. #define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
  55. #define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
  56. #define NETXEN_NIC_WINDOW_MARGIN 0x100000
  57. unsigned long netxen_nic_pci_set_window(struct netxen_adapter *adapter,
  58. unsigned long long addr);
  59. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  60. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  61. {
  62. struct netxen_port *port = netdev_priv(netdev);
  63. struct netxen_adapter *adapter = port->adapter;
  64. struct sockaddr *addr = p;
  65. if (netif_running(netdev))
  66. return -EBUSY;
  67. if (!is_valid_ether_addr(addr->sa_data))
  68. return -EADDRNOTAVAIL;
  69. DPRINTK(INFO, "valid ether addr\n");
  70. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  71. if (adapter->macaddr_set)
  72. adapter->macaddr_set(port, addr->sa_data);
  73. return 0;
  74. }
  75. /*
  76. * netxen_nic_set_multi - Multicast
  77. */
  78. void netxen_nic_set_multi(struct net_device *netdev)
  79. {
  80. struct netxen_port *port = netdev_priv(netdev);
  81. struct netxen_adapter *adapter = port->adapter;
  82. struct dev_mc_list *mc_ptr;
  83. __u32 netxen_mac_addr_cntl_data = 0;
  84. mc_ptr = netdev->mc_list;
  85. if (netdev->flags & IFF_PROMISC) {
  86. if (adapter->set_promisc)
  87. adapter->set_promisc(adapter,
  88. port->portnum,
  89. NETXEN_NIU_PROMISC_MODE);
  90. } else {
  91. if (adapter->unset_promisc &&
  92. adapter->ahw.boardcfg.board_type
  93. != NETXEN_BRDTYPE_P2_SB31_10G_IMEZ)
  94. adapter->unset_promisc(adapter,
  95. port->portnum,
  96. NETXEN_NIU_NON_PROMISC_MODE);
  97. }
  98. if (adapter->ahw.board_type == NETXEN_NIC_XGBE) {
  99. netxen_nic_mcr_set_mode_select(netxen_mac_addr_cntl_data, 0x03);
  100. netxen_nic_mcr_set_id_pool0(netxen_mac_addr_cntl_data, 0x00);
  101. netxen_nic_mcr_set_id_pool1(netxen_mac_addr_cntl_data, 0x00);
  102. netxen_nic_mcr_set_id_pool2(netxen_mac_addr_cntl_data, 0x00);
  103. netxen_nic_mcr_set_id_pool3(netxen_mac_addr_cntl_data, 0x00);
  104. netxen_nic_mcr_set_enable_xtnd0(netxen_mac_addr_cntl_data);
  105. netxen_nic_mcr_set_enable_xtnd1(netxen_mac_addr_cntl_data);
  106. netxen_nic_mcr_set_enable_xtnd2(netxen_mac_addr_cntl_data);
  107. netxen_nic_mcr_set_enable_xtnd3(netxen_mac_addr_cntl_data);
  108. } else {
  109. netxen_nic_mcr_set_mode_select(netxen_mac_addr_cntl_data, 0x00);
  110. netxen_nic_mcr_set_id_pool0(netxen_mac_addr_cntl_data, 0x00);
  111. netxen_nic_mcr_set_id_pool1(netxen_mac_addr_cntl_data, 0x01);
  112. netxen_nic_mcr_set_id_pool2(netxen_mac_addr_cntl_data, 0x02);
  113. netxen_nic_mcr_set_id_pool3(netxen_mac_addr_cntl_data, 0x03);
  114. }
  115. writel(netxen_mac_addr_cntl_data,
  116. NETXEN_CRB_NORMALIZE(adapter, NETXEN_MAC_ADDR_CNTL_REG));
  117. if (adapter->ahw.board_type == NETXEN_NIC_XGBE) {
  118. writel(netxen_mac_addr_cntl_data,
  119. NETXEN_CRB_NORMALIZE(adapter,
  120. NETXEN_MULTICAST_ADDR_HI_0));
  121. } else {
  122. writel(netxen_mac_addr_cntl_data,
  123. NETXEN_CRB_NORMALIZE(adapter,
  124. NETXEN_MULTICAST_ADDR_HI_1));
  125. }
  126. netxen_mac_addr_cntl_data = 0;
  127. writel(netxen_mac_addr_cntl_data,
  128. NETXEN_CRB_NORMALIZE(adapter, NETXEN_NIU_GB_DROP_WRONGADDR));
  129. }
  130. /*
  131. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  132. * @returns 0 on success, negative on failure
  133. */
  134. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  135. {
  136. struct netxen_port *port = netdev_priv(netdev);
  137. struct netxen_adapter *adapter = port->adapter;
  138. int eff_mtu = mtu + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE;
  139. if ((eff_mtu > NETXEN_MAX_MTU) || (eff_mtu < NETXEN_MIN_MTU)) {
  140. printk(KERN_ERR "%s: %s %d is not supported.\n",
  141. netxen_nic_driver_name, netdev->name, mtu);
  142. return -EINVAL;
  143. }
  144. if (adapter->set_mtu)
  145. adapter->set_mtu(port, mtu);
  146. netdev->mtu = mtu;
  147. return 0;
  148. }
  149. /*
  150. * check if the firmware has been downloaded and ready to run and
  151. * setup the address for the descriptors in the adapter
  152. */
  153. int netxen_nic_hw_resources(struct netxen_adapter *adapter)
  154. {
  155. struct netxen_hardware_context *hw = &adapter->ahw;
  156. u32 state = 0;
  157. void *addr;
  158. int loops = 0, err = 0;
  159. int ctx, ring;
  160. u32 card_cmdring = 0;
  161. struct netxen_recv_context *recv_ctx;
  162. struct netxen_rcv_desc_ctx *rcv_desc;
  163. DPRINTK(INFO, "crb_base: %lx %x", NETXEN_PCI_CRBSPACE,
  164. PCI_OFFSET_SECOND_RANGE(adapter, NETXEN_PCI_CRBSPACE));
  165. DPRINTK(INFO, "cam base: %lx %x", NETXEN_CRB_CAM,
  166. pci_base_offset(adapter, NETXEN_CRB_CAM));
  167. DPRINTK(INFO, "cam RAM: %lx %x", NETXEN_CAM_RAM_BASE,
  168. pci_base_offset(adapter, NETXEN_CAM_RAM_BASE));
  169. /* Window 1 call */
  170. card_cmdring = readl(NETXEN_CRB_NORMALIZE(adapter, CRB_CMDPEG_CMDRING));
  171. DPRINTK(INFO, "Command Peg sends 0x%x for cmdring base\n",
  172. card_cmdring);
  173. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  174. DPRINTK(INFO, "Command Peg ready..waiting for rcv peg\n");
  175. loops = 0;
  176. state = 0;
  177. /* Window 1 call */
  178. state = readl(NETXEN_CRB_NORMALIZE(adapter,
  179. recv_crb_registers[ctx].
  180. crb_rcvpeg_state));
  181. while (state != PHAN_PEG_RCV_INITIALIZED && loops < 20) {
  182. udelay(100);
  183. /* Window 1 call */
  184. state = readl(NETXEN_CRB_NORMALIZE(adapter,
  185. recv_crb_registers
  186. [ctx].
  187. crb_rcvpeg_state));
  188. loops++;
  189. }
  190. if (loops >= 20) {
  191. printk(KERN_ERR "Rcv Peg initialization not complete:"
  192. "%x.\n", state);
  193. err = -EIO;
  194. return err;
  195. }
  196. }
  197. DPRINTK(INFO, "Recieve Peg ready too. starting stuff\n");
  198. addr = netxen_alloc(adapter->ahw.pdev,
  199. sizeof(struct netxen_ring_ctx) +
  200. sizeof(uint32_t),
  201. (dma_addr_t *) & adapter->ctx_desc_phys_addr,
  202. &adapter->ctx_desc_pdev);
  203. printk("ctx_desc_phys_addr: 0x%llx\n",
  204. (unsigned long long) adapter->ctx_desc_phys_addr);
  205. if (addr == NULL) {
  206. DPRINTK(ERR, "bad return from pci_alloc_consistent\n");
  207. err = -ENOMEM;
  208. return err;
  209. }
  210. memset(addr, 0, sizeof(struct netxen_ring_ctx));
  211. adapter->ctx_desc = (struct netxen_ring_ctx *)addr;
  212. adapter->ctx_desc->cmd_consumer_offset =
  213. cpu_to_le64(adapter->ctx_desc_phys_addr +
  214. sizeof(struct netxen_ring_ctx));
  215. adapter->cmd_consumer = (uint32_t *) (((char *)addr) +
  216. sizeof(struct netxen_ring_ctx));
  217. addr = netxen_alloc(adapter->ahw.pdev,
  218. sizeof(struct cmd_desc_type0) *
  219. adapter->max_tx_desc_count,
  220. (dma_addr_t *) & hw->cmd_desc_phys_addr,
  221. &adapter->ahw.cmd_desc_pdev);
  222. printk("cmd_desc_phys_addr: 0x%llx\n",
  223. (unsigned long long) hw->cmd_desc_phys_addr);
  224. if (addr == NULL) {
  225. DPRINTK(ERR, "bad return from pci_alloc_consistent\n");
  226. netxen_free_hw_resources(adapter);
  227. return -ENOMEM;
  228. }
  229. adapter->ctx_desc->cmd_ring_addr =
  230. cpu_to_le64(hw->cmd_desc_phys_addr);
  231. adapter->ctx_desc->cmd_ring_size =
  232. cpu_to_le32(adapter->max_tx_desc_count);
  233. hw->cmd_desc_head = (struct cmd_desc_type0 *)addr;
  234. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  235. recv_ctx = &adapter->recv_ctx[ctx];
  236. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  237. rcv_desc = &recv_ctx->rcv_desc[ring];
  238. addr = netxen_alloc(adapter->ahw.pdev,
  239. RCV_DESC_RINGSIZE,
  240. &rcv_desc->phys_addr,
  241. &rcv_desc->phys_pdev);
  242. if (addr == NULL) {
  243. DPRINTK(ERR, "bad return from "
  244. "pci_alloc_consistent\n");
  245. netxen_free_hw_resources(adapter);
  246. err = -ENOMEM;
  247. return err;
  248. }
  249. rcv_desc->desc_head = (struct rcv_desc *)addr;
  250. adapter->ctx_desc->rcv_ctx[ring].rcv_ring_addr =
  251. cpu_to_le64(rcv_desc->phys_addr);
  252. adapter->ctx_desc->rcv_ctx[ring].rcv_ring_size =
  253. cpu_to_le32(rcv_desc->max_rx_desc_count);
  254. }
  255. addr = netxen_alloc(adapter->ahw.pdev, STATUS_DESC_RINGSIZE,
  256. &recv_ctx->rcv_status_desc_phys_addr,
  257. &recv_ctx->rcv_status_desc_pdev);
  258. if (addr == NULL) {
  259. DPRINTK(ERR, "bad return from"
  260. " pci_alloc_consistent\n");
  261. netxen_free_hw_resources(adapter);
  262. err = -ENOMEM;
  263. return err;
  264. }
  265. recv_ctx->rcv_status_desc_head = (struct status_desc *)addr;
  266. adapter->ctx_desc->sts_ring_addr =
  267. cpu_to_le64(recv_ctx->rcv_status_desc_phys_addr);
  268. adapter->ctx_desc->sts_ring_size =
  269. cpu_to_le32(adapter->max_rx_desc_count);
  270. }
  271. /* Window = 1 */
  272. writel(lower32(adapter->ctx_desc_phys_addr),
  273. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_ADDR_REG_LO));
  274. writel(upper32(adapter->ctx_desc_phys_addr),
  275. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_ADDR_REG_HI));
  276. writel(NETXEN_CTX_SIGNATURE,
  277. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_SIGNATURE_REG));
  278. return err;
  279. }
  280. void netxen_free_hw_resources(struct netxen_adapter *adapter)
  281. {
  282. struct netxen_recv_context *recv_ctx;
  283. struct netxen_rcv_desc_ctx *rcv_desc;
  284. int ctx, ring;
  285. if (adapter->ctx_desc != NULL) {
  286. pci_free_consistent(adapter->ctx_desc_pdev,
  287. sizeof(struct netxen_ring_ctx) +
  288. sizeof(uint32_t),
  289. adapter->ctx_desc,
  290. adapter->ctx_desc_phys_addr);
  291. adapter->ctx_desc = NULL;
  292. }
  293. if (adapter->ahw.cmd_desc_head != NULL) {
  294. pci_free_consistent(adapter->ahw.cmd_desc_pdev,
  295. sizeof(struct cmd_desc_type0) *
  296. adapter->max_tx_desc_count,
  297. adapter->ahw.cmd_desc_head,
  298. adapter->ahw.cmd_desc_phys_addr);
  299. adapter->ahw.cmd_desc_head = NULL;
  300. }
  301. /* Special handling: there are 2 ports on this board */
  302. if (adapter->ahw.boardcfg.board_type == NETXEN_BRDTYPE_P2_SB31_10G_IMEZ) {
  303. adapter->ahw.max_ports = 2;
  304. }
  305. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  306. recv_ctx = &adapter->recv_ctx[ctx];
  307. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  308. rcv_desc = &recv_ctx->rcv_desc[ring];
  309. if (rcv_desc->desc_head != NULL) {
  310. pci_free_consistent(rcv_desc->phys_pdev,
  311. RCV_DESC_RINGSIZE,
  312. rcv_desc->desc_head,
  313. rcv_desc->phys_addr);
  314. rcv_desc->desc_head = NULL;
  315. }
  316. }
  317. if (recv_ctx->rcv_status_desc_head != NULL) {
  318. pci_free_consistent(recv_ctx->rcv_status_desc_pdev,
  319. STATUS_DESC_RINGSIZE,
  320. recv_ctx->rcv_status_desc_head,
  321. recv_ctx->
  322. rcv_status_desc_phys_addr);
  323. recv_ctx->rcv_status_desc_head = NULL;
  324. }
  325. }
  326. }
  327. void netxen_tso_check(struct netxen_adapter *adapter,
  328. struct cmd_desc_type0 *desc, struct sk_buff *skb)
  329. {
  330. if (desc->mss) {
  331. desc->total_hdr_length = sizeof(struct ethhdr) +
  332. ((skb->nh.iph)->ihl * sizeof(u32)) +
  333. ((skb->h.th)->doff * sizeof(u32));
  334. netxen_set_cmd_desc_opcode(desc, TX_TCP_LSO);
  335. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  336. if (skb->nh.iph->protocol == IPPROTO_TCP) {
  337. netxen_set_cmd_desc_opcode(desc, TX_TCP_PKT);
  338. } else if (skb->nh.iph->protocol == IPPROTO_UDP) {
  339. netxen_set_cmd_desc_opcode(desc, TX_UDP_PKT);
  340. } else {
  341. return;
  342. }
  343. }
  344. adapter->stats.xmitcsummed++;
  345. desc->tcp_hdr_offset = skb->h.raw - skb->data;
  346. desc->ip_hdr_offset = skb->nh.raw - skb->data;
  347. }
  348. int netxen_is_flash_supported(struct netxen_adapter *adapter)
  349. {
  350. const int locs[] = { 0, 0x4, 0x100, 0x4000, 0x4128 };
  351. int addr, val01, val02, i, j;
  352. /* if the flash size less than 4Mb, make huge war cry and die */
  353. for (j = 1; j < 4; j++) {
  354. addr = j * NETXEN_NIC_WINDOW_MARGIN;
  355. for (i = 0; i < (sizeof(locs) / sizeof(locs[0])); i++) {
  356. if (netxen_rom_fast_read(adapter, locs[i], &val01) == 0
  357. && netxen_rom_fast_read(adapter, (addr + locs[i]),
  358. &val02) == 0) {
  359. if (val01 == val02)
  360. return -1;
  361. } else
  362. return -1;
  363. }
  364. }
  365. return 0;
  366. }
  367. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  368. int size, u32 * buf)
  369. {
  370. int i, addr;
  371. u32 *ptr32;
  372. addr = base;
  373. ptr32 = buf;
  374. for (i = 0; i < size / sizeof(u32); i++) {
  375. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1)
  376. return -1;
  377. *ptr32 = cpu_to_le32(*ptr32);
  378. ptr32++;
  379. addr += sizeof(u32);
  380. }
  381. if ((char *)buf + size > (char *)ptr32) {
  382. u32 local;
  383. if (netxen_rom_fast_read(adapter, addr, &local) == -1)
  384. return -1;
  385. local = cpu_to_le32(local);
  386. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  387. }
  388. return 0;
  389. }
  390. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 mac[])
  391. {
  392. u32 *pmac = (u32 *) & mac[0];
  393. if (netxen_get_flash_block(adapter,
  394. USER_START +
  395. offsetof(struct netxen_new_user_info,
  396. mac_addr),
  397. FLASH_NUM_PORTS * sizeof(u64), pmac) == -1) {
  398. return -1;
  399. }
  400. if (*mac == ~0ULL) {
  401. if (netxen_get_flash_block(adapter,
  402. USER_START_OLD +
  403. offsetof(struct netxen_user_old_info,
  404. mac_addr),
  405. FLASH_NUM_PORTS * sizeof(u64),
  406. pmac) == -1)
  407. return -1;
  408. if (*mac == ~0ULL)
  409. return -1;
  410. }
  411. return 0;
  412. }
  413. /*
  414. * Changes the CRB window to the specified window.
  415. */
  416. void netxen_nic_pci_change_crbwindow(struct netxen_adapter *adapter, u32 wndw)
  417. {
  418. void __iomem *offset;
  419. u32 tmp;
  420. int count = 0;
  421. if (adapter->curr_window == wndw)
  422. return;
  423. /*
  424. * Move the CRB window.
  425. * We need to write to the "direct access" region of PCI
  426. * to avoid a race condition where the window register has
  427. * not been successfully written across CRB before the target
  428. * register address is received by PCI. The direct region bypasses
  429. * the CRB bus.
  430. */
  431. offset =
  432. PCI_OFFSET_SECOND_RANGE(adapter,
  433. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW));
  434. if (wndw & 0x1)
  435. wndw = NETXEN_WINDOW_ONE;
  436. writel(wndw, offset);
  437. /* MUST make sure window is set before we forge on... */
  438. while ((tmp = readl(offset)) != wndw) {
  439. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  440. "registered properly: 0x%08x.\n",
  441. netxen_nic_driver_name, __FUNCTION__, tmp);
  442. mdelay(1);
  443. if (count >= 10)
  444. break;
  445. count++;
  446. }
  447. adapter->curr_window = wndw;
  448. }
  449. void netxen_load_firmware(struct netxen_adapter *adapter)
  450. {
  451. int i;
  452. u32 data, size = 0;
  453. u32 flashaddr = NETXEN_FLASH_BASE, memaddr = NETXEN_PHANTOM_MEM_BASE;
  454. u64 off;
  455. void __iomem *addr;
  456. size = NETXEN_FIRMWARE_LEN;
  457. writel(1, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
  458. for (i = 0; i < size; i++) {
  459. if (netxen_rom_fast_read(adapter, flashaddr, (int *)&data) != 0) {
  460. DPRINTK(ERR,
  461. "Error in netxen_rom_fast_read(). Will skip"
  462. "loading flash image\n");
  463. return;
  464. }
  465. off = netxen_nic_pci_set_window(adapter, memaddr);
  466. addr = pci_base_offset(adapter, off);
  467. writel(data, addr);
  468. flashaddr += 4;
  469. memaddr += 4;
  470. }
  471. udelay(100);
  472. /* make sure Casper is powered on */
  473. writel(0x3fff,
  474. NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL));
  475. writel(0, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
  476. udelay(100);
  477. }
  478. int
  479. netxen_nic_hw_write_wx(struct netxen_adapter *adapter, u64 off, void *data,
  480. int len)
  481. {
  482. void __iomem *addr;
  483. if (ADDR_IN_WINDOW1(off)) {
  484. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  485. } else { /* Window 0 */
  486. addr = pci_base_offset(adapter, off);
  487. netxen_nic_pci_change_crbwindow(adapter, 0);
  488. }
  489. DPRINTK(INFO, "writing to base %lx offset %llx addr %p"
  490. " data %llx len %d\n",
  491. pci_base(adapter, off), off, addr,
  492. *(unsigned long long *)data, len);
  493. if (!addr) {
  494. netxen_nic_pci_change_crbwindow(adapter, 1);
  495. return 1;
  496. }
  497. switch (len) {
  498. case 1:
  499. writeb(*(u8 *) data, addr);
  500. break;
  501. case 2:
  502. writew(*(u16 *) data, addr);
  503. break;
  504. case 4:
  505. writel(*(u32 *) data, addr);
  506. break;
  507. case 8:
  508. writeq(*(u64 *) data, addr);
  509. break;
  510. default:
  511. DPRINTK(INFO,
  512. "writing data %lx to offset %llx, num words=%d\n",
  513. *(unsigned long *)data, off, (len >> 3));
  514. netxen_nic_hw_block_write64((u64 __iomem *) data, addr,
  515. (len >> 3));
  516. break;
  517. }
  518. if (!ADDR_IN_WINDOW1(off))
  519. netxen_nic_pci_change_crbwindow(adapter, 1);
  520. return 0;
  521. }
  522. int
  523. netxen_nic_hw_read_wx(struct netxen_adapter *adapter, u64 off, void *data,
  524. int len)
  525. {
  526. void __iomem *addr;
  527. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  528. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  529. } else { /* Window 0 */
  530. addr = pci_base_offset(adapter, off);
  531. netxen_nic_pci_change_crbwindow(adapter, 0);
  532. }
  533. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  534. pci_base(adapter, off), off, addr);
  535. if (!addr) {
  536. netxen_nic_pci_change_crbwindow(adapter, 1);
  537. return 1;
  538. }
  539. switch (len) {
  540. case 1:
  541. *(u8 *) data = readb(addr);
  542. break;
  543. case 2:
  544. *(u16 *) data = readw(addr);
  545. break;
  546. case 4:
  547. *(u32 *) data = readl(addr);
  548. break;
  549. case 8:
  550. *(u64 *) data = readq(addr);
  551. break;
  552. default:
  553. netxen_nic_hw_block_read64((u64 __iomem *) data, addr,
  554. (len >> 3));
  555. break;
  556. }
  557. DPRINTK(INFO, "read %lx\n", *(unsigned long *)data);
  558. if (!ADDR_IN_WINDOW1(off))
  559. netxen_nic_pci_change_crbwindow(adapter, 1);
  560. return 0;
  561. }
  562. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
  563. { /* Only for window 1 */
  564. void __iomem *addr;
  565. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  566. DPRINTK(INFO, "writing to base %lx offset %llx addr %p data %x\n",
  567. pci_base(adapter, off), off, addr, val);
  568. writel(val, addr);
  569. }
  570. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
  571. { /* Only for window 1 */
  572. void __iomem *addr;
  573. int val;
  574. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  575. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  576. pci_base(adapter, off), off, addr);
  577. val = readl(addr);
  578. writel(val, addr);
  579. return val;
  580. }
  581. /* Change the window to 0, write and change back to window 1. */
  582. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
  583. {
  584. void __iomem *addr;
  585. netxen_nic_pci_change_crbwindow(adapter, 0);
  586. addr = pci_base_offset(adapter, index);
  587. writel(value, addr);
  588. netxen_nic_pci_change_crbwindow(adapter, 1);
  589. }
  590. /* Change the window to 0, read and change back to window 1. */
  591. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 * value)
  592. {
  593. void __iomem *addr;
  594. addr = pci_base_offset(adapter, index);
  595. netxen_nic_pci_change_crbwindow(adapter, 0);
  596. *value = readl(addr);
  597. netxen_nic_pci_change_crbwindow(adapter, 1);
  598. }
  599. int netxen_pci_set_window_warning_count = 0;
  600. unsigned long
  601. netxen_nic_pci_set_window(struct netxen_adapter *adapter,
  602. unsigned long long addr)
  603. {
  604. static int ddr_mn_window = -1;
  605. static int qdr_sn_window = -1;
  606. int window;
  607. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  608. /* DDR network side */
  609. addr -= NETXEN_ADDR_DDR_NET;
  610. window = (addr >> 25) & 0x3ff;
  611. if (ddr_mn_window != window) {
  612. ddr_mn_window = window;
  613. writel(window, PCI_OFFSET_SECOND_RANGE(adapter,
  614. NETXEN_PCIX_PH_REG
  615. (PCIX_MN_WINDOW)));
  616. /* MUST make sure window is set before we forge on... */
  617. readl(PCI_OFFSET_SECOND_RANGE(adapter,
  618. NETXEN_PCIX_PH_REG
  619. (PCIX_MN_WINDOW)));
  620. }
  621. addr -= (window * NETXEN_WINDOW_ONE);
  622. addr += NETXEN_PCI_DDR_NET;
  623. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  624. addr -= NETXEN_ADDR_OCM0;
  625. addr += NETXEN_PCI_OCM0;
  626. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  627. addr -= NETXEN_ADDR_OCM1;
  628. addr += NETXEN_PCI_OCM1;
  629. } else
  630. if (ADDR_IN_RANGE
  631. (addr, NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX)) {
  632. /* QDR network side */
  633. addr -= NETXEN_ADDR_QDR_NET;
  634. window = (addr >> 22) & 0x3f;
  635. if (qdr_sn_window != window) {
  636. qdr_sn_window = window;
  637. writel((window << 22),
  638. PCI_OFFSET_SECOND_RANGE(adapter,
  639. NETXEN_PCIX_PH_REG
  640. (PCIX_SN_WINDOW)));
  641. /* MUST make sure window is set before we forge on... */
  642. readl(PCI_OFFSET_SECOND_RANGE(adapter,
  643. NETXEN_PCIX_PH_REG
  644. (PCIX_SN_WINDOW)));
  645. }
  646. addr -= (window * 0x400000);
  647. addr += NETXEN_PCI_QDR_NET;
  648. } else {
  649. /*
  650. * peg gdb frequently accesses memory that doesn't exist,
  651. * this limits the chit chat so debugging isn't slowed down.
  652. */
  653. if ((netxen_pci_set_window_warning_count++ < 8)
  654. || (netxen_pci_set_window_warning_count % 64 == 0))
  655. printk("%s: Warning:netxen_nic_pci_set_window()"
  656. " Unknown address range!\n",
  657. netxen_nic_driver_name);
  658. }
  659. return addr;
  660. }
  661. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  662. {
  663. int rv = 0;
  664. int addr = BRDCFG_START;
  665. struct netxen_board_info *boardinfo;
  666. int index;
  667. u32 *ptr32;
  668. boardinfo = &adapter->ahw.boardcfg;
  669. ptr32 = (u32 *) boardinfo;
  670. for (index = 0; index < sizeof(struct netxen_board_info) / sizeof(u32);
  671. index++) {
  672. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  673. return -EIO;
  674. }
  675. ptr32++;
  676. addr += sizeof(u32);
  677. }
  678. if (boardinfo->magic != NETXEN_BDINFO_MAGIC) {
  679. printk("%s: ERROR reading %s board config."
  680. " Read %x, expected %x\n", netxen_nic_driver_name,
  681. netxen_nic_driver_name,
  682. boardinfo->magic, NETXEN_BDINFO_MAGIC);
  683. rv = -1;
  684. }
  685. if (boardinfo->header_version != NETXEN_BDINFO_VERSION) {
  686. printk("%s: Unknown board config version."
  687. " Read %x, expected %x\n", netxen_nic_driver_name,
  688. boardinfo->header_version, NETXEN_BDINFO_VERSION);
  689. rv = -1;
  690. }
  691. DPRINTK(INFO, "Discovered board type:0x%x ", boardinfo->board_type);
  692. switch ((netxen_brdtype_t) boardinfo->board_type) {
  693. case NETXEN_BRDTYPE_P2_SB35_4G:
  694. adapter->ahw.board_type = NETXEN_NIC_GBE;
  695. break;
  696. case NETXEN_BRDTYPE_P2_SB31_10G:
  697. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  698. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  699. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  700. adapter->ahw.board_type = NETXEN_NIC_XGBE;
  701. break;
  702. case NETXEN_BRDTYPE_P1_BD:
  703. case NETXEN_BRDTYPE_P1_SB:
  704. case NETXEN_BRDTYPE_P1_SMAX:
  705. case NETXEN_BRDTYPE_P1_SOCK:
  706. adapter->ahw.board_type = NETXEN_NIC_GBE;
  707. break;
  708. default:
  709. printk("%s: Unknown(%x)\n", netxen_nic_driver_name,
  710. boardinfo->board_type);
  711. break;
  712. }
  713. return rv;
  714. }
  715. /* NIU access sections */
  716. int netxen_nic_set_mtu_gb(struct netxen_port *port, int new_mtu)
  717. {
  718. struct netxen_adapter *adapter = port->adapter;
  719. netxen_nic_write_w0(adapter,
  720. NETXEN_NIU_GB_MAX_FRAME_SIZE(port->portnum),
  721. new_mtu);
  722. return 0;
  723. }
  724. int netxen_nic_set_mtu_xgb(struct netxen_port *port, int new_mtu)
  725. {
  726. struct netxen_adapter *adapter = port->adapter;
  727. new_mtu += NETXEN_NIU_HDRSIZE + NETXEN_NIU_TLRSIZE;
  728. if (port->portnum == 0)
  729. netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
  730. else if (port->portnum == 1)
  731. netxen_nic_write_w0(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
  732. return 0;
  733. }
  734. void netxen_nic_init_niu_gb(struct netxen_adapter *adapter)
  735. {
  736. int portno;
  737. for (portno = 0; portno < NETXEN_NIU_MAX_GBE_PORTS; portno++)
  738. netxen_niu_gbe_init_port(adapter, portno);
  739. }
  740. void netxen_nic_stop_all_ports(struct netxen_adapter *adapter)
  741. {
  742. int port_nr;
  743. struct netxen_port *port;
  744. for (port_nr = 0; port_nr < adapter->ahw.max_ports; port_nr++) {
  745. port = adapter->port[port_nr];
  746. if (adapter->stop_port)
  747. adapter->stop_port(adapter, port->portnum);
  748. }
  749. }
  750. void
  751. netxen_crb_writelit_adapter(struct netxen_adapter *adapter, unsigned long off,
  752. int data)
  753. {
  754. void __iomem *addr;
  755. if (ADDR_IN_WINDOW1(off)) {
  756. writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
  757. } else {
  758. netxen_nic_pci_change_crbwindow(adapter, 0);
  759. addr = pci_base_offset(adapter, off);
  760. writel(data, addr);
  761. netxen_nic_pci_change_crbwindow(adapter, 1);
  762. }
  763. }
  764. void netxen_nic_set_link_parameters(struct netxen_port *port)
  765. {
  766. struct netxen_adapter *adapter = port->adapter;
  767. __u32 status;
  768. __u32 autoneg;
  769. __u32 mode;
  770. netxen_nic_read_w0(adapter, NETXEN_NIU_MODE, &mode);
  771. if (netxen_get_niu_enable_ge(mode)) { /* Gb 10/100/1000 Mbps mode */
  772. if (adapter->phy_read
  773. && adapter->
  774. phy_read(adapter, port->portnum,
  775. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  776. &status) == 0) {
  777. if (netxen_get_phy_link(status)) {
  778. switch (netxen_get_phy_speed(status)) {
  779. case 0:
  780. port->link_speed = SPEED_10;
  781. break;
  782. case 1:
  783. port->link_speed = SPEED_100;
  784. break;
  785. case 2:
  786. port->link_speed = SPEED_1000;
  787. break;
  788. default:
  789. port->link_speed = -1;
  790. break;
  791. }
  792. switch (netxen_get_phy_duplex(status)) {
  793. case 0:
  794. port->link_duplex = DUPLEX_HALF;
  795. break;
  796. case 1:
  797. port->link_duplex = DUPLEX_FULL;
  798. break;
  799. default:
  800. port->link_duplex = -1;
  801. break;
  802. }
  803. if (adapter->phy_read
  804. && adapter->
  805. phy_read(adapter, port->portnum,
  806. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  807. &autoneg) != 0)
  808. port->link_autoneg = autoneg;
  809. } else
  810. goto link_down;
  811. } else {
  812. link_down:
  813. port->link_speed = -1;
  814. port->link_duplex = -1;
  815. }
  816. }
  817. }
  818. void netxen_nic_flash_print(struct netxen_adapter *adapter)
  819. {
  820. int valid = 1;
  821. u32 fw_major = 0;
  822. u32 fw_minor = 0;
  823. u32 fw_build = 0;
  824. char brd_name[NETXEN_MAX_SHORT_NAME];
  825. struct netxen_new_user_info user_info;
  826. int i, addr = USER_START;
  827. u32 *ptr32;
  828. struct netxen_board_info *board_info = &(adapter->ahw.boardcfg);
  829. if (board_info->magic != NETXEN_BDINFO_MAGIC) {
  830. printk
  831. ("NetXen Unknown board config, Read 0x%x expected as 0x%x\n",
  832. board_info->magic, NETXEN_BDINFO_MAGIC);
  833. valid = 0;
  834. }
  835. if (board_info->header_version != NETXEN_BDINFO_VERSION) {
  836. printk("NetXen Unknown board config version."
  837. " Read %x, expected %x\n",
  838. board_info->header_version, NETXEN_BDINFO_VERSION);
  839. valid = 0;
  840. }
  841. if (valid) {
  842. ptr32 = (u32 *) & user_info;
  843. for (i = 0;
  844. i < sizeof(struct netxen_new_user_info) / sizeof(u32);
  845. i++) {
  846. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  847. printk("%s: ERROR reading %s board userarea.\n",
  848. netxen_nic_driver_name,
  849. netxen_nic_driver_name);
  850. return;
  851. }
  852. *ptr32 = le32_to_cpu(*ptr32);
  853. ptr32++;
  854. addr += sizeof(u32);
  855. }
  856. get_brd_name_by_type(board_info->board_type, brd_name);
  857. printk("NetXen %s Board S/N %s Chip id 0x%x\n",
  858. brd_name, user_info.serial_num, board_info->chip_id);
  859. printk("NetXen %s Board #%d, Chip id 0x%x\n",
  860. board_info->board_type == 0x0b ? "XGB" : "GBE",
  861. board_info->board_num, board_info->chip_id);
  862. fw_major = readl(NETXEN_CRB_NORMALIZE(adapter,
  863. NETXEN_FW_VERSION_MAJOR));
  864. fw_minor = readl(NETXEN_CRB_NORMALIZE(adapter,
  865. NETXEN_FW_VERSION_MINOR));
  866. fw_build =
  867. readl(NETXEN_CRB_NORMALIZE(adapter, NETXEN_FW_VERSION_SUB));
  868. printk("NetXen Firmware version %d.%d.%d\n", fw_major, fw_minor,
  869. fw_build);
  870. }
  871. if (fw_major != _NETXEN_NIC_LINUX_MAJOR) {
  872. printk(KERN_ERR "The mismatch in driver version and firmware "
  873. "version major number\n"
  874. "Driver version major number = %d \t"
  875. "Firmware version major number = %d \n",
  876. _NETXEN_NIC_LINUX_MAJOR, fw_major);
  877. adapter->driver_mismatch = 1;
  878. }
  879. if (fw_minor != _NETXEN_NIC_LINUX_MINOR &&
  880. fw_minor != (_NETXEN_NIC_LINUX_MINOR + 1)) {
  881. printk(KERN_ERR "The mismatch in driver version and firmware "
  882. "version minor number\n"
  883. "Driver version minor number = %d \t"
  884. "Firmware version minor number = %d \n",
  885. _NETXEN_NIC_LINUX_MINOR, fw_minor);
  886. adapter->driver_mismatch = 1;
  887. }
  888. if (adapter->driver_mismatch)
  889. printk(KERN_INFO "Use the driver with version no %d.%d.xxx\n",
  890. fw_major, fw_minor);
  891. }