cik.c 202 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "cikd.h"
  31. #include "atom.h"
  32. #include "cik_blit_shaders.h"
  33. #include "radeon_ucode.h"
  34. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  35. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  36. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  37. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  38. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  39. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  40. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  41. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  42. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  43. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  44. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  45. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  46. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  47. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  48. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  49. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  50. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  51. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  52. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  53. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  54. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  55. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  56. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  57. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  58. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  59. extern void si_rlc_fini(struct radeon_device *rdev);
  60. extern int si_rlc_init(struct radeon_device *rdev);
  61. static void cik_rlc_stop(struct radeon_device *rdev);
  62. /*
  63. * Indirect registers accessor
  64. */
  65. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  66. {
  67. u32 r;
  68. WREG32(PCIE_INDEX, reg);
  69. (void)RREG32(PCIE_INDEX);
  70. r = RREG32(PCIE_DATA);
  71. return r;
  72. }
  73. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  74. {
  75. WREG32(PCIE_INDEX, reg);
  76. (void)RREG32(PCIE_INDEX);
  77. WREG32(PCIE_DATA, v);
  78. (void)RREG32(PCIE_DATA);
  79. }
  80. static const u32 bonaire_golden_spm_registers[] =
  81. {
  82. 0x30800, 0xe0ffffff, 0xe0000000
  83. };
  84. static const u32 bonaire_golden_common_registers[] =
  85. {
  86. 0xc770, 0xffffffff, 0x00000800,
  87. 0xc774, 0xffffffff, 0x00000800,
  88. 0xc798, 0xffffffff, 0x00007fbf,
  89. 0xc79c, 0xffffffff, 0x00007faf
  90. };
  91. static const u32 bonaire_golden_registers[] =
  92. {
  93. 0x3354, 0x00000333, 0x00000333,
  94. 0x3350, 0x000c0fc0, 0x00040200,
  95. 0x9a10, 0x00010000, 0x00058208,
  96. 0x3c000, 0xffff1fff, 0x00140000,
  97. 0x3c200, 0xfdfc0fff, 0x00000100,
  98. 0x3c234, 0x40000000, 0x40000200,
  99. 0x9830, 0xffffffff, 0x00000000,
  100. 0x9834, 0xf00fffff, 0x00000400,
  101. 0x9838, 0x0002021c, 0x00020200,
  102. 0xc78, 0x00000080, 0x00000000,
  103. 0x5bb0, 0x000000f0, 0x00000070,
  104. 0x5bc0, 0xf0311fff, 0x80300000,
  105. 0x98f8, 0x73773777, 0x12010001,
  106. 0x350c, 0x00810000, 0x408af000,
  107. 0x7030, 0x31000111, 0x00000011,
  108. 0x2f48, 0x73773777, 0x12010001,
  109. 0x220c, 0x00007fb6, 0x0021a1b1,
  110. 0x2210, 0x00007fb6, 0x002021b1,
  111. 0x2180, 0x00007fb6, 0x00002191,
  112. 0x2218, 0x00007fb6, 0x002121b1,
  113. 0x221c, 0x00007fb6, 0x002021b1,
  114. 0x21dc, 0x00007fb6, 0x00002191,
  115. 0x21e0, 0x00007fb6, 0x00002191,
  116. 0x3628, 0x0000003f, 0x0000000a,
  117. 0x362c, 0x0000003f, 0x0000000a,
  118. 0x2ae4, 0x00073ffe, 0x000022a2,
  119. 0x240c, 0x000007ff, 0x00000000,
  120. 0x8a14, 0xf000003f, 0x00000007,
  121. 0x8bf0, 0x00002001, 0x00000001,
  122. 0x8b24, 0xffffffff, 0x00ffffff,
  123. 0x30a04, 0x0000ff0f, 0x00000000,
  124. 0x28a4c, 0x07ffffff, 0x06000000,
  125. 0x4d8, 0x00000fff, 0x00000100,
  126. 0x3e78, 0x00000001, 0x00000002,
  127. 0x9100, 0x03000000, 0x0362c688,
  128. 0x8c00, 0x000000ff, 0x00000001,
  129. 0xe40, 0x00001fff, 0x00001fff,
  130. 0x9060, 0x0000007f, 0x00000020,
  131. 0x9508, 0x00010000, 0x00010000,
  132. 0xac14, 0x000003ff, 0x000000f3,
  133. 0xac0c, 0xffffffff, 0x00001032
  134. };
  135. static const u32 bonaire_mgcg_cgcg_init[] =
  136. {
  137. 0xc420, 0xffffffff, 0xfffffffc,
  138. 0x30800, 0xffffffff, 0xe0000000,
  139. 0x3c2a0, 0xffffffff, 0x00000100,
  140. 0x3c208, 0xffffffff, 0x00000100,
  141. 0x3c2c0, 0xffffffff, 0xc0000100,
  142. 0x3c2c8, 0xffffffff, 0xc0000100,
  143. 0x3c2c4, 0xffffffff, 0xc0000100,
  144. 0x55e4, 0xffffffff, 0x00600100,
  145. 0x3c280, 0xffffffff, 0x00000100,
  146. 0x3c214, 0xffffffff, 0x06000100,
  147. 0x3c220, 0xffffffff, 0x00000100,
  148. 0x3c218, 0xffffffff, 0x06000100,
  149. 0x3c204, 0xffffffff, 0x00000100,
  150. 0x3c2e0, 0xffffffff, 0x00000100,
  151. 0x3c224, 0xffffffff, 0x00000100,
  152. 0x3c200, 0xffffffff, 0x00000100,
  153. 0x3c230, 0xffffffff, 0x00000100,
  154. 0x3c234, 0xffffffff, 0x00000100,
  155. 0x3c250, 0xffffffff, 0x00000100,
  156. 0x3c254, 0xffffffff, 0x00000100,
  157. 0x3c258, 0xffffffff, 0x00000100,
  158. 0x3c25c, 0xffffffff, 0x00000100,
  159. 0x3c260, 0xffffffff, 0x00000100,
  160. 0x3c27c, 0xffffffff, 0x00000100,
  161. 0x3c278, 0xffffffff, 0x00000100,
  162. 0x3c210, 0xffffffff, 0x06000100,
  163. 0x3c290, 0xffffffff, 0x00000100,
  164. 0x3c274, 0xffffffff, 0x00000100,
  165. 0x3c2b4, 0xffffffff, 0x00000100,
  166. 0x3c2b0, 0xffffffff, 0x00000100,
  167. 0x3c270, 0xffffffff, 0x00000100,
  168. 0x30800, 0xffffffff, 0xe0000000,
  169. 0x3c020, 0xffffffff, 0x00010000,
  170. 0x3c024, 0xffffffff, 0x00030002,
  171. 0x3c028, 0xffffffff, 0x00040007,
  172. 0x3c02c, 0xffffffff, 0x00060005,
  173. 0x3c030, 0xffffffff, 0x00090008,
  174. 0x3c034, 0xffffffff, 0x00010000,
  175. 0x3c038, 0xffffffff, 0x00030002,
  176. 0x3c03c, 0xffffffff, 0x00040007,
  177. 0x3c040, 0xffffffff, 0x00060005,
  178. 0x3c044, 0xffffffff, 0x00090008,
  179. 0x3c048, 0xffffffff, 0x00010000,
  180. 0x3c04c, 0xffffffff, 0x00030002,
  181. 0x3c050, 0xffffffff, 0x00040007,
  182. 0x3c054, 0xffffffff, 0x00060005,
  183. 0x3c058, 0xffffffff, 0x00090008,
  184. 0x3c05c, 0xffffffff, 0x00010000,
  185. 0x3c060, 0xffffffff, 0x00030002,
  186. 0x3c064, 0xffffffff, 0x00040007,
  187. 0x3c068, 0xffffffff, 0x00060005,
  188. 0x3c06c, 0xffffffff, 0x00090008,
  189. 0x3c070, 0xffffffff, 0x00010000,
  190. 0x3c074, 0xffffffff, 0x00030002,
  191. 0x3c078, 0xffffffff, 0x00040007,
  192. 0x3c07c, 0xffffffff, 0x00060005,
  193. 0x3c080, 0xffffffff, 0x00090008,
  194. 0x3c084, 0xffffffff, 0x00010000,
  195. 0x3c088, 0xffffffff, 0x00030002,
  196. 0x3c08c, 0xffffffff, 0x00040007,
  197. 0x3c090, 0xffffffff, 0x00060005,
  198. 0x3c094, 0xffffffff, 0x00090008,
  199. 0x3c098, 0xffffffff, 0x00010000,
  200. 0x3c09c, 0xffffffff, 0x00030002,
  201. 0x3c0a0, 0xffffffff, 0x00040007,
  202. 0x3c0a4, 0xffffffff, 0x00060005,
  203. 0x3c0a8, 0xffffffff, 0x00090008,
  204. 0x3c000, 0xffffffff, 0x96e00200,
  205. 0x8708, 0xffffffff, 0x00900100,
  206. 0xc424, 0xffffffff, 0x0020003f,
  207. 0x38, 0xffffffff, 0x0140001c,
  208. 0x3c, 0x000f0000, 0x000f0000,
  209. 0x220, 0xffffffff, 0xC060000C,
  210. 0x224, 0xc0000fff, 0x00000100,
  211. 0xf90, 0xffffffff, 0x00000100,
  212. 0xf98, 0x00000101, 0x00000000,
  213. 0x20a8, 0xffffffff, 0x00000104,
  214. 0x55e4, 0xff000fff, 0x00000100,
  215. 0x30cc, 0xc0000fff, 0x00000104,
  216. 0xc1e4, 0x00000001, 0x00000001,
  217. 0xd00c, 0xff000ff0, 0x00000100,
  218. 0xd80c, 0xff000ff0, 0x00000100
  219. };
  220. static const u32 spectre_golden_spm_registers[] =
  221. {
  222. 0x30800, 0xe0ffffff, 0xe0000000
  223. };
  224. static const u32 spectre_golden_common_registers[] =
  225. {
  226. 0xc770, 0xffffffff, 0x00000800,
  227. 0xc774, 0xffffffff, 0x00000800,
  228. 0xc798, 0xffffffff, 0x00007fbf,
  229. 0xc79c, 0xffffffff, 0x00007faf
  230. };
  231. static const u32 spectre_golden_registers[] =
  232. {
  233. 0x3c000, 0xffff1fff, 0x96940200,
  234. 0x3c00c, 0xffff0001, 0xff000000,
  235. 0x3c200, 0xfffc0fff, 0x00000100,
  236. 0x6ed8, 0x00010101, 0x00010000,
  237. 0x9834, 0xf00fffff, 0x00000400,
  238. 0x9838, 0xfffffffc, 0x00020200,
  239. 0x5bb0, 0x000000f0, 0x00000070,
  240. 0x5bc0, 0xf0311fff, 0x80300000,
  241. 0x98f8, 0x73773777, 0x12010001,
  242. 0x9b7c, 0x00ff0000, 0x00fc0000,
  243. 0x2f48, 0x73773777, 0x12010001,
  244. 0x8a14, 0xf000003f, 0x00000007,
  245. 0x8b24, 0xffffffff, 0x00ffffff,
  246. 0x28350, 0x3f3f3fff, 0x00000082,
  247. 0x28355, 0x0000003f, 0x00000000,
  248. 0x3e78, 0x00000001, 0x00000002,
  249. 0x913c, 0xffff03df, 0x00000004,
  250. 0xc768, 0x00000008, 0x00000008,
  251. 0x8c00, 0x000008ff, 0x00000800,
  252. 0x9508, 0x00010000, 0x00010000,
  253. 0xac0c, 0xffffffff, 0x54763210,
  254. 0x214f8, 0x01ff01ff, 0x00000002,
  255. 0x21498, 0x007ff800, 0x00200000,
  256. 0x2015c, 0xffffffff, 0x00000f40,
  257. 0x30934, 0xffffffff, 0x00000001
  258. };
  259. static const u32 spectre_mgcg_cgcg_init[] =
  260. {
  261. 0xc420, 0xffffffff, 0xfffffffc,
  262. 0x30800, 0xffffffff, 0xe0000000,
  263. 0x3c2a0, 0xffffffff, 0x00000100,
  264. 0x3c208, 0xffffffff, 0x00000100,
  265. 0x3c2c0, 0xffffffff, 0x00000100,
  266. 0x3c2c8, 0xffffffff, 0x00000100,
  267. 0x3c2c4, 0xffffffff, 0x00000100,
  268. 0x55e4, 0xffffffff, 0x00600100,
  269. 0x3c280, 0xffffffff, 0x00000100,
  270. 0x3c214, 0xffffffff, 0x06000100,
  271. 0x3c220, 0xffffffff, 0x00000100,
  272. 0x3c218, 0xffffffff, 0x06000100,
  273. 0x3c204, 0xffffffff, 0x00000100,
  274. 0x3c2e0, 0xffffffff, 0x00000100,
  275. 0x3c224, 0xffffffff, 0x00000100,
  276. 0x3c200, 0xffffffff, 0x00000100,
  277. 0x3c230, 0xffffffff, 0x00000100,
  278. 0x3c234, 0xffffffff, 0x00000100,
  279. 0x3c250, 0xffffffff, 0x00000100,
  280. 0x3c254, 0xffffffff, 0x00000100,
  281. 0x3c258, 0xffffffff, 0x00000100,
  282. 0x3c25c, 0xffffffff, 0x00000100,
  283. 0x3c260, 0xffffffff, 0x00000100,
  284. 0x3c27c, 0xffffffff, 0x00000100,
  285. 0x3c278, 0xffffffff, 0x00000100,
  286. 0x3c210, 0xffffffff, 0x06000100,
  287. 0x3c290, 0xffffffff, 0x00000100,
  288. 0x3c274, 0xffffffff, 0x00000100,
  289. 0x3c2b4, 0xffffffff, 0x00000100,
  290. 0x3c2b0, 0xffffffff, 0x00000100,
  291. 0x3c270, 0xffffffff, 0x00000100,
  292. 0x30800, 0xffffffff, 0xe0000000,
  293. 0x3c020, 0xffffffff, 0x00010000,
  294. 0x3c024, 0xffffffff, 0x00030002,
  295. 0x3c028, 0xffffffff, 0x00040007,
  296. 0x3c02c, 0xffffffff, 0x00060005,
  297. 0x3c030, 0xffffffff, 0x00090008,
  298. 0x3c034, 0xffffffff, 0x00010000,
  299. 0x3c038, 0xffffffff, 0x00030002,
  300. 0x3c03c, 0xffffffff, 0x00040007,
  301. 0x3c040, 0xffffffff, 0x00060005,
  302. 0x3c044, 0xffffffff, 0x00090008,
  303. 0x3c048, 0xffffffff, 0x00010000,
  304. 0x3c04c, 0xffffffff, 0x00030002,
  305. 0x3c050, 0xffffffff, 0x00040007,
  306. 0x3c054, 0xffffffff, 0x00060005,
  307. 0x3c058, 0xffffffff, 0x00090008,
  308. 0x3c05c, 0xffffffff, 0x00010000,
  309. 0x3c060, 0xffffffff, 0x00030002,
  310. 0x3c064, 0xffffffff, 0x00040007,
  311. 0x3c068, 0xffffffff, 0x00060005,
  312. 0x3c06c, 0xffffffff, 0x00090008,
  313. 0x3c070, 0xffffffff, 0x00010000,
  314. 0x3c074, 0xffffffff, 0x00030002,
  315. 0x3c078, 0xffffffff, 0x00040007,
  316. 0x3c07c, 0xffffffff, 0x00060005,
  317. 0x3c080, 0xffffffff, 0x00090008,
  318. 0x3c084, 0xffffffff, 0x00010000,
  319. 0x3c088, 0xffffffff, 0x00030002,
  320. 0x3c08c, 0xffffffff, 0x00040007,
  321. 0x3c090, 0xffffffff, 0x00060005,
  322. 0x3c094, 0xffffffff, 0x00090008,
  323. 0x3c098, 0xffffffff, 0x00010000,
  324. 0x3c09c, 0xffffffff, 0x00030002,
  325. 0x3c0a0, 0xffffffff, 0x00040007,
  326. 0x3c0a4, 0xffffffff, 0x00060005,
  327. 0x3c0a8, 0xffffffff, 0x00090008,
  328. 0x3c0ac, 0xffffffff, 0x00010000,
  329. 0x3c0b0, 0xffffffff, 0x00030002,
  330. 0x3c0b4, 0xffffffff, 0x00040007,
  331. 0x3c0b8, 0xffffffff, 0x00060005,
  332. 0x3c0bc, 0xffffffff, 0x00090008,
  333. 0x3c000, 0xffffffff, 0x96e00200,
  334. 0x8708, 0xffffffff, 0x00900100,
  335. 0xc424, 0xffffffff, 0x0020003f,
  336. 0x38, 0xffffffff, 0x0140001c,
  337. 0x3c, 0x000f0000, 0x000f0000,
  338. 0x220, 0xffffffff, 0xC060000C,
  339. 0x224, 0xc0000fff, 0x00000100,
  340. 0xf90, 0xffffffff, 0x00000100,
  341. 0xf98, 0x00000101, 0x00000000,
  342. 0x20a8, 0xffffffff, 0x00000104,
  343. 0x55e4, 0xff000fff, 0x00000100,
  344. 0x30cc, 0xc0000fff, 0x00000104,
  345. 0xc1e4, 0x00000001, 0x00000001,
  346. 0xd00c, 0xff000ff0, 0x00000100,
  347. 0xd80c, 0xff000ff0, 0x00000100
  348. };
  349. static const u32 kalindi_golden_spm_registers[] =
  350. {
  351. 0x30800, 0xe0ffffff, 0xe0000000
  352. };
  353. static const u32 kalindi_golden_common_registers[] =
  354. {
  355. 0xc770, 0xffffffff, 0x00000800,
  356. 0xc774, 0xffffffff, 0x00000800,
  357. 0xc798, 0xffffffff, 0x00007fbf,
  358. 0xc79c, 0xffffffff, 0x00007faf
  359. };
  360. static const u32 kalindi_golden_registers[] =
  361. {
  362. 0x3c000, 0xffffdfff, 0x6e944040,
  363. 0x55e4, 0xff607fff, 0xfc000100,
  364. 0x3c220, 0xff000fff, 0x00000100,
  365. 0x3c224, 0xff000fff, 0x00000100,
  366. 0x3c200, 0xfffc0fff, 0x00000100,
  367. 0x6ed8, 0x00010101, 0x00010000,
  368. 0x9830, 0xffffffff, 0x00000000,
  369. 0x9834, 0xf00fffff, 0x00000400,
  370. 0x5bb0, 0x000000f0, 0x00000070,
  371. 0x5bc0, 0xf0311fff, 0x80300000,
  372. 0x98f8, 0x73773777, 0x12010001,
  373. 0x98fc, 0xffffffff, 0x00000010,
  374. 0x9b7c, 0x00ff0000, 0x00fc0000,
  375. 0x8030, 0x00001f0f, 0x0000100a,
  376. 0x2f48, 0x73773777, 0x12010001,
  377. 0x2408, 0x000fffff, 0x000c007f,
  378. 0x8a14, 0xf000003f, 0x00000007,
  379. 0x8b24, 0x3fff3fff, 0x00ffcfff,
  380. 0x30a04, 0x0000ff0f, 0x00000000,
  381. 0x28a4c, 0x07ffffff, 0x06000000,
  382. 0x4d8, 0x00000fff, 0x00000100,
  383. 0x3e78, 0x00000001, 0x00000002,
  384. 0xc768, 0x00000008, 0x00000008,
  385. 0x8c00, 0x000000ff, 0x00000003,
  386. 0x214f8, 0x01ff01ff, 0x00000002,
  387. 0x21498, 0x007ff800, 0x00200000,
  388. 0x2015c, 0xffffffff, 0x00000f40,
  389. 0x88c4, 0x001f3ae3, 0x00000082,
  390. 0x88d4, 0x0000001f, 0x00000010,
  391. 0x30934, 0xffffffff, 0x00000000
  392. };
  393. static const u32 kalindi_mgcg_cgcg_init[] =
  394. {
  395. 0xc420, 0xffffffff, 0xfffffffc,
  396. 0x30800, 0xffffffff, 0xe0000000,
  397. 0x3c2a0, 0xffffffff, 0x00000100,
  398. 0x3c208, 0xffffffff, 0x00000100,
  399. 0x3c2c0, 0xffffffff, 0x00000100,
  400. 0x3c2c8, 0xffffffff, 0x00000100,
  401. 0x3c2c4, 0xffffffff, 0x00000100,
  402. 0x55e4, 0xffffffff, 0x00600100,
  403. 0x3c280, 0xffffffff, 0x00000100,
  404. 0x3c214, 0xffffffff, 0x06000100,
  405. 0x3c220, 0xffffffff, 0x00000100,
  406. 0x3c218, 0xffffffff, 0x06000100,
  407. 0x3c204, 0xffffffff, 0x00000100,
  408. 0x3c2e0, 0xffffffff, 0x00000100,
  409. 0x3c224, 0xffffffff, 0x00000100,
  410. 0x3c200, 0xffffffff, 0x00000100,
  411. 0x3c230, 0xffffffff, 0x00000100,
  412. 0x3c234, 0xffffffff, 0x00000100,
  413. 0x3c250, 0xffffffff, 0x00000100,
  414. 0x3c254, 0xffffffff, 0x00000100,
  415. 0x3c258, 0xffffffff, 0x00000100,
  416. 0x3c25c, 0xffffffff, 0x00000100,
  417. 0x3c260, 0xffffffff, 0x00000100,
  418. 0x3c27c, 0xffffffff, 0x00000100,
  419. 0x3c278, 0xffffffff, 0x00000100,
  420. 0x3c210, 0xffffffff, 0x06000100,
  421. 0x3c290, 0xffffffff, 0x00000100,
  422. 0x3c274, 0xffffffff, 0x00000100,
  423. 0x3c2b4, 0xffffffff, 0x00000100,
  424. 0x3c2b0, 0xffffffff, 0x00000100,
  425. 0x3c270, 0xffffffff, 0x00000100,
  426. 0x30800, 0xffffffff, 0xe0000000,
  427. 0x3c020, 0xffffffff, 0x00010000,
  428. 0x3c024, 0xffffffff, 0x00030002,
  429. 0x3c028, 0xffffffff, 0x00040007,
  430. 0x3c02c, 0xffffffff, 0x00060005,
  431. 0x3c030, 0xffffffff, 0x00090008,
  432. 0x3c034, 0xffffffff, 0x00010000,
  433. 0x3c038, 0xffffffff, 0x00030002,
  434. 0x3c03c, 0xffffffff, 0x00040007,
  435. 0x3c040, 0xffffffff, 0x00060005,
  436. 0x3c044, 0xffffffff, 0x00090008,
  437. 0x3c000, 0xffffffff, 0x96e00200,
  438. 0x8708, 0xffffffff, 0x00900100,
  439. 0xc424, 0xffffffff, 0x0020003f,
  440. 0x38, 0xffffffff, 0x0140001c,
  441. 0x3c, 0x000f0000, 0x000f0000,
  442. 0x220, 0xffffffff, 0xC060000C,
  443. 0x224, 0xc0000fff, 0x00000100,
  444. 0x20a8, 0xffffffff, 0x00000104,
  445. 0x55e4, 0xff000fff, 0x00000100,
  446. 0x30cc, 0xc0000fff, 0x00000104,
  447. 0xc1e4, 0x00000001, 0x00000001,
  448. 0xd00c, 0xff000ff0, 0x00000100,
  449. 0xd80c, 0xff000ff0, 0x00000100
  450. };
  451. static void cik_init_golden_registers(struct radeon_device *rdev)
  452. {
  453. switch (rdev->family) {
  454. case CHIP_BONAIRE:
  455. radeon_program_register_sequence(rdev,
  456. bonaire_mgcg_cgcg_init,
  457. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  458. radeon_program_register_sequence(rdev,
  459. bonaire_golden_registers,
  460. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  461. radeon_program_register_sequence(rdev,
  462. bonaire_golden_common_registers,
  463. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  464. radeon_program_register_sequence(rdev,
  465. bonaire_golden_spm_registers,
  466. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  467. break;
  468. case CHIP_KABINI:
  469. radeon_program_register_sequence(rdev,
  470. kalindi_mgcg_cgcg_init,
  471. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  472. radeon_program_register_sequence(rdev,
  473. kalindi_golden_registers,
  474. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  475. radeon_program_register_sequence(rdev,
  476. kalindi_golden_common_registers,
  477. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  478. radeon_program_register_sequence(rdev,
  479. kalindi_golden_spm_registers,
  480. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  481. break;
  482. case CHIP_KAVERI:
  483. radeon_program_register_sequence(rdev,
  484. spectre_mgcg_cgcg_init,
  485. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  486. radeon_program_register_sequence(rdev,
  487. spectre_golden_registers,
  488. (const u32)ARRAY_SIZE(spectre_golden_registers));
  489. radeon_program_register_sequence(rdev,
  490. spectre_golden_common_registers,
  491. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  492. radeon_program_register_sequence(rdev,
  493. spectre_golden_spm_registers,
  494. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  495. break;
  496. default:
  497. break;
  498. }
  499. }
  500. /**
  501. * cik_get_xclk - get the xclk
  502. *
  503. * @rdev: radeon_device pointer
  504. *
  505. * Returns the reference clock used by the gfx engine
  506. * (CIK).
  507. */
  508. u32 cik_get_xclk(struct radeon_device *rdev)
  509. {
  510. u32 reference_clock = rdev->clock.spll.reference_freq;
  511. if (rdev->flags & RADEON_IS_IGP) {
  512. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  513. return reference_clock / 2;
  514. } else {
  515. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  516. return reference_clock / 4;
  517. }
  518. return reference_clock;
  519. }
  520. /**
  521. * cik_mm_rdoorbell - read a doorbell dword
  522. *
  523. * @rdev: radeon_device pointer
  524. * @offset: byte offset into the aperture
  525. *
  526. * Returns the value in the doorbell aperture at the
  527. * requested offset (CIK).
  528. */
  529. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset)
  530. {
  531. if (offset < rdev->doorbell.size) {
  532. return readl(((void __iomem *)rdev->doorbell.ptr) + offset);
  533. } else {
  534. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", offset);
  535. return 0;
  536. }
  537. }
  538. /**
  539. * cik_mm_wdoorbell - write a doorbell dword
  540. *
  541. * @rdev: radeon_device pointer
  542. * @offset: byte offset into the aperture
  543. * @v: value to write
  544. *
  545. * Writes @v to the doorbell aperture at the
  546. * requested offset (CIK).
  547. */
  548. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v)
  549. {
  550. if (offset < rdev->doorbell.size) {
  551. writel(v, ((void __iomem *)rdev->doorbell.ptr) + offset);
  552. } else {
  553. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", offset);
  554. }
  555. }
  556. #define BONAIRE_IO_MC_REGS_SIZE 36
  557. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  558. {
  559. {0x00000070, 0x04400000},
  560. {0x00000071, 0x80c01803},
  561. {0x00000072, 0x00004004},
  562. {0x00000073, 0x00000100},
  563. {0x00000074, 0x00ff0000},
  564. {0x00000075, 0x34000000},
  565. {0x00000076, 0x08000014},
  566. {0x00000077, 0x00cc08ec},
  567. {0x00000078, 0x00000400},
  568. {0x00000079, 0x00000000},
  569. {0x0000007a, 0x04090000},
  570. {0x0000007c, 0x00000000},
  571. {0x0000007e, 0x4408a8e8},
  572. {0x0000007f, 0x00000304},
  573. {0x00000080, 0x00000000},
  574. {0x00000082, 0x00000001},
  575. {0x00000083, 0x00000002},
  576. {0x00000084, 0xf3e4f400},
  577. {0x00000085, 0x052024e3},
  578. {0x00000087, 0x00000000},
  579. {0x00000088, 0x01000000},
  580. {0x0000008a, 0x1c0a0000},
  581. {0x0000008b, 0xff010000},
  582. {0x0000008d, 0xffffefff},
  583. {0x0000008e, 0xfff3efff},
  584. {0x0000008f, 0xfff3efbf},
  585. {0x00000092, 0xf7ffffff},
  586. {0x00000093, 0xffffff7f},
  587. {0x00000095, 0x00101101},
  588. {0x00000096, 0x00000fff},
  589. {0x00000097, 0x00116fff},
  590. {0x00000098, 0x60010000},
  591. {0x00000099, 0x10010000},
  592. {0x0000009a, 0x00006000},
  593. {0x0000009b, 0x00001000},
  594. {0x0000009f, 0x00b48000}
  595. };
  596. /**
  597. * cik_srbm_select - select specific register instances
  598. *
  599. * @rdev: radeon_device pointer
  600. * @me: selected ME (micro engine)
  601. * @pipe: pipe
  602. * @queue: queue
  603. * @vmid: VMID
  604. *
  605. * Switches the currently active registers instances. Some
  606. * registers are instanced per VMID, others are instanced per
  607. * me/pipe/queue combination.
  608. */
  609. static void cik_srbm_select(struct radeon_device *rdev,
  610. u32 me, u32 pipe, u32 queue, u32 vmid)
  611. {
  612. u32 srbm_gfx_cntl = (PIPEID(pipe & 0x3) |
  613. MEID(me & 0x3) |
  614. VMID(vmid & 0xf) |
  615. QUEUEID(queue & 0x7));
  616. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl);
  617. }
  618. /* ucode loading */
  619. /**
  620. * ci_mc_load_microcode - load MC ucode into the hw
  621. *
  622. * @rdev: radeon_device pointer
  623. *
  624. * Load the GDDR MC ucode into the hw (CIK).
  625. * Returns 0 on success, error on failure.
  626. */
  627. static int ci_mc_load_microcode(struct radeon_device *rdev)
  628. {
  629. const __be32 *fw_data;
  630. u32 running, blackout = 0;
  631. u32 *io_mc_regs;
  632. int i, ucode_size, regs_size;
  633. if (!rdev->mc_fw)
  634. return -EINVAL;
  635. switch (rdev->family) {
  636. case CHIP_BONAIRE:
  637. default:
  638. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  639. ucode_size = CIK_MC_UCODE_SIZE;
  640. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  641. break;
  642. }
  643. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  644. if (running == 0) {
  645. if (running) {
  646. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  647. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  648. }
  649. /* reset the engine and set to writable */
  650. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  651. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  652. /* load mc io regs */
  653. for (i = 0; i < regs_size; i++) {
  654. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  655. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  656. }
  657. /* load the MC ucode */
  658. fw_data = (const __be32 *)rdev->mc_fw->data;
  659. for (i = 0; i < ucode_size; i++)
  660. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  661. /* put the engine back into the active state */
  662. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  663. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  664. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  665. /* wait for training to complete */
  666. for (i = 0; i < rdev->usec_timeout; i++) {
  667. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  668. break;
  669. udelay(1);
  670. }
  671. for (i = 0; i < rdev->usec_timeout; i++) {
  672. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  673. break;
  674. udelay(1);
  675. }
  676. if (running)
  677. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  678. }
  679. return 0;
  680. }
  681. /**
  682. * cik_init_microcode - load ucode images from disk
  683. *
  684. * @rdev: radeon_device pointer
  685. *
  686. * Use the firmware interface to load the ucode images into
  687. * the driver (not loaded into hw).
  688. * Returns 0 on success, error on failure.
  689. */
  690. static int cik_init_microcode(struct radeon_device *rdev)
  691. {
  692. const char *chip_name;
  693. size_t pfp_req_size, me_req_size, ce_req_size,
  694. mec_req_size, rlc_req_size, mc_req_size,
  695. sdma_req_size;
  696. char fw_name[30];
  697. int err;
  698. DRM_DEBUG("\n");
  699. switch (rdev->family) {
  700. case CHIP_BONAIRE:
  701. chip_name = "BONAIRE";
  702. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  703. me_req_size = CIK_ME_UCODE_SIZE * 4;
  704. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  705. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  706. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  707. mc_req_size = CIK_MC_UCODE_SIZE * 4;
  708. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  709. break;
  710. case CHIP_KAVERI:
  711. chip_name = "KAVERI";
  712. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  713. me_req_size = CIK_ME_UCODE_SIZE * 4;
  714. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  715. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  716. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  717. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  718. break;
  719. case CHIP_KABINI:
  720. chip_name = "KABINI";
  721. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  722. me_req_size = CIK_ME_UCODE_SIZE * 4;
  723. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  724. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  725. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  726. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  727. break;
  728. default: BUG();
  729. }
  730. DRM_INFO("Loading %s Microcode\n", chip_name);
  731. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  732. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  733. if (err)
  734. goto out;
  735. if (rdev->pfp_fw->size != pfp_req_size) {
  736. printk(KERN_ERR
  737. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  738. rdev->pfp_fw->size, fw_name);
  739. err = -EINVAL;
  740. goto out;
  741. }
  742. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  743. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  744. if (err)
  745. goto out;
  746. if (rdev->me_fw->size != me_req_size) {
  747. printk(KERN_ERR
  748. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  749. rdev->me_fw->size, fw_name);
  750. err = -EINVAL;
  751. }
  752. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  753. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  754. if (err)
  755. goto out;
  756. if (rdev->ce_fw->size != ce_req_size) {
  757. printk(KERN_ERR
  758. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  759. rdev->ce_fw->size, fw_name);
  760. err = -EINVAL;
  761. }
  762. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  763. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  764. if (err)
  765. goto out;
  766. if (rdev->mec_fw->size != mec_req_size) {
  767. printk(KERN_ERR
  768. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  769. rdev->mec_fw->size, fw_name);
  770. err = -EINVAL;
  771. }
  772. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  773. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  774. if (err)
  775. goto out;
  776. if (rdev->rlc_fw->size != rlc_req_size) {
  777. printk(KERN_ERR
  778. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  779. rdev->rlc_fw->size, fw_name);
  780. err = -EINVAL;
  781. }
  782. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  783. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  784. if (err)
  785. goto out;
  786. if (rdev->sdma_fw->size != sdma_req_size) {
  787. printk(KERN_ERR
  788. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  789. rdev->sdma_fw->size, fw_name);
  790. err = -EINVAL;
  791. }
  792. /* No MC ucode on APUs */
  793. if (!(rdev->flags & RADEON_IS_IGP)) {
  794. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  795. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  796. if (err)
  797. goto out;
  798. if (rdev->mc_fw->size != mc_req_size) {
  799. printk(KERN_ERR
  800. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  801. rdev->mc_fw->size, fw_name);
  802. err = -EINVAL;
  803. }
  804. }
  805. out:
  806. if (err) {
  807. if (err != -EINVAL)
  808. printk(KERN_ERR
  809. "cik_cp: Failed to load firmware \"%s\"\n",
  810. fw_name);
  811. release_firmware(rdev->pfp_fw);
  812. rdev->pfp_fw = NULL;
  813. release_firmware(rdev->me_fw);
  814. rdev->me_fw = NULL;
  815. release_firmware(rdev->ce_fw);
  816. rdev->ce_fw = NULL;
  817. release_firmware(rdev->rlc_fw);
  818. rdev->rlc_fw = NULL;
  819. release_firmware(rdev->mc_fw);
  820. rdev->mc_fw = NULL;
  821. }
  822. return err;
  823. }
  824. /*
  825. * Core functions
  826. */
  827. /**
  828. * cik_tiling_mode_table_init - init the hw tiling table
  829. *
  830. * @rdev: radeon_device pointer
  831. *
  832. * Starting with SI, the tiling setup is done globally in a
  833. * set of 32 tiling modes. Rather than selecting each set of
  834. * parameters per surface as on older asics, we just select
  835. * which index in the tiling table we want to use, and the
  836. * surface uses those parameters (CIK).
  837. */
  838. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  839. {
  840. const u32 num_tile_mode_states = 32;
  841. const u32 num_secondary_tile_mode_states = 16;
  842. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  843. u32 num_pipe_configs;
  844. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  845. rdev->config.cik.max_shader_engines;
  846. switch (rdev->config.cik.mem_row_size_in_kb) {
  847. case 1:
  848. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  849. break;
  850. case 2:
  851. default:
  852. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  853. break;
  854. case 4:
  855. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  856. break;
  857. }
  858. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  859. if (num_pipe_configs > 8)
  860. num_pipe_configs = 8; /* ??? */
  861. if (num_pipe_configs == 8) {
  862. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  863. switch (reg_offset) {
  864. case 0:
  865. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  866. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  867. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  868. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  869. break;
  870. case 1:
  871. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  872. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  873. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  874. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  875. break;
  876. case 2:
  877. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  878. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  879. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  880. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  881. break;
  882. case 3:
  883. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  884. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  885. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  886. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  887. break;
  888. case 4:
  889. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  890. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  891. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  892. TILE_SPLIT(split_equal_to_row_size));
  893. break;
  894. case 5:
  895. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  896. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  897. break;
  898. case 6:
  899. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  900. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  901. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  902. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  903. break;
  904. case 7:
  905. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  906. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  907. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  908. TILE_SPLIT(split_equal_to_row_size));
  909. break;
  910. case 8:
  911. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  912. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  913. break;
  914. case 9:
  915. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  916. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  917. break;
  918. case 10:
  919. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  920. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  921. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  922. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  923. break;
  924. case 11:
  925. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  926. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  927. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  928. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  929. break;
  930. case 12:
  931. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  932. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  933. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  934. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  935. break;
  936. case 13:
  937. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  938. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  939. break;
  940. case 14:
  941. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  942. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  943. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  944. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  945. break;
  946. case 16:
  947. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  948. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  949. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  950. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  951. break;
  952. case 17:
  953. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  954. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  955. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  956. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  957. break;
  958. case 27:
  959. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  960. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  961. break;
  962. case 28:
  963. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  964. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  965. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  966. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  967. break;
  968. case 29:
  969. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  970. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  971. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  972. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  973. break;
  974. case 30:
  975. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  976. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  977. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  978. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  979. break;
  980. default:
  981. gb_tile_moden = 0;
  982. break;
  983. }
  984. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  985. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  986. }
  987. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  988. switch (reg_offset) {
  989. case 0:
  990. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  991. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  992. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  993. NUM_BANKS(ADDR_SURF_16_BANK));
  994. break;
  995. case 1:
  996. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  997. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  998. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  999. NUM_BANKS(ADDR_SURF_16_BANK));
  1000. break;
  1001. case 2:
  1002. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1003. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1004. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1005. NUM_BANKS(ADDR_SURF_16_BANK));
  1006. break;
  1007. case 3:
  1008. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1009. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1010. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1011. NUM_BANKS(ADDR_SURF_16_BANK));
  1012. break;
  1013. case 4:
  1014. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1015. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1016. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1017. NUM_BANKS(ADDR_SURF_8_BANK));
  1018. break;
  1019. case 5:
  1020. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1021. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1022. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1023. NUM_BANKS(ADDR_SURF_4_BANK));
  1024. break;
  1025. case 6:
  1026. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1027. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1028. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1029. NUM_BANKS(ADDR_SURF_2_BANK));
  1030. break;
  1031. case 8:
  1032. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1033. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1034. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1035. NUM_BANKS(ADDR_SURF_16_BANK));
  1036. break;
  1037. case 9:
  1038. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1039. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1040. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1041. NUM_BANKS(ADDR_SURF_16_BANK));
  1042. break;
  1043. case 10:
  1044. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1045. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1046. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1047. NUM_BANKS(ADDR_SURF_16_BANK));
  1048. break;
  1049. case 11:
  1050. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1051. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1052. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1053. NUM_BANKS(ADDR_SURF_16_BANK));
  1054. break;
  1055. case 12:
  1056. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1057. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1058. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1059. NUM_BANKS(ADDR_SURF_8_BANK));
  1060. break;
  1061. case 13:
  1062. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1063. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1064. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1065. NUM_BANKS(ADDR_SURF_4_BANK));
  1066. break;
  1067. case 14:
  1068. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1069. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1070. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1071. NUM_BANKS(ADDR_SURF_2_BANK));
  1072. break;
  1073. default:
  1074. gb_tile_moden = 0;
  1075. break;
  1076. }
  1077. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1078. }
  1079. } else if (num_pipe_configs == 4) {
  1080. if (num_rbs == 4) {
  1081. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1082. switch (reg_offset) {
  1083. case 0:
  1084. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1085. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1086. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1087. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1088. break;
  1089. case 1:
  1090. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1091. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1092. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1093. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1094. break;
  1095. case 2:
  1096. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1097. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1098. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1099. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1100. break;
  1101. case 3:
  1102. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1103. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1104. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1105. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1106. break;
  1107. case 4:
  1108. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1109. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1110. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1111. TILE_SPLIT(split_equal_to_row_size));
  1112. break;
  1113. case 5:
  1114. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1115. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1116. break;
  1117. case 6:
  1118. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1119. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1120. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1121. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1122. break;
  1123. case 7:
  1124. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1125. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1126. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1127. TILE_SPLIT(split_equal_to_row_size));
  1128. break;
  1129. case 8:
  1130. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1131. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  1132. break;
  1133. case 9:
  1134. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1135. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1136. break;
  1137. case 10:
  1138. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1139. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1140. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1141. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1142. break;
  1143. case 11:
  1144. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1145. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1146. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1147. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1148. break;
  1149. case 12:
  1150. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1151. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1152. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1153. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1154. break;
  1155. case 13:
  1156. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1157. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1158. break;
  1159. case 14:
  1160. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1161. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1162. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1163. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1164. break;
  1165. case 16:
  1166. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1167. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1168. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1169. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1170. break;
  1171. case 17:
  1172. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1173. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1174. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1175. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1176. break;
  1177. case 27:
  1178. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1179. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1180. break;
  1181. case 28:
  1182. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1183. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1184. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1185. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1186. break;
  1187. case 29:
  1188. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1189. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1190. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1191. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1192. break;
  1193. case 30:
  1194. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1195. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1196. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1197. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1198. break;
  1199. default:
  1200. gb_tile_moden = 0;
  1201. break;
  1202. }
  1203. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  1204. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1205. }
  1206. } else if (num_rbs < 4) {
  1207. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1208. switch (reg_offset) {
  1209. case 0:
  1210. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1211. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1212. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1213. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1214. break;
  1215. case 1:
  1216. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1217. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1218. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1219. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1220. break;
  1221. case 2:
  1222. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1223. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1224. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1225. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1226. break;
  1227. case 3:
  1228. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1229. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1230. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1231. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1232. break;
  1233. case 4:
  1234. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1235. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1236. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1237. TILE_SPLIT(split_equal_to_row_size));
  1238. break;
  1239. case 5:
  1240. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1241. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1242. break;
  1243. case 6:
  1244. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1245. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1246. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1247. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1248. break;
  1249. case 7:
  1250. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1251. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1252. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1253. TILE_SPLIT(split_equal_to_row_size));
  1254. break;
  1255. case 8:
  1256. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1257. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  1258. break;
  1259. case 9:
  1260. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1261. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1262. break;
  1263. case 10:
  1264. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1265. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1266. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1267. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1268. break;
  1269. case 11:
  1270. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1271. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1272. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1273. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1274. break;
  1275. case 12:
  1276. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1277. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1278. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1279. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1280. break;
  1281. case 13:
  1282. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1283. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1284. break;
  1285. case 14:
  1286. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1287. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1288. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1289. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1290. break;
  1291. case 16:
  1292. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1293. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1294. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1295. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1296. break;
  1297. case 17:
  1298. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1299. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1300. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1301. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1302. break;
  1303. case 27:
  1304. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1305. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1306. break;
  1307. case 28:
  1308. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1309. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1310. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1311. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1312. break;
  1313. case 29:
  1314. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1315. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1316. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1317. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1318. break;
  1319. case 30:
  1320. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1321. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1322. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1323. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1324. break;
  1325. default:
  1326. gb_tile_moden = 0;
  1327. break;
  1328. }
  1329. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  1330. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1331. }
  1332. }
  1333. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1334. switch (reg_offset) {
  1335. case 0:
  1336. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1337. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1338. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1339. NUM_BANKS(ADDR_SURF_16_BANK));
  1340. break;
  1341. case 1:
  1342. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1343. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1344. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1345. NUM_BANKS(ADDR_SURF_16_BANK));
  1346. break;
  1347. case 2:
  1348. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1349. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1350. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1351. NUM_BANKS(ADDR_SURF_16_BANK));
  1352. break;
  1353. case 3:
  1354. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1355. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1356. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1357. NUM_BANKS(ADDR_SURF_16_BANK));
  1358. break;
  1359. case 4:
  1360. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1361. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1362. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1363. NUM_BANKS(ADDR_SURF_16_BANK));
  1364. break;
  1365. case 5:
  1366. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1367. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1368. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1369. NUM_BANKS(ADDR_SURF_8_BANK));
  1370. break;
  1371. case 6:
  1372. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1373. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1374. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1375. NUM_BANKS(ADDR_SURF_4_BANK));
  1376. break;
  1377. case 8:
  1378. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1379. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1380. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1381. NUM_BANKS(ADDR_SURF_16_BANK));
  1382. break;
  1383. case 9:
  1384. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1385. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1386. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1387. NUM_BANKS(ADDR_SURF_16_BANK));
  1388. break;
  1389. case 10:
  1390. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1391. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1392. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1393. NUM_BANKS(ADDR_SURF_16_BANK));
  1394. break;
  1395. case 11:
  1396. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1397. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1398. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1399. NUM_BANKS(ADDR_SURF_16_BANK));
  1400. break;
  1401. case 12:
  1402. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1403. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1404. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1405. NUM_BANKS(ADDR_SURF_16_BANK));
  1406. break;
  1407. case 13:
  1408. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1409. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1410. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1411. NUM_BANKS(ADDR_SURF_8_BANK));
  1412. break;
  1413. case 14:
  1414. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1415. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1416. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1417. NUM_BANKS(ADDR_SURF_4_BANK));
  1418. break;
  1419. default:
  1420. gb_tile_moden = 0;
  1421. break;
  1422. }
  1423. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1424. }
  1425. } else if (num_pipe_configs == 2) {
  1426. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1427. switch (reg_offset) {
  1428. case 0:
  1429. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1430. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1431. PIPE_CONFIG(ADDR_SURF_P2) |
  1432. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1433. break;
  1434. case 1:
  1435. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1436. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1437. PIPE_CONFIG(ADDR_SURF_P2) |
  1438. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1439. break;
  1440. case 2:
  1441. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1442. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1443. PIPE_CONFIG(ADDR_SURF_P2) |
  1444. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1445. break;
  1446. case 3:
  1447. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1448. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1449. PIPE_CONFIG(ADDR_SURF_P2) |
  1450. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1451. break;
  1452. case 4:
  1453. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1454. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1455. PIPE_CONFIG(ADDR_SURF_P2) |
  1456. TILE_SPLIT(split_equal_to_row_size));
  1457. break;
  1458. case 5:
  1459. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1460. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1461. break;
  1462. case 6:
  1463. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1464. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1465. PIPE_CONFIG(ADDR_SURF_P2) |
  1466. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1467. break;
  1468. case 7:
  1469. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1470. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1471. PIPE_CONFIG(ADDR_SURF_P2) |
  1472. TILE_SPLIT(split_equal_to_row_size));
  1473. break;
  1474. case 8:
  1475. gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  1476. break;
  1477. case 9:
  1478. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1479. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1480. break;
  1481. case 10:
  1482. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1483. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1484. PIPE_CONFIG(ADDR_SURF_P2) |
  1485. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1486. break;
  1487. case 11:
  1488. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1489. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1490. PIPE_CONFIG(ADDR_SURF_P2) |
  1491. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1492. break;
  1493. case 12:
  1494. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1495. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1496. PIPE_CONFIG(ADDR_SURF_P2) |
  1497. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1498. break;
  1499. case 13:
  1500. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1501. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1502. break;
  1503. case 14:
  1504. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1505. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1506. PIPE_CONFIG(ADDR_SURF_P2) |
  1507. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1508. break;
  1509. case 16:
  1510. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1511. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1512. PIPE_CONFIG(ADDR_SURF_P2) |
  1513. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1514. break;
  1515. case 17:
  1516. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1517. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1518. PIPE_CONFIG(ADDR_SURF_P2) |
  1519. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1520. break;
  1521. case 27:
  1522. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1523. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1524. break;
  1525. case 28:
  1526. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1527. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1528. PIPE_CONFIG(ADDR_SURF_P2) |
  1529. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1530. break;
  1531. case 29:
  1532. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1533. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1534. PIPE_CONFIG(ADDR_SURF_P2) |
  1535. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1536. break;
  1537. case 30:
  1538. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1539. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1540. PIPE_CONFIG(ADDR_SURF_P2) |
  1541. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1542. break;
  1543. default:
  1544. gb_tile_moden = 0;
  1545. break;
  1546. }
  1547. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  1548. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1549. }
  1550. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1551. switch (reg_offset) {
  1552. case 0:
  1553. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1554. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1555. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1556. NUM_BANKS(ADDR_SURF_16_BANK));
  1557. break;
  1558. case 1:
  1559. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1560. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1561. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1562. NUM_BANKS(ADDR_SURF_16_BANK));
  1563. break;
  1564. case 2:
  1565. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1566. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1567. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1568. NUM_BANKS(ADDR_SURF_16_BANK));
  1569. break;
  1570. case 3:
  1571. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1572. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1573. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1574. NUM_BANKS(ADDR_SURF_16_BANK));
  1575. break;
  1576. case 4:
  1577. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1578. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1579. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1580. NUM_BANKS(ADDR_SURF_16_BANK));
  1581. break;
  1582. case 5:
  1583. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1584. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1585. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1586. NUM_BANKS(ADDR_SURF_16_BANK));
  1587. break;
  1588. case 6:
  1589. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1590. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1591. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1592. NUM_BANKS(ADDR_SURF_8_BANK));
  1593. break;
  1594. case 8:
  1595. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1596. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1597. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1598. NUM_BANKS(ADDR_SURF_16_BANK));
  1599. break;
  1600. case 9:
  1601. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1602. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1603. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1604. NUM_BANKS(ADDR_SURF_16_BANK));
  1605. break;
  1606. case 10:
  1607. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1608. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1609. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1610. NUM_BANKS(ADDR_SURF_16_BANK));
  1611. break;
  1612. case 11:
  1613. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1614. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1615. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1616. NUM_BANKS(ADDR_SURF_16_BANK));
  1617. break;
  1618. case 12:
  1619. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1620. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1621. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1622. NUM_BANKS(ADDR_SURF_16_BANK));
  1623. break;
  1624. case 13:
  1625. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1626. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1627. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1628. NUM_BANKS(ADDR_SURF_16_BANK));
  1629. break;
  1630. case 14:
  1631. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1634. NUM_BANKS(ADDR_SURF_8_BANK));
  1635. break;
  1636. default:
  1637. gb_tile_moden = 0;
  1638. break;
  1639. }
  1640. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1641. }
  1642. } else
  1643. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  1644. }
  1645. /**
  1646. * cik_select_se_sh - select which SE, SH to address
  1647. *
  1648. * @rdev: radeon_device pointer
  1649. * @se_num: shader engine to address
  1650. * @sh_num: sh block to address
  1651. *
  1652. * Select which SE, SH combinations to address. Certain
  1653. * registers are instanced per SE or SH. 0xffffffff means
  1654. * broadcast to all SEs or SHs (CIK).
  1655. */
  1656. static void cik_select_se_sh(struct radeon_device *rdev,
  1657. u32 se_num, u32 sh_num)
  1658. {
  1659. u32 data = INSTANCE_BROADCAST_WRITES;
  1660. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1661. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  1662. else if (se_num == 0xffffffff)
  1663. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  1664. else if (sh_num == 0xffffffff)
  1665. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  1666. else
  1667. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  1668. WREG32(GRBM_GFX_INDEX, data);
  1669. }
  1670. /**
  1671. * cik_create_bitmask - create a bitmask
  1672. *
  1673. * @bit_width: length of the mask
  1674. *
  1675. * create a variable length bit mask (CIK).
  1676. * Returns the bitmask.
  1677. */
  1678. static u32 cik_create_bitmask(u32 bit_width)
  1679. {
  1680. u32 i, mask = 0;
  1681. for (i = 0; i < bit_width; i++) {
  1682. mask <<= 1;
  1683. mask |= 1;
  1684. }
  1685. return mask;
  1686. }
  1687. /**
  1688. * cik_select_se_sh - select which SE, SH to address
  1689. *
  1690. * @rdev: radeon_device pointer
  1691. * @max_rb_num: max RBs (render backends) for the asic
  1692. * @se_num: number of SEs (shader engines) for the asic
  1693. * @sh_per_se: number of SH blocks per SE for the asic
  1694. *
  1695. * Calculates the bitmask of disabled RBs (CIK).
  1696. * Returns the disabled RB bitmask.
  1697. */
  1698. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  1699. u32 max_rb_num, u32 se_num,
  1700. u32 sh_per_se)
  1701. {
  1702. u32 data, mask;
  1703. data = RREG32(CC_RB_BACKEND_DISABLE);
  1704. if (data & 1)
  1705. data &= BACKEND_DISABLE_MASK;
  1706. else
  1707. data = 0;
  1708. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  1709. data >>= BACKEND_DISABLE_SHIFT;
  1710. mask = cik_create_bitmask(max_rb_num / se_num / sh_per_se);
  1711. return data & mask;
  1712. }
  1713. /**
  1714. * cik_setup_rb - setup the RBs on the asic
  1715. *
  1716. * @rdev: radeon_device pointer
  1717. * @se_num: number of SEs (shader engines) for the asic
  1718. * @sh_per_se: number of SH blocks per SE for the asic
  1719. * @max_rb_num: max RBs (render backends) for the asic
  1720. *
  1721. * Configures per-SE/SH RB registers (CIK).
  1722. */
  1723. static void cik_setup_rb(struct radeon_device *rdev,
  1724. u32 se_num, u32 sh_per_se,
  1725. u32 max_rb_num)
  1726. {
  1727. int i, j;
  1728. u32 data, mask;
  1729. u32 disabled_rbs = 0;
  1730. u32 enabled_rbs = 0;
  1731. for (i = 0; i < se_num; i++) {
  1732. for (j = 0; j < sh_per_se; j++) {
  1733. cik_select_se_sh(rdev, i, j);
  1734. data = cik_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  1735. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  1736. }
  1737. }
  1738. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1739. mask = 1;
  1740. for (i = 0; i < max_rb_num; i++) {
  1741. if (!(disabled_rbs & mask))
  1742. enabled_rbs |= mask;
  1743. mask <<= 1;
  1744. }
  1745. for (i = 0; i < se_num; i++) {
  1746. cik_select_se_sh(rdev, i, 0xffffffff);
  1747. data = 0;
  1748. for (j = 0; j < sh_per_se; j++) {
  1749. switch (enabled_rbs & 3) {
  1750. case 1:
  1751. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1752. break;
  1753. case 2:
  1754. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1755. break;
  1756. case 3:
  1757. default:
  1758. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1759. break;
  1760. }
  1761. enabled_rbs >>= 2;
  1762. }
  1763. WREG32(PA_SC_RASTER_CONFIG, data);
  1764. }
  1765. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1766. }
  1767. /**
  1768. * cik_gpu_init - setup the 3D engine
  1769. *
  1770. * @rdev: radeon_device pointer
  1771. *
  1772. * Configures the 3D engine and tiling configuration
  1773. * registers so that the 3D engine is usable.
  1774. */
  1775. static void cik_gpu_init(struct radeon_device *rdev)
  1776. {
  1777. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  1778. u32 mc_shared_chmap, mc_arb_ramcfg;
  1779. u32 hdp_host_path_cntl;
  1780. u32 tmp;
  1781. int i, j;
  1782. switch (rdev->family) {
  1783. case CHIP_BONAIRE:
  1784. rdev->config.cik.max_shader_engines = 2;
  1785. rdev->config.cik.max_tile_pipes = 4;
  1786. rdev->config.cik.max_cu_per_sh = 7;
  1787. rdev->config.cik.max_sh_per_se = 1;
  1788. rdev->config.cik.max_backends_per_se = 2;
  1789. rdev->config.cik.max_texture_channel_caches = 4;
  1790. rdev->config.cik.max_gprs = 256;
  1791. rdev->config.cik.max_gs_threads = 32;
  1792. rdev->config.cik.max_hw_contexts = 8;
  1793. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  1794. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  1795. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  1796. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  1797. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  1798. break;
  1799. case CHIP_KAVERI:
  1800. /* TODO */
  1801. break;
  1802. case CHIP_KABINI:
  1803. default:
  1804. rdev->config.cik.max_shader_engines = 1;
  1805. rdev->config.cik.max_tile_pipes = 2;
  1806. rdev->config.cik.max_cu_per_sh = 2;
  1807. rdev->config.cik.max_sh_per_se = 1;
  1808. rdev->config.cik.max_backends_per_se = 1;
  1809. rdev->config.cik.max_texture_channel_caches = 2;
  1810. rdev->config.cik.max_gprs = 256;
  1811. rdev->config.cik.max_gs_threads = 16;
  1812. rdev->config.cik.max_hw_contexts = 8;
  1813. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  1814. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  1815. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  1816. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  1817. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  1818. break;
  1819. }
  1820. /* Initialize HDP */
  1821. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1822. WREG32((0x2c14 + j), 0x00000000);
  1823. WREG32((0x2c18 + j), 0x00000000);
  1824. WREG32((0x2c1c + j), 0x00000000);
  1825. WREG32((0x2c20 + j), 0x00000000);
  1826. WREG32((0x2c24 + j), 0x00000000);
  1827. }
  1828. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1829. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1830. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1831. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1832. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  1833. rdev->config.cik.mem_max_burst_length_bytes = 256;
  1834. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  1835. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1836. if (rdev->config.cik.mem_row_size_in_kb > 4)
  1837. rdev->config.cik.mem_row_size_in_kb = 4;
  1838. /* XXX use MC settings? */
  1839. rdev->config.cik.shader_engine_tile_size = 32;
  1840. rdev->config.cik.num_gpus = 1;
  1841. rdev->config.cik.multi_gpu_tile_size = 64;
  1842. /* fix up row size */
  1843. gb_addr_config &= ~ROW_SIZE_MASK;
  1844. switch (rdev->config.cik.mem_row_size_in_kb) {
  1845. case 1:
  1846. default:
  1847. gb_addr_config |= ROW_SIZE(0);
  1848. break;
  1849. case 2:
  1850. gb_addr_config |= ROW_SIZE(1);
  1851. break;
  1852. case 4:
  1853. gb_addr_config |= ROW_SIZE(2);
  1854. break;
  1855. }
  1856. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1857. * not have bank info, so create a custom tiling dword.
  1858. * bits 3:0 num_pipes
  1859. * bits 7:4 num_banks
  1860. * bits 11:8 group_size
  1861. * bits 15:12 row_size
  1862. */
  1863. rdev->config.cik.tile_config = 0;
  1864. switch (rdev->config.cik.num_tile_pipes) {
  1865. case 1:
  1866. rdev->config.cik.tile_config |= (0 << 0);
  1867. break;
  1868. case 2:
  1869. rdev->config.cik.tile_config |= (1 << 0);
  1870. break;
  1871. case 4:
  1872. rdev->config.cik.tile_config |= (2 << 0);
  1873. break;
  1874. case 8:
  1875. default:
  1876. /* XXX what about 12? */
  1877. rdev->config.cik.tile_config |= (3 << 0);
  1878. break;
  1879. }
  1880. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  1881. rdev->config.cik.tile_config |= 1 << 4;
  1882. else
  1883. rdev->config.cik.tile_config |= 0 << 4;
  1884. rdev->config.cik.tile_config |=
  1885. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  1886. rdev->config.cik.tile_config |=
  1887. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  1888. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1889. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1890. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  1891. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  1892. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  1893. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1894. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1895. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1896. cik_tiling_mode_table_init(rdev);
  1897. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  1898. rdev->config.cik.max_sh_per_se,
  1899. rdev->config.cik.max_backends_per_se);
  1900. /* set HW defaults for 3D engine */
  1901. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1902. WREG32(SX_DEBUG_1, 0x20);
  1903. WREG32(TA_CNTL_AUX, 0x00010000);
  1904. tmp = RREG32(SPI_CONFIG_CNTL);
  1905. tmp |= 0x03000000;
  1906. WREG32(SPI_CONFIG_CNTL, tmp);
  1907. WREG32(SQ_CONFIG, 1);
  1908. WREG32(DB_DEBUG, 0);
  1909. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  1910. tmp |= 0x00000400;
  1911. WREG32(DB_DEBUG2, tmp);
  1912. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  1913. tmp |= 0x00020200;
  1914. WREG32(DB_DEBUG3, tmp);
  1915. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  1916. tmp |= 0x00018208;
  1917. WREG32(CB_HW_CONTROL, tmp);
  1918. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1919. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  1920. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  1921. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  1922. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  1923. WREG32(VGT_NUM_INSTANCES, 1);
  1924. WREG32(CP_PERFMON_CNTL, 0);
  1925. WREG32(SQ_CONFIG, 0);
  1926. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1927. FORCE_EOV_MAX_REZ_CNT(255)));
  1928. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1929. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1930. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1931. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1932. tmp = RREG32(HDP_MISC_CNTL);
  1933. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1934. WREG32(HDP_MISC_CNTL, tmp);
  1935. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1936. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1937. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1938. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  1939. udelay(50);
  1940. }
  1941. /*
  1942. * GPU scratch registers helpers function.
  1943. */
  1944. /**
  1945. * cik_scratch_init - setup driver info for CP scratch regs
  1946. *
  1947. * @rdev: radeon_device pointer
  1948. *
  1949. * Set up the number and offset of the CP scratch registers.
  1950. * NOTE: use of CP scratch registers is a legacy inferface and
  1951. * is not used by default on newer asics (r6xx+). On newer asics,
  1952. * memory buffers are used for fences rather than scratch regs.
  1953. */
  1954. static void cik_scratch_init(struct radeon_device *rdev)
  1955. {
  1956. int i;
  1957. rdev->scratch.num_reg = 7;
  1958. rdev->scratch.reg_base = SCRATCH_REG0;
  1959. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1960. rdev->scratch.free[i] = true;
  1961. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  1962. }
  1963. }
  1964. /**
  1965. * cik_ring_test - basic gfx ring test
  1966. *
  1967. * @rdev: radeon_device pointer
  1968. * @ring: radeon_ring structure holding ring information
  1969. *
  1970. * Allocate a scratch register and write to it using the gfx ring (CIK).
  1971. * Provides a basic gfx ring test to verify that the ring is working.
  1972. * Used by cik_cp_gfx_resume();
  1973. * Returns 0 on success, error on failure.
  1974. */
  1975. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  1976. {
  1977. uint32_t scratch;
  1978. uint32_t tmp = 0;
  1979. unsigned i;
  1980. int r;
  1981. r = radeon_scratch_get(rdev, &scratch);
  1982. if (r) {
  1983. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1984. return r;
  1985. }
  1986. WREG32(scratch, 0xCAFEDEAD);
  1987. r = radeon_ring_lock(rdev, ring, 3);
  1988. if (r) {
  1989. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1990. radeon_scratch_free(rdev, scratch);
  1991. return r;
  1992. }
  1993. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  1994. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  1995. radeon_ring_write(ring, 0xDEADBEEF);
  1996. radeon_ring_unlock_commit(rdev, ring);
  1997. for (i = 0; i < rdev->usec_timeout; i++) {
  1998. tmp = RREG32(scratch);
  1999. if (tmp == 0xDEADBEEF)
  2000. break;
  2001. DRM_UDELAY(1);
  2002. }
  2003. if (i < rdev->usec_timeout) {
  2004. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2005. } else {
  2006. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2007. ring->idx, scratch, tmp);
  2008. r = -EINVAL;
  2009. }
  2010. radeon_scratch_free(rdev, scratch);
  2011. return r;
  2012. }
  2013. /**
  2014. * cik_fence_gfx_ring_emit - emit a fence on the gfx ring
  2015. *
  2016. * @rdev: radeon_device pointer
  2017. * @fence: radeon fence object
  2018. *
  2019. * Emits a fence sequnce number on the gfx ring and flushes
  2020. * GPU caches.
  2021. */
  2022. void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
  2023. struct radeon_fence *fence)
  2024. {
  2025. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2026. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2027. /* EVENT_WRITE_EOP - flush caches, send int */
  2028. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2029. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2030. EOP_TC_ACTION_EN |
  2031. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2032. EVENT_INDEX(5)));
  2033. radeon_ring_write(ring, addr & 0xfffffffc);
  2034. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  2035. radeon_ring_write(ring, fence->seq);
  2036. radeon_ring_write(ring, 0);
  2037. /* HDP flush */
  2038. /* We should be using the new WAIT_REG_MEM special op packet here
  2039. * but it causes the CP to hang
  2040. */
  2041. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2042. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2043. WRITE_DATA_DST_SEL(0)));
  2044. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2045. radeon_ring_write(ring, 0);
  2046. radeon_ring_write(ring, 0);
  2047. }
  2048. /**
  2049. * cik_fence_compute_ring_emit - emit a fence on the compute ring
  2050. *
  2051. * @rdev: radeon_device pointer
  2052. * @fence: radeon fence object
  2053. *
  2054. * Emits a fence sequnce number on the compute ring and flushes
  2055. * GPU caches.
  2056. */
  2057. void cik_fence_compute_ring_emit(struct radeon_device *rdev,
  2058. struct radeon_fence *fence)
  2059. {
  2060. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2061. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2062. /* RELEASE_MEM - flush caches, send int */
  2063. radeon_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  2064. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2065. EOP_TC_ACTION_EN |
  2066. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2067. EVENT_INDEX(5)));
  2068. radeon_ring_write(ring, DATA_SEL(1) | INT_SEL(2));
  2069. radeon_ring_write(ring, addr & 0xfffffffc);
  2070. radeon_ring_write(ring, upper_32_bits(addr));
  2071. radeon_ring_write(ring, fence->seq);
  2072. radeon_ring_write(ring, 0);
  2073. /* HDP flush */
  2074. /* We should be using the new WAIT_REG_MEM special op packet here
  2075. * but it causes the CP to hang
  2076. */
  2077. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2078. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2079. WRITE_DATA_DST_SEL(0)));
  2080. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2081. radeon_ring_write(ring, 0);
  2082. radeon_ring_write(ring, 0);
  2083. }
  2084. void cik_semaphore_ring_emit(struct radeon_device *rdev,
  2085. struct radeon_ring *ring,
  2086. struct radeon_semaphore *semaphore,
  2087. bool emit_wait)
  2088. {
  2089. uint64_t addr = semaphore->gpu_addr;
  2090. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2091. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2092. radeon_ring_write(ring, addr & 0xffffffff);
  2093. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  2094. }
  2095. /*
  2096. * IB stuff
  2097. */
  2098. /**
  2099. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  2100. *
  2101. * @rdev: radeon_device pointer
  2102. * @ib: radeon indirect buffer object
  2103. *
  2104. * Emits an DE (drawing engine) or CE (constant engine) IB
  2105. * on the gfx ring. IBs are usually generated by userspace
  2106. * acceleration drivers and submitted to the kernel for
  2107. * sheduling on the ring. This function schedules the IB
  2108. * on the gfx ring for execution by the GPU.
  2109. */
  2110. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2111. {
  2112. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2113. u32 header, control = INDIRECT_BUFFER_VALID;
  2114. if (ib->is_const_ib) {
  2115. /* set switch buffer packet before const IB */
  2116. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2117. radeon_ring_write(ring, 0);
  2118. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2119. } else {
  2120. u32 next_rptr;
  2121. if (ring->rptr_save_reg) {
  2122. next_rptr = ring->wptr + 3 + 4;
  2123. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2124. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2125. PACKET3_SET_UCONFIG_REG_START) >> 2));
  2126. radeon_ring_write(ring, next_rptr);
  2127. } else if (rdev->wb.enabled) {
  2128. next_rptr = ring->wptr + 5 + 4;
  2129. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2130. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  2131. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2132. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  2133. radeon_ring_write(ring, next_rptr);
  2134. }
  2135. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2136. }
  2137. control |= ib->length_dw |
  2138. (ib->vm ? (ib->vm->id << 24) : 0);
  2139. radeon_ring_write(ring, header);
  2140. radeon_ring_write(ring,
  2141. #ifdef __BIG_ENDIAN
  2142. (2 << 0) |
  2143. #endif
  2144. (ib->gpu_addr & 0xFFFFFFFC));
  2145. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  2146. radeon_ring_write(ring, control);
  2147. }
  2148. /**
  2149. * cik_ib_test - basic gfx ring IB test
  2150. *
  2151. * @rdev: radeon_device pointer
  2152. * @ring: radeon_ring structure holding ring information
  2153. *
  2154. * Allocate an IB and execute it on the gfx ring (CIK).
  2155. * Provides a basic gfx ring test to verify that IBs are working.
  2156. * Returns 0 on success, error on failure.
  2157. */
  2158. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2159. {
  2160. struct radeon_ib ib;
  2161. uint32_t scratch;
  2162. uint32_t tmp = 0;
  2163. unsigned i;
  2164. int r;
  2165. r = radeon_scratch_get(rdev, &scratch);
  2166. if (r) {
  2167. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2168. return r;
  2169. }
  2170. WREG32(scratch, 0xCAFEDEAD);
  2171. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2172. if (r) {
  2173. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2174. return r;
  2175. }
  2176. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  2177. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  2178. ib.ptr[2] = 0xDEADBEEF;
  2179. ib.length_dw = 3;
  2180. r = radeon_ib_schedule(rdev, &ib, NULL);
  2181. if (r) {
  2182. radeon_scratch_free(rdev, scratch);
  2183. radeon_ib_free(rdev, &ib);
  2184. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2185. return r;
  2186. }
  2187. r = radeon_fence_wait(ib.fence, false);
  2188. if (r) {
  2189. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2190. return r;
  2191. }
  2192. for (i = 0; i < rdev->usec_timeout; i++) {
  2193. tmp = RREG32(scratch);
  2194. if (tmp == 0xDEADBEEF)
  2195. break;
  2196. DRM_UDELAY(1);
  2197. }
  2198. if (i < rdev->usec_timeout) {
  2199. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2200. } else {
  2201. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2202. scratch, tmp);
  2203. r = -EINVAL;
  2204. }
  2205. radeon_scratch_free(rdev, scratch);
  2206. radeon_ib_free(rdev, &ib);
  2207. return r;
  2208. }
  2209. /*
  2210. * CP.
  2211. * On CIK, gfx and compute now have independant command processors.
  2212. *
  2213. * GFX
  2214. * Gfx consists of a single ring and can process both gfx jobs and
  2215. * compute jobs. The gfx CP consists of three microengines (ME):
  2216. * PFP - Pre-Fetch Parser
  2217. * ME - Micro Engine
  2218. * CE - Constant Engine
  2219. * The PFP and ME make up what is considered the Drawing Engine (DE).
  2220. * The CE is an asynchronous engine used for updating buffer desciptors
  2221. * used by the DE so that they can be loaded into cache in parallel
  2222. * while the DE is processing state update packets.
  2223. *
  2224. * Compute
  2225. * The compute CP consists of two microengines (ME):
  2226. * MEC1 - Compute MicroEngine 1
  2227. * MEC2 - Compute MicroEngine 2
  2228. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  2229. * The queues are exposed to userspace and are programmed directly
  2230. * by the compute runtime.
  2231. */
  2232. /**
  2233. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  2234. *
  2235. * @rdev: radeon_device pointer
  2236. * @enable: enable or disable the MEs
  2237. *
  2238. * Halts or unhalts the gfx MEs.
  2239. */
  2240. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  2241. {
  2242. if (enable)
  2243. WREG32(CP_ME_CNTL, 0);
  2244. else {
  2245. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  2246. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  2247. }
  2248. udelay(50);
  2249. }
  2250. /**
  2251. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  2252. *
  2253. * @rdev: radeon_device pointer
  2254. *
  2255. * Loads the gfx PFP, ME, and CE ucode.
  2256. * Returns 0 for success, -EINVAL if the ucode is not available.
  2257. */
  2258. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  2259. {
  2260. const __be32 *fw_data;
  2261. int i;
  2262. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  2263. return -EINVAL;
  2264. cik_cp_gfx_enable(rdev, false);
  2265. /* PFP */
  2266. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2267. WREG32(CP_PFP_UCODE_ADDR, 0);
  2268. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  2269. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  2270. WREG32(CP_PFP_UCODE_ADDR, 0);
  2271. /* CE */
  2272. fw_data = (const __be32 *)rdev->ce_fw->data;
  2273. WREG32(CP_CE_UCODE_ADDR, 0);
  2274. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  2275. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  2276. WREG32(CP_CE_UCODE_ADDR, 0);
  2277. /* ME */
  2278. fw_data = (const __be32 *)rdev->me_fw->data;
  2279. WREG32(CP_ME_RAM_WADDR, 0);
  2280. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  2281. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  2282. WREG32(CP_ME_RAM_WADDR, 0);
  2283. WREG32(CP_PFP_UCODE_ADDR, 0);
  2284. WREG32(CP_CE_UCODE_ADDR, 0);
  2285. WREG32(CP_ME_RAM_WADDR, 0);
  2286. WREG32(CP_ME_RAM_RADDR, 0);
  2287. return 0;
  2288. }
  2289. /**
  2290. * cik_cp_gfx_start - start the gfx ring
  2291. *
  2292. * @rdev: radeon_device pointer
  2293. *
  2294. * Enables the ring and loads the clear state context and other
  2295. * packets required to init the ring.
  2296. * Returns 0 for success, error for failure.
  2297. */
  2298. static int cik_cp_gfx_start(struct radeon_device *rdev)
  2299. {
  2300. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2301. int r, i;
  2302. /* init the CP */
  2303. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  2304. WREG32(CP_ENDIAN_SWAP, 0);
  2305. WREG32(CP_DEVICE_ID, 1);
  2306. cik_cp_gfx_enable(rdev, true);
  2307. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  2308. if (r) {
  2309. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2310. return r;
  2311. }
  2312. /* init the CE partitions. CE only used for gfx on CIK */
  2313. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2314. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2315. radeon_ring_write(ring, 0xc000);
  2316. radeon_ring_write(ring, 0xc000);
  2317. /* setup clear context state */
  2318. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2319. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2320. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2321. radeon_ring_write(ring, 0x80000000);
  2322. radeon_ring_write(ring, 0x80000000);
  2323. for (i = 0; i < cik_default_size; i++)
  2324. radeon_ring_write(ring, cik_default_state[i]);
  2325. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2326. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2327. /* set clear context state */
  2328. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2329. radeon_ring_write(ring, 0);
  2330. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2331. radeon_ring_write(ring, 0x00000316);
  2332. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  2333. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  2334. radeon_ring_unlock_commit(rdev, ring);
  2335. return 0;
  2336. }
  2337. /**
  2338. * cik_cp_gfx_fini - stop the gfx ring
  2339. *
  2340. * @rdev: radeon_device pointer
  2341. *
  2342. * Stop the gfx ring and tear down the driver ring
  2343. * info.
  2344. */
  2345. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  2346. {
  2347. cik_cp_gfx_enable(rdev, false);
  2348. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  2349. }
  2350. /**
  2351. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  2352. *
  2353. * @rdev: radeon_device pointer
  2354. *
  2355. * Program the location and size of the gfx ring buffer
  2356. * and test it to make sure it's working.
  2357. * Returns 0 for success, error for failure.
  2358. */
  2359. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  2360. {
  2361. struct radeon_ring *ring;
  2362. u32 tmp;
  2363. u32 rb_bufsz;
  2364. u64 rb_addr;
  2365. int r;
  2366. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2367. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  2368. /* Set the write pointer delay */
  2369. WREG32(CP_RB_WPTR_DELAY, 0);
  2370. /* set the RB to use vmid 0 */
  2371. WREG32(CP_RB_VMID, 0);
  2372. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2373. /* ring 0 - compute and gfx */
  2374. /* Set ring buffer size */
  2375. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2376. rb_bufsz = drm_order(ring->ring_size / 8);
  2377. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2378. #ifdef __BIG_ENDIAN
  2379. tmp |= BUF_SWAP_32BIT;
  2380. #endif
  2381. WREG32(CP_RB0_CNTL, tmp);
  2382. /* Initialize the ring buffer's read and write pointers */
  2383. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  2384. ring->wptr = 0;
  2385. WREG32(CP_RB0_WPTR, ring->wptr);
  2386. /* set the wb address wether it's enabled or not */
  2387. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  2388. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2389. /* scratch register shadowing is no longer supported */
  2390. WREG32(SCRATCH_UMSK, 0);
  2391. if (!rdev->wb.enabled)
  2392. tmp |= RB_NO_UPDATE;
  2393. mdelay(1);
  2394. WREG32(CP_RB0_CNTL, tmp);
  2395. rb_addr = ring->gpu_addr >> 8;
  2396. WREG32(CP_RB0_BASE, rb_addr);
  2397. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2398. ring->rptr = RREG32(CP_RB0_RPTR);
  2399. /* start the ring */
  2400. cik_cp_gfx_start(rdev);
  2401. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  2402. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  2403. if (r) {
  2404. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  2405. return r;
  2406. }
  2407. return 0;
  2408. }
  2409. u32 cik_compute_ring_get_rptr(struct radeon_device *rdev,
  2410. struct radeon_ring *ring)
  2411. {
  2412. u32 rptr;
  2413. if (rdev->wb.enabled) {
  2414. rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
  2415. } else {
  2416. mutex_lock(&rdev->srbm_mutex);
  2417. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  2418. rptr = RREG32(CP_HQD_PQ_RPTR);
  2419. cik_srbm_select(rdev, 0, 0, 0, 0);
  2420. mutex_unlock(&rdev->srbm_mutex);
  2421. }
  2422. rptr = (rptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
  2423. return rptr;
  2424. }
  2425. u32 cik_compute_ring_get_wptr(struct radeon_device *rdev,
  2426. struct radeon_ring *ring)
  2427. {
  2428. u32 wptr;
  2429. if (rdev->wb.enabled) {
  2430. wptr = le32_to_cpu(rdev->wb.wb[ring->wptr_offs/4]);
  2431. } else {
  2432. mutex_lock(&rdev->srbm_mutex);
  2433. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  2434. wptr = RREG32(CP_HQD_PQ_WPTR);
  2435. cik_srbm_select(rdev, 0, 0, 0, 0);
  2436. mutex_unlock(&rdev->srbm_mutex);
  2437. }
  2438. wptr = (wptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
  2439. return wptr;
  2440. }
  2441. void cik_compute_ring_set_wptr(struct radeon_device *rdev,
  2442. struct radeon_ring *ring)
  2443. {
  2444. u32 wptr = (ring->wptr << ring->ptr_reg_shift) & ring->ptr_reg_mask;
  2445. rdev->wb.wb[ring->wptr_offs/4] = cpu_to_le32(wptr);
  2446. WDOORBELL32(ring->doorbell_offset, wptr);
  2447. }
  2448. /**
  2449. * cik_cp_compute_enable - enable/disable the compute CP MEs
  2450. *
  2451. * @rdev: radeon_device pointer
  2452. * @enable: enable or disable the MEs
  2453. *
  2454. * Halts or unhalts the compute MEs.
  2455. */
  2456. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  2457. {
  2458. if (enable)
  2459. WREG32(CP_MEC_CNTL, 0);
  2460. else
  2461. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  2462. udelay(50);
  2463. }
  2464. /**
  2465. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  2466. *
  2467. * @rdev: radeon_device pointer
  2468. *
  2469. * Loads the compute MEC1&2 ucode.
  2470. * Returns 0 for success, -EINVAL if the ucode is not available.
  2471. */
  2472. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  2473. {
  2474. const __be32 *fw_data;
  2475. int i;
  2476. if (!rdev->mec_fw)
  2477. return -EINVAL;
  2478. cik_cp_compute_enable(rdev, false);
  2479. /* MEC1 */
  2480. fw_data = (const __be32 *)rdev->mec_fw->data;
  2481. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  2482. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  2483. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  2484. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  2485. if (rdev->family == CHIP_KAVERI) {
  2486. /* MEC2 */
  2487. fw_data = (const __be32 *)rdev->mec_fw->data;
  2488. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  2489. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  2490. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  2491. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  2492. }
  2493. return 0;
  2494. }
  2495. /**
  2496. * cik_cp_compute_start - start the compute queues
  2497. *
  2498. * @rdev: radeon_device pointer
  2499. *
  2500. * Enable the compute queues.
  2501. * Returns 0 for success, error for failure.
  2502. */
  2503. static int cik_cp_compute_start(struct radeon_device *rdev)
  2504. {
  2505. cik_cp_compute_enable(rdev, true);
  2506. return 0;
  2507. }
  2508. /**
  2509. * cik_cp_compute_fini - stop the compute queues
  2510. *
  2511. * @rdev: radeon_device pointer
  2512. *
  2513. * Stop the compute queues and tear down the driver queue
  2514. * info.
  2515. */
  2516. static void cik_cp_compute_fini(struct radeon_device *rdev)
  2517. {
  2518. int i, idx, r;
  2519. cik_cp_compute_enable(rdev, false);
  2520. for (i = 0; i < 2; i++) {
  2521. if (i == 0)
  2522. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  2523. else
  2524. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  2525. if (rdev->ring[idx].mqd_obj) {
  2526. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  2527. if (unlikely(r != 0))
  2528. dev_warn(rdev->dev, "(%d) reserve MQD bo failed\n", r);
  2529. radeon_bo_unpin(rdev->ring[idx].mqd_obj);
  2530. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  2531. radeon_bo_unref(&rdev->ring[idx].mqd_obj);
  2532. rdev->ring[idx].mqd_obj = NULL;
  2533. }
  2534. }
  2535. }
  2536. static void cik_mec_fini(struct radeon_device *rdev)
  2537. {
  2538. int r;
  2539. if (rdev->mec.hpd_eop_obj) {
  2540. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  2541. if (unlikely(r != 0))
  2542. dev_warn(rdev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  2543. radeon_bo_unpin(rdev->mec.hpd_eop_obj);
  2544. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  2545. radeon_bo_unref(&rdev->mec.hpd_eop_obj);
  2546. rdev->mec.hpd_eop_obj = NULL;
  2547. }
  2548. }
  2549. #define MEC_HPD_SIZE 2048
  2550. static int cik_mec_init(struct radeon_device *rdev)
  2551. {
  2552. int r;
  2553. u32 *hpd;
  2554. /*
  2555. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  2556. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  2557. */
  2558. if (rdev->family == CHIP_KAVERI)
  2559. rdev->mec.num_mec = 2;
  2560. else
  2561. rdev->mec.num_mec = 1;
  2562. rdev->mec.num_pipe = 4;
  2563. rdev->mec.num_queue = rdev->mec.num_mec * rdev->mec.num_pipe * 8;
  2564. if (rdev->mec.hpd_eop_obj == NULL) {
  2565. r = radeon_bo_create(rdev,
  2566. rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2,
  2567. PAGE_SIZE, true,
  2568. RADEON_GEM_DOMAIN_GTT, NULL,
  2569. &rdev->mec.hpd_eop_obj);
  2570. if (r) {
  2571. dev_warn(rdev->dev, "(%d) create HDP EOP bo failed\n", r);
  2572. return r;
  2573. }
  2574. }
  2575. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  2576. if (unlikely(r != 0)) {
  2577. cik_mec_fini(rdev);
  2578. return r;
  2579. }
  2580. r = radeon_bo_pin(rdev->mec.hpd_eop_obj, RADEON_GEM_DOMAIN_GTT,
  2581. &rdev->mec.hpd_eop_gpu_addr);
  2582. if (r) {
  2583. dev_warn(rdev->dev, "(%d) pin HDP EOP bo failed\n", r);
  2584. cik_mec_fini(rdev);
  2585. return r;
  2586. }
  2587. r = radeon_bo_kmap(rdev->mec.hpd_eop_obj, (void **)&hpd);
  2588. if (r) {
  2589. dev_warn(rdev->dev, "(%d) map HDP EOP bo failed\n", r);
  2590. cik_mec_fini(rdev);
  2591. return r;
  2592. }
  2593. /* clear memory. Not sure if this is required or not */
  2594. memset(hpd, 0, rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2);
  2595. radeon_bo_kunmap(rdev->mec.hpd_eop_obj);
  2596. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  2597. return 0;
  2598. }
  2599. struct hqd_registers
  2600. {
  2601. u32 cp_mqd_base_addr;
  2602. u32 cp_mqd_base_addr_hi;
  2603. u32 cp_hqd_active;
  2604. u32 cp_hqd_vmid;
  2605. u32 cp_hqd_persistent_state;
  2606. u32 cp_hqd_pipe_priority;
  2607. u32 cp_hqd_queue_priority;
  2608. u32 cp_hqd_quantum;
  2609. u32 cp_hqd_pq_base;
  2610. u32 cp_hqd_pq_base_hi;
  2611. u32 cp_hqd_pq_rptr;
  2612. u32 cp_hqd_pq_rptr_report_addr;
  2613. u32 cp_hqd_pq_rptr_report_addr_hi;
  2614. u32 cp_hqd_pq_wptr_poll_addr;
  2615. u32 cp_hqd_pq_wptr_poll_addr_hi;
  2616. u32 cp_hqd_pq_doorbell_control;
  2617. u32 cp_hqd_pq_wptr;
  2618. u32 cp_hqd_pq_control;
  2619. u32 cp_hqd_ib_base_addr;
  2620. u32 cp_hqd_ib_base_addr_hi;
  2621. u32 cp_hqd_ib_rptr;
  2622. u32 cp_hqd_ib_control;
  2623. u32 cp_hqd_iq_timer;
  2624. u32 cp_hqd_iq_rptr;
  2625. u32 cp_hqd_dequeue_request;
  2626. u32 cp_hqd_dma_offload;
  2627. u32 cp_hqd_sema_cmd;
  2628. u32 cp_hqd_msg_type;
  2629. u32 cp_hqd_atomic0_preop_lo;
  2630. u32 cp_hqd_atomic0_preop_hi;
  2631. u32 cp_hqd_atomic1_preop_lo;
  2632. u32 cp_hqd_atomic1_preop_hi;
  2633. u32 cp_hqd_hq_scheduler0;
  2634. u32 cp_hqd_hq_scheduler1;
  2635. u32 cp_mqd_control;
  2636. };
  2637. struct bonaire_mqd
  2638. {
  2639. u32 header;
  2640. u32 dispatch_initiator;
  2641. u32 dimensions[3];
  2642. u32 start_idx[3];
  2643. u32 num_threads[3];
  2644. u32 pipeline_stat_enable;
  2645. u32 perf_counter_enable;
  2646. u32 pgm[2];
  2647. u32 tba[2];
  2648. u32 tma[2];
  2649. u32 pgm_rsrc[2];
  2650. u32 vmid;
  2651. u32 resource_limits;
  2652. u32 static_thread_mgmt01[2];
  2653. u32 tmp_ring_size;
  2654. u32 static_thread_mgmt23[2];
  2655. u32 restart[3];
  2656. u32 thread_trace_enable;
  2657. u32 reserved1;
  2658. u32 user_data[16];
  2659. u32 vgtcs_invoke_count[2];
  2660. struct hqd_registers queue_state;
  2661. u32 dequeue_cntr;
  2662. u32 interrupt_queue[64];
  2663. };
  2664. /**
  2665. * cik_cp_compute_resume - setup the compute queue registers
  2666. *
  2667. * @rdev: radeon_device pointer
  2668. *
  2669. * Program the compute queues and test them to make sure they
  2670. * are working.
  2671. * Returns 0 for success, error for failure.
  2672. */
  2673. static int cik_cp_compute_resume(struct radeon_device *rdev)
  2674. {
  2675. int r, i, idx;
  2676. u32 tmp;
  2677. bool use_doorbell = true;
  2678. u64 hqd_gpu_addr;
  2679. u64 mqd_gpu_addr;
  2680. u64 eop_gpu_addr;
  2681. u64 wb_gpu_addr;
  2682. u32 *buf;
  2683. struct bonaire_mqd *mqd;
  2684. r = cik_cp_compute_start(rdev);
  2685. if (r)
  2686. return r;
  2687. /* fix up chicken bits */
  2688. tmp = RREG32(CP_CPF_DEBUG);
  2689. tmp |= (1 << 23);
  2690. WREG32(CP_CPF_DEBUG, tmp);
  2691. /* init the pipes */
  2692. mutex_lock(&rdev->srbm_mutex);
  2693. for (i = 0; i < (rdev->mec.num_pipe * rdev->mec.num_mec); i++) {
  2694. int me = (i < 4) ? 1 : 2;
  2695. int pipe = (i < 4) ? i : (i - 4);
  2696. eop_gpu_addr = rdev->mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  2697. cik_srbm_select(rdev, me, pipe, 0, 0);
  2698. /* write the EOP addr */
  2699. WREG32(CP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  2700. WREG32(CP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  2701. /* set the VMID assigned */
  2702. WREG32(CP_HPD_EOP_VMID, 0);
  2703. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2704. tmp = RREG32(CP_HPD_EOP_CONTROL);
  2705. tmp &= ~EOP_SIZE_MASK;
  2706. tmp |= drm_order(MEC_HPD_SIZE / 8);
  2707. WREG32(CP_HPD_EOP_CONTROL, tmp);
  2708. }
  2709. cik_srbm_select(rdev, 0, 0, 0, 0);
  2710. mutex_unlock(&rdev->srbm_mutex);
  2711. /* init the queues. Just two for now. */
  2712. for (i = 0; i < 2; i++) {
  2713. if (i == 0)
  2714. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  2715. else
  2716. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  2717. if (rdev->ring[idx].mqd_obj == NULL) {
  2718. r = radeon_bo_create(rdev,
  2719. sizeof(struct bonaire_mqd),
  2720. PAGE_SIZE, true,
  2721. RADEON_GEM_DOMAIN_GTT, NULL,
  2722. &rdev->ring[idx].mqd_obj);
  2723. if (r) {
  2724. dev_warn(rdev->dev, "(%d) create MQD bo failed\n", r);
  2725. return r;
  2726. }
  2727. }
  2728. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  2729. if (unlikely(r != 0)) {
  2730. cik_cp_compute_fini(rdev);
  2731. return r;
  2732. }
  2733. r = radeon_bo_pin(rdev->ring[idx].mqd_obj, RADEON_GEM_DOMAIN_GTT,
  2734. &mqd_gpu_addr);
  2735. if (r) {
  2736. dev_warn(rdev->dev, "(%d) pin MQD bo failed\n", r);
  2737. cik_cp_compute_fini(rdev);
  2738. return r;
  2739. }
  2740. r = radeon_bo_kmap(rdev->ring[idx].mqd_obj, (void **)&buf);
  2741. if (r) {
  2742. dev_warn(rdev->dev, "(%d) map MQD bo failed\n", r);
  2743. cik_cp_compute_fini(rdev);
  2744. return r;
  2745. }
  2746. /* doorbell offset */
  2747. rdev->ring[idx].doorbell_offset =
  2748. (rdev->ring[idx].doorbell_page_num * PAGE_SIZE) + 0;
  2749. /* init the mqd struct */
  2750. memset(buf, 0, sizeof(struct bonaire_mqd));
  2751. mqd = (struct bonaire_mqd *)buf;
  2752. mqd->header = 0xC0310800;
  2753. mqd->static_thread_mgmt01[0] = 0xffffffff;
  2754. mqd->static_thread_mgmt01[1] = 0xffffffff;
  2755. mqd->static_thread_mgmt23[0] = 0xffffffff;
  2756. mqd->static_thread_mgmt23[1] = 0xffffffff;
  2757. mutex_lock(&rdev->srbm_mutex);
  2758. cik_srbm_select(rdev, rdev->ring[idx].me,
  2759. rdev->ring[idx].pipe,
  2760. rdev->ring[idx].queue, 0);
  2761. /* disable wptr polling */
  2762. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  2763. tmp &= ~WPTR_POLL_EN;
  2764. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  2765. /* enable doorbell? */
  2766. mqd->queue_state.cp_hqd_pq_doorbell_control =
  2767. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  2768. if (use_doorbell)
  2769. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  2770. else
  2771. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN;
  2772. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  2773. mqd->queue_state.cp_hqd_pq_doorbell_control);
  2774. /* disable the queue if it's active */
  2775. mqd->queue_state.cp_hqd_dequeue_request = 0;
  2776. mqd->queue_state.cp_hqd_pq_rptr = 0;
  2777. mqd->queue_state.cp_hqd_pq_wptr= 0;
  2778. if (RREG32(CP_HQD_ACTIVE) & 1) {
  2779. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  2780. for (i = 0; i < rdev->usec_timeout; i++) {
  2781. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  2782. break;
  2783. udelay(1);
  2784. }
  2785. WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  2786. WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  2787. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  2788. }
  2789. /* set the pointer to the MQD */
  2790. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  2791. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2792. WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  2793. WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  2794. /* set MQD vmid to 0 */
  2795. mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL);
  2796. mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK;
  2797. WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  2798. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2799. hqd_gpu_addr = rdev->ring[idx].gpu_addr >> 8;
  2800. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  2801. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2802. WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  2803. WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  2804. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2805. mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL);
  2806. mqd->queue_state.cp_hqd_pq_control &=
  2807. ~(QUEUE_SIZE_MASK | RPTR_BLOCK_SIZE_MASK);
  2808. mqd->queue_state.cp_hqd_pq_control |=
  2809. drm_order(rdev->ring[idx].ring_size / 8);
  2810. mqd->queue_state.cp_hqd_pq_control |=
  2811. (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8);
  2812. #ifdef __BIG_ENDIAN
  2813. mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT;
  2814. #endif
  2815. mqd->queue_state.cp_hqd_pq_control &=
  2816. ~(UNORD_DISPATCH | ROQ_PQ_IB_FLIP | PQ_VOLATILE);
  2817. mqd->queue_state.cp_hqd_pq_control |=
  2818. PRIV_STATE | KMD_QUEUE; /* assuming kernel queue control */
  2819. WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  2820. /* only used if CP_PQ_WPTR_POLL_CNTL.WPTR_POLL_EN=1 */
  2821. if (i == 0)
  2822. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP1_WPTR_OFFSET;
  2823. else
  2824. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP2_WPTR_OFFSET;
  2825. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  2826. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2827. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  2828. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2829. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  2830. /* set the wb address wether it's enabled or not */
  2831. if (i == 0)
  2832. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET;
  2833. else
  2834. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET;
  2835. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  2836. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  2837. upper_32_bits(wb_gpu_addr) & 0xffff;
  2838. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR,
  2839. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  2840. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2841. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  2842. /* enable the doorbell if requested */
  2843. if (use_doorbell) {
  2844. mqd->queue_state.cp_hqd_pq_doorbell_control =
  2845. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  2846. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK;
  2847. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  2848. DOORBELL_OFFSET(rdev->ring[idx].doorbell_offset / 4);
  2849. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  2850. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  2851. ~(DOORBELL_SOURCE | DOORBELL_HIT);
  2852. } else {
  2853. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  2854. }
  2855. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  2856. mqd->queue_state.cp_hqd_pq_doorbell_control);
  2857. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2858. rdev->ring[idx].wptr = 0;
  2859. mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr;
  2860. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  2861. rdev->ring[idx].rptr = RREG32(CP_HQD_PQ_RPTR);
  2862. mqd->queue_state.cp_hqd_pq_rptr = rdev->ring[idx].rptr;
  2863. /* set the vmid for the queue */
  2864. mqd->queue_state.cp_hqd_vmid = 0;
  2865. WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  2866. /* activate the queue */
  2867. mqd->queue_state.cp_hqd_active = 1;
  2868. WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  2869. cik_srbm_select(rdev, 0, 0, 0, 0);
  2870. mutex_unlock(&rdev->srbm_mutex);
  2871. radeon_bo_kunmap(rdev->ring[idx].mqd_obj);
  2872. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  2873. rdev->ring[idx].ready = true;
  2874. r = radeon_ring_test(rdev, idx, &rdev->ring[idx]);
  2875. if (r)
  2876. rdev->ring[idx].ready = false;
  2877. }
  2878. return 0;
  2879. }
  2880. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  2881. {
  2882. cik_cp_gfx_enable(rdev, enable);
  2883. cik_cp_compute_enable(rdev, enable);
  2884. }
  2885. static int cik_cp_load_microcode(struct radeon_device *rdev)
  2886. {
  2887. int r;
  2888. r = cik_cp_gfx_load_microcode(rdev);
  2889. if (r)
  2890. return r;
  2891. r = cik_cp_compute_load_microcode(rdev);
  2892. if (r)
  2893. return r;
  2894. return 0;
  2895. }
  2896. static void cik_cp_fini(struct radeon_device *rdev)
  2897. {
  2898. cik_cp_gfx_fini(rdev);
  2899. cik_cp_compute_fini(rdev);
  2900. }
  2901. static int cik_cp_resume(struct radeon_device *rdev)
  2902. {
  2903. int r;
  2904. /* Reset all cp blocks */
  2905. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2906. RREG32(GRBM_SOFT_RESET);
  2907. mdelay(15);
  2908. WREG32(GRBM_SOFT_RESET, 0);
  2909. RREG32(GRBM_SOFT_RESET);
  2910. r = cik_cp_load_microcode(rdev);
  2911. if (r)
  2912. return r;
  2913. r = cik_cp_gfx_resume(rdev);
  2914. if (r)
  2915. return r;
  2916. r = cik_cp_compute_resume(rdev);
  2917. if (r)
  2918. return r;
  2919. return 0;
  2920. }
  2921. /*
  2922. * sDMA - System DMA
  2923. * Starting with CIK, the GPU has new asynchronous
  2924. * DMA engines. These engines are used for compute
  2925. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  2926. * and each one supports 1 ring buffer used for gfx
  2927. * and 2 queues used for compute.
  2928. *
  2929. * The programming model is very similar to the CP
  2930. * (ring buffer, IBs, etc.), but sDMA has it's own
  2931. * packet format that is different from the PM4 format
  2932. * used by the CP. sDMA supports copying data, writing
  2933. * embedded data, solid fills, and a number of other
  2934. * things. It also has support for tiling/detiling of
  2935. * buffers.
  2936. */
  2937. /**
  2938. * cik_sdma_ring_ib_execute - Schedule an IB on the DMA engine
  2939. *
  2940. * @rdev: radeon_device pointer
  2941. * @ib: IB object to schedule
  2942. *
  2943. * Schedule an IB in the DMA ring (CIK).
  2944. */
  2945. void cik_sdma_ring_ib_execute(struct radeon_device *rdev,
  2946. struct radeon_ib *ib)
  2947. {
  2948. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2949. u32 extra_bits = (ib->vm ? ib->vm->id : 0) & 0xf;
  2950. if (rdev->wb.enabled) {
  2951. u32 next_rptr = ring->wptr + 5;
  2952. while ((next_rptr & 7) != 4)
  2953. next_rptr++;
  2954. next_rptr += 4;
  2955. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  2956. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2957. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  2958. radeon_ring_write(ring, 1); /* number of DWs to follow */
  2959. radeon_ring_write(ring, next_rptr);
  2960. }
  2961. /* IB packet must end on a 8 DW boundary */
  2962. while ((ring->wptr & 7) != 4)
  2963. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  2964. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  2965. radeon_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  2966. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  2967. radeon_ring_write(ring, ib->length_dw);
  2968. }
  2969. /**
  2970. * cik_sdma_fence_ring_emit - emit a fence on the DMA ring
  2971. *
  2972. * @rdev: radeon_device pointer
  2973. * @fence: radeon fence object
  2974. *
  2975. * Add a DMA fence packet to the ring to write
  2976. * the fence seq number and DMA trap packet to generate
  2977. * an interrupt if needed (CIK).
  2978. */
  2979. void cik_sdma_fence_ring_emit(struct radeon_device *rdev,
  2980. struct radeon_fence *fence)
  2981. {
  2982. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2983. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2984. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  2985. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  2986. u32 ref_and_mask;
  2987. if (fence->ring == R600_RING_TYPE_DMA_INDEX)
  2988. ref_and_mask = SDMA0;
  2989. else
  2990. ref_and_mask = SDMA1;
  2991. /* write the fence */
  2992. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  2993. radeon_ring_write(ring, addr & 0xffffffff);
  2994. radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  2995. radeon_ring_write(ring, fence->seq);
  2996. /* generate an interrupt */
  2997. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  2998. /* flush HDP */
  2999. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  3000. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
  3001. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
  3002. radeon_ring_write(ring, ref_and_mask); /* REFERENCE */
  3003. radeon_ring_write(ring, ref_and_mask); /* MASK */
  3004. radeon_ring_write(ring, (4 << 16) | 10); /* RETRY_COUNT, POLL_INTERVAL */
  3005. }
  3006. /**
  3007. * cik_sdma_semaphore_ring_emit - emit a semaphore on the dma ring
  3008. *
  3009. * @rdev: radeon_device pointer
  3010. * @ring: radeon_ring structure holding ring information
  3011. * @semaphore: radeon semaphore object
  3012. * @emit_wait: wait or signal semaphore
  3013. *
  3014. * Add a DMA semaphore packet to the ring wait on or signal
  3015. * other rings (CIK).
  3016. */
  3017. void cik_sdma_semaphore_ring_emit(struct radeon_device *rdev,
  3018. struct radeon_ring *ring,
  3019. struct radeon_semaphore *semaphore,
  3020. bool emit_wait)
  3021. {
  3022. u64 addr = semaphore->gpu_addr;
  3023. u32 extra_bits = emit_wait ? 0 : SDMA_SEMAPHORE_EXTRA_S;
  3024. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits));
  3025. radeon_ring_write(ring, addr & 0xfffffff8);
  3026. radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  3027. }
  3028. /**
  3029. * cik_sdma_gfx_stop - stop the gfx async dma engines
  3030. *
  3031. * @rdev: radeon_device pointer
  3032. *
  3033. * Stop the gfx async dma ring buffers (CIK).
  3034. */
  3035. static void cik_sdma_gfx_stop(struct radeon_device *rdev)
  3036. {
  3037. u32 rb_cntl, reg_offset;
  3038. int i;
  3039. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  3040. for (i = 0; i < 2; i++) {
  3041. if (i == 0)
  3042. reg_offset = SDMA0_REGISTER_OFFSET;
  3043. else
  3044. reg_offset = SDMA1_REGISTER_OFFSET;
  3045. rb_cntl = RREG32(SDMA0_GFX_RB_CNTL + reg_offset);
  3046. rb_cntl &= ~SDMA_RB_ENABLE;
  3047. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
  3048. WREG32(SDMA0_GFX_IB_CNTL + reg_offset, 0);
  3049. }
  3050. }
  3051. /**
  3052. * cik_sdma_rlc_stop - stop the compute async dma engines
  3053. *
  3054. * @rdev: radeon_device pointer
  3055. *
  3056. * Stop the compute async dma queues (CIK).
  3057. */
  3058. static void cik_sdma_rlc_stop(struct radeon_device *rdev)
  3059. {
  3060. /* XXX todo */
  3061. }
  3062. /**
  3063. * cik_sdma_enable - stop the async dma engines
  3064. *
  3065. * @rdev: radeon_device pointer
  3066. * @enable: enable/disable the DMA MEs.
  3067. *
  3068. * Halt or unhalt the async dma engines (CIK).
  3069. */
  3070. static void cik_sdma_enable(struct radeon_device *rdev, bool enable)
  3071. {
  3072. u32 me_cntl, reg_offset;
  3073. int i;
  3074. for (i = 0; i < 2; i++) {
  3075. if (i == 0)
  3076. reg_offset = SDMA0_REGISTER_OFFSET;
  3077. else
  3078. reg_offset = SDMA1_REGISTER_OFFSET;
  3079. me_cntl = RREG32(SDMA0_ME_CNTL + reg_offset);
  3080. if (enable)
  3081. me_cntl &= ~SDMA_HALT;
  3082. else
  3083. me_cntl |= SDMA_HALT;
  3084. WREG32(SDMA0_ME_CNTL + reg_offset, me_cntl);
  3085. }
  3086. }
  3087. /**
  3088. * cik_sdma_gfx_resume - setup and start the async dma engines
  3089. *
  3090. * @rdev: radeon_device pointer
  3091. *
  3092. * Set up the gfx DMA ring buffers and enable them (CIK).
  3093. * Returns 0 for success, error for failure.
  3094. */
  3095. static int cik_sdma_gfx_resume(struct radeon_device *rdev)
  3096. {
  3097. struct radeon_ring *ring;
  3098. u32 rb_cntl, ib_cntl;
  3099. u32 rb_bufsz;
  3100. u32 reg_offset, wb_offset;
  3101. int i, r;
  3102. for (i = 0; i < 2; i++) {
  3103. if (i == 0) {
  3104. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3105. reg_offset = SDMA0_REGISTER_OFFSET;
  3106. wb_offset = R600_WB_DMA_RPTR_OFFSET;
  3107. } else {
  3108. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  3109. reg_offset = SDMA1_REGISTER_OFFSET;
  3110. wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
  3111. }
  3112. WREG32(SDMA0_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
  3113. WREG32(SDMA0_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
  3114. /* Set ring buffer size in dwords */
  3115. rb_bufsz = drm_order(ring->ring_size / 4);
  3116. rb_cntl = rb_bufsz << 1;
  3117. #ifdef __BIG_ENDIAN
  3118. rb_cntl |= SDMA_RB_SWAP_ENABLE | SDMA_RPTR_WRITEBACK_SWAP_ENABLE;
  3119. #endif
  3120. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
  3121. /* Initialize the ring buffer's read and write pointers */
  3122. WREG32(SDMA0_GFX_RB_RPTR + reg_offset, 0);
  3123. WREG32(SDMA0_GFX_RB_WPTR + reg_offset, 0);
  3124. /* set the wb address whether it's enabled or not */
  3125. WREG32(SDMA0_GFX_RB_RPTR_ADDR_HI + reg_offset,
  3126. upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  3127. WREG32(SDMA0_GFX_RB_RPTR_ADDR_LO + reg_offset,
  3128. ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  3129. if (rdev->wb.enabled)
  3130. rb_cntl |= SDMA_RPTR_WRITEBACK_ENABLE;
  3131. WREG32(SDMA0_GFX_RB_BASE + reg_offset, ring->gpu_addr >> 8);
  3132. WREG32(SDMA0_GFX_RB_BASE_HI + reg_offset, ring->gpu_addr >> 40);
  3133. ring->wptr = 0;
  3134. WREG32(SDMA0_GFX_RB_WPTR + reg_offset, ring->wptr << 2);
  3135. ring->rptr = RREG32(SDMA0_GFX_RB_RPTR + reg_offset) >> 2;
  3136. /* enable DMA RB */
  3137. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl | SDMA_RB_ENABLE);
  3138. ib_cntl = SDMA_IB_ENABLE;
  3139. #ifdef __BIG_ENDIAN
  3140. ib_cntl |= SDMA_IB_SWAP_ENABLE;
  3141. #endif
  3142. /* enable DMA IBs */
  3143. WREG32(SDMA0_GFX_IB_CNTL + reg_offset, ib_cntl);
  3144. ring->ready = true;
  3145. r = radeon_ring_test(rdev, ring->idx, ring);
  3146. if (r) {
  3147. ring->ready = false;
  3148. return r;
  3149. }
  3150. }
  3151. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  3152. return 0;
  3153. }
  3154. /**
  3155. * cik_sdma_rlc_resume - setup and start the async dma engines
  3156. *
  3157. * @rdev: radeon_device pointer
  3158. *
  3159. * Set up the compute DMA queues and enable them (CIK).
  3160. * Returns 0 for success, error for failure.
  3161. */
  3162. static int cik_sdma_rlc_resume(struct radeon_device *rdev)
  3163. {
  3164. /* XXX todo */
  3165. return 0;
  3166. }
  3167. /**
  3168. * cik_sdma_load_microcode - load the sDMA ME ucode
  3169. *
  3170. * @rdev: radeon_device pointer
  3171. *
  3172. * Loads the sDMA0/1 ucode.
  3173. * Returns 0 for success, -EINVAL if the ucode is not available.
  3174. */
  3175. static int cik_sdma_load_microcode(struct radeon_device *rdev)
  3176. {
  3177. const __be32 *fw_data;
  3178. int i;
  3179. if (!rdev->sdma_fw)
  3180. return -EINVAL;
  3181. /* stop the gfx rings and rlc compute queues */
  3182. cik_sdma_gfx_stop(rdev);
  3183. cik_sdma_rlc_stop(rdev);
  3184. /* halt the MEs */
  3185. cik_sdma_enable(rdev, false);
  3186. /* sdma0 */
  3187. fw_data = (const __be32 *)rdev->sdma_fw->data;
  3188. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  3189. for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
  3190. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, be32_to_cpup(fw_data++));
  3191. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  3192. /* sdma1 */
  3193. fw_data = (const __be32 *)rdev->sdma_fw->data;
  3194. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  3195. for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
  3196. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, be32_to_cpup(fw_data++));
  3197. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  3198. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  3199. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  3200. return 0;
  3201. }
  3202. /**
  3203. * cik_sdma_resume - setup and start the async dma engines
  3204. *
  3205. * @rdev: radeon_device pointer
  3206. *
  3207. * Set up the DMA engines and enable them (CIK).
  3208. * Returns 0 for success, error for failure.
  3209. */
  3210. static int cik_sdma_resume(struct radeon_device *rdev)
  3211. {
  3212. int r;
  3213. /* Reset dma */
  3214. WREG32(SRBM_SOFT_RESET, SOFT_RESET_SDMA | SOFT_RESET_SDMA1);
  3215. RREG32(SRBM_SOFT_RESET);
  3216. udelay(50);
  3217. WREG32(SRBM_SOFT_RESET, 0);
  3218. RREG32(SRBM_SOFT_RESET);
  3219. r = cik_sdma_load_microcode(rdev);
  3220. if (r)
  3221. return r;
  3222. /* unhalt the MEs */
  3223. cik_sdma_enable(rdev, true);
  3224. /* start the gfx rings and rlc compute queues */
  3225. r = cik_sdma_gfx_resume(rdev);
  3226. if (r)
  3227. return r;
  3228. r = cik_sdma_rlc_resume(rdev);
  3229. if (r)
  3230. return r;
  3231. return 0;
  3232. }
  3233. /**
  3234. * cik_sdma_fini - tear down the async dma engines
  3235. *
  3236. * @rdev: radeon_device pointer
  3237. *
  3238. * Stop the async dma engines and free the rings (CIK).
  3239. */
  3240. static void cik_sdma_fini(struct radeon_device *rdev)
  3241. {
  3242. /* stop the gfx rings and rlc compute queues */
  3243. cik_sdma_gfx_stop(rdev);
  3244. cik_sdma_rlc_stop(rdev);
  3245. /* halt the MEs */
  3246. cik_sdma_enable(rdev, false);
  3247. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  3248. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
  3249. /* XXX - compute dma queue tear down */
  3250. }
  3251. /**
  3252. * cik_copy_dma - copy pages using the DMA engine
  3253. *
  3254. * @rdev: radeon_device pointer
  3255. * @src_offset: src GPU address
  3256. * @dst_offset: dst GPU address
  3257. * @num_gpu_pages: number of GPU pages to xfer
  3258. * @fence: radeon fence object
  3259. *
  3260. * Copy GPU paging using the DMA engine (CIK).
  3261. * Used by the radeon ttm implementation to move pages if
  3262. * registered as the asic copy callback.
  3263. */
  3264. int cik_copy_dma(struct radeon_device *rdev,
  3265. uint64_t src_offset, uint64_t dst_offset,
  3266. unsigned num_gpu_pages,
  3267. struct radeon_fence **fence)
  3268. {
  3269. struct radeon_semaphore *sem = NULL;
  3270. int ring_index = rdev->asic->copy.dma_ring_index;
  3271. struct radeon_ring *ring = &rdev->ring[ring_index];
  3272. u32 size_in_bytes, cur_size_in_bytes;
  3273. int i, num_loops;
  3274. int r = 0;
  3275. r = radeon_semaphore_create(rdev, &sem);
  3276. if (r) {
  3277. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3278. return r;
  3279. }
  3280. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3281. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  3282. r = radeon_ring_lock(rdev, ring, num_loops * 7 + 14);
  3283. if (r) {
  3284. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3285. radeon_semaphore_free(rdev, &sem, NULL);
  3286. return r;
  3287. }
  3288. if (radeon_fence_need_sync(*fence, ring->idx)) {
  3289. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  3290. ring->idx);
  3291. radeon_fence_note_sync(*fence, ring->idx);
  3292. } else {
  3293. radeon_semaphore_free(rdev, &sem, NULL);
  3294. }
  3295. for (i = 0; i < num_loops; i++) {
  3296. cur_size_in_bytes = size_in_bytes;
  3297. if (cur_size_in_bytes > 0x1fffff)
  3298. cur_size_in_bytes = 0x1fffff;
  3299. size_in_bytes -= cur_size_in_bytes;
  3300. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0));
  3301. radeon_ring_write(ring, cur_size_in_bytes);
  3302. radeon_ring_write(ring, 0); /* src/dst endian swap */
  3303. radeon_ring_write(ring, src_offset & 0xffffffff);
  3304. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xffffffff);
  3305. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  3306. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xffffffff);
  3307. src_offset += cur_size_in_bytes;
  3308. dst_offset += cur_size_in_bytes;
  3309. }
  3310. r = radeon_fence_emit(rdev, fence, ring->idx);
  3311. if (r) {
  3312. radeon_ring_unlock_undo(rdev, ring);
  3313. return r;
  3314. }
  3315. radeon_ring_unlock_commit(rdev, ring);
  3316. radeon_semaphore_free(rdev, &sem, *fence);
  3317. return r;
  3318. }
  3319. /**
  3320. * cik_sdma_ring_test - simple async dma engine test
  3321. *
  3322. * @rdev: radeon_device pointer
  3323. * @ring: radeon_ring structure holding ring information
  3324. *
  3325. * Test the DMA engine by writing using it to write an
  3326. * value to memory. (CIK).
  3327. * Returns 0 for success, error for failure.
  3328. */
  3329. int cik_sdma_ring_test(struct radeon_device *rdev,
  3330. struct radeon_ring *ring)
  3331. {
  3332. unsigned i;
  3333. int r;
  3334. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3335. u32 tmp;
  3336. if (!ptr) {
  3337. DRM_ERROR("invalid vram scratch pointer\n");
  3338. return -EINVAL;
  3339. }
  3340. tmp = 0xCAFEDEAD;
  3341. writel(tmp, ptr);
  3342. r = radeon_ring_lock(rdev, ring, 4);
  3343. if (r) {
  3344. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  3345. return r;
  3346. }
  3347. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  3348. radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
  3349. radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff);
  3350. radeon_ring_write(ring, 1); /* number of DWs to follow */
  3351. radeon_ring_write(ring, 0xDEADBEEF);
  3352. radeon_ring_unlock_commit(rdev, ring);
  3353. for (i = 0; i < rdev->usec_timeout; i++) {
  3354. tmp = readl(ptr);
  3355. if (tmp == 0xDEADBEEF)
  3356. break;
  3357. DRM_UDELAY(1);
  3358. }
  3359. if (i < rdev->usec_timeout) {
  3360. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  3361. } else {
  3362. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  3363. ring->idx, tmp);
  3364. r = -EINVAL;
  3365. }
  3366. return r;
  3367. }
  3368. /**
  3369. * cik_sdma_ib_test - test an IB on the DMA engine
  3370. *
  3371. * @rdev: radeon_device pointer
  3372. * @ring: radeon_ring structure holding ring information
  3373. *
  3374. * Test a simple IB in the DMA ring (CIK).
  3375. * Returns 0 on success, error on failure.
  3376. */
  3377. int cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3378. {
  3379. struct radeon_ib ib;
  3380. unsigned i;
  3381. int r;
  3382. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3383. u32 tmp = 0;
  3384. if (!ptr) {
  3385. DRM_ERROR("invalid vram scratch pointer\n");
  3386. return -EINVAL;
  3387. }
  3388. tmp = 0xCAFEDEAD;
  3389. writel(tmp, ptr);
  3390. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3391. if (r) {
  3392. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3393. return r;
  3394. }
  3395. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  3396. ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
  3397. ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff;
  3398. ib.ptr[3] = 1;
  3399. ib.ptr[4] = 0xDEADBEEF;
  3400. ib.length_dw = 5;
  3401. r = radeon_ib_schedule(rdev, &ib, NULL);
  3402. if (r) {
  3403. radeon_ib_free(rdev, &ib);
  3404. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3405. return r;
  3406. }
  3407. r = radeon_fence_wait(ib.fence, false);
  3408. if (r) {
  3409. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3410. return r;
  3411. }
  3412. for (i = 0; i < rdev->usec_timeout; i++) {
  3413. tmp = readl(ptr);
  3414. if (tmp == 0xDEADBEEF)
  3415. break;
  3416. DRM_UDELAY(1);
  3417. }
  3418. if (i < rdev->usec_timeout) {
  3419. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3420. } else {
  3421. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  3422. r = -EINVAL;
  3423. }
  3424. radeon_ib_free(rdev, &ib);
  3425. return r;
  3426. }
  3427. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  3428. {
  3429. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  3430. RREG32(GRBM_STATUS));
  3431. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  3432. RREG32(GRBM_STATUS2));
  3433. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3434. RREG32(GRBM_STATUS_SE0));
  3435. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3436. RREG32(GRBM_STATUS_SE1));
  3437. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3438. RREG32(GRBM_STATUS_SE2));
  3439. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3440. RREG32(GRBM_STATUS_SE3));
  3441. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  3442. RREG32(SRBM_STATUS));
  3443. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  3444. RREG32(SRBM_STATUS2));
  3445. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  3446. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  3447. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  3448. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  3449. dev_info(rdev->dev, " CP_STAT = 0x%08x\n", RREG32(CP_STAT));
  3450. dev_info(rdev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3451. RREG32(CP_STALLED_STAT1));
  3452. dev_info(rdev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3453. RREG32(CP_STALLED_STAT2));
  3454. dev_info(rdev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3455. RREG32(CP_STALLED_STAT3));
  3456. dev_info(rdev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3457. RREG32(CP_CPF_BUSY_STAT));
  3458. dev_info(rdev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3459. RREG32(CP_CPF_STALLED_STAT1));
  3460. dev_info(rdev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(CP_CPF_STATUS));
  3461. dev_info(rdev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(CP_CPC_BUSY_STAT));
  3462. dev_info(rdev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3463. RREG32(CP_CPC_STALLED_STAT1));
  3464. dev_info(rdev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(CP_CPC_STATUS));
  3465. }
  3466. /**
  3467. * cik_gpu_check_soft_reset - check which blocks are busy
  3468. *
  3469. * @rdev: radeon_device pointer
  3470. *
  3471. * Check which blocks are busy and return the relevant reset
  3472. * mask to be used by cik_gpu_soft_reset().
  3473. * Returns a mask of the blocks to be reset.
  3474. */
  3475. static u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  3476. {
  3477. u32 reset_mask = 0;
  3478. u32 tmp;
  3479. /* GRBM_STATUS */
  3480. tmp = RREG32(GRBM_STATUS);
  3481. if (tmp & (PA_BUSY | SC_BUSY |
  3482. BCI_BUSY | SX_BUSY |
  3483. TA_BUSY | VGT_BUSY |
  3484. DB_BUSY | CB_BUSY |
  3485. GDS_BUSY | SPI_BUSY |
  3486. IA_BUSY | IA_BUSY_NO_DMA))
  3487. reset_mask |= RADEON_RESET_GFX;
  3488. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  3489. reset_mask |= RADEON_RESET_CP;
  3490. /* GRBM_STATUS2 */
  3491. tmp = RREG32(GRBM_STATUS2);
  3492. if (tmp & RLC_BUSY)
  3493. reset_mask |= RADEON_RESET_RLC;
  3494. /* SDMA0_STATUS_REG */
  3495. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  3496. if (!(tmp & SDMA_IDLE))
  3497. reset_mask |= RADEON_RESET_DMA;
  3498. /* SDMA1_STATUS_REG */
  3499. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  3500. if (!(tmp & SDMA_IDLE))
  3501. reset_mask |= RADEON_RESET_DMA1;
  3502. /* SRBM_STATUS2 */
  3503. tmp = RREG32(SRBM_STATUS2);
  3504. if (tmp & SDMA_BUSY)
  3505. reset_mask |= RADEON_RESET_DMA;
  3506. if (tmp & SDMA1_BUSY)
  3507. reset_mask |= RADEON_RESET_DMA1;
  3508. /* SRBM_STATUS */
  3509. tmp = RREG32(SRBM_STATUS);
  3510. if (tmp & IH_BUSY)
  3511. reset_mask |= RADEON_RESET_IH;
  3512. if (tmp & SEM_BUSY)
  3513. reset_mask |= RADEON_RESET_SEM;
  3514. if (tmp & GRBM_RQ_PENDING)
  3515. reset_mask |= RADEON_RESET_GRBM;
  3516. if (tmp & VMC_BUSY)
  3517. reset_mask |= RADEON_RESET_VMC;
  3518. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  3519. MCC_BUSY | MCD_BUSY))
  3520. reset_mask |= RADEON_RESET_MC;
  3521. if (evergreen_is_display_hung(rdev))
  3522. reset_mask |= RADEON_RESET_DISPLAY;
  3523. /* Skip MC reset as it's mostly likely not hung, just busy */
  3524. if (reset_mask & RADEON_RESET_MC) {
  3525. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  3526. reset_mask &= ~RADEON_RESET_MC;
  3527. }
  3528. return reset_mask;
  3529. }
  3530. /**
  3531. * cik_gpu_soft_reset - soft reset GPU
  3532. *
  3533. * @rdev: radeon_device pointer
  3534. * @reset_mask: mask of which blocks to reset
  3535. *
  3536. * Soft reset the blocks specified in @reset_mask.
  3537. */
  3538. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  3539. {
  3540. struct evergreen_mc_save save;
  3541. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3542. u32 tmp;
  3543. if (reset_mask == 0)
  3544. return;
  3545. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  3546. cik_print_gpu_status_regs(rdev);
  3547. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3548. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3549. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3550. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3551. /* stop the rlc */
  3552. cik_rlc_stop(rdev);
  3553. /* Disable GFX parsing/prefetching */
  3554. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  3555. /* Disable MEC parsing/prefetching */
  3556. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  3557. if (reset_mask & RADEON_RESET_DMA) {
  3558. /* sdma0 */
  3559. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  3560. tmp |= SDMA_HALT;
  3561. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  3562. }
  3563. if (reset_mask & RADEON_RESET_DMA1) {
  3564. /* sdma1 */
  3565. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  3566. tmp |= SDMA_HALT;
  3567. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  3568. }
  3569. evergreen_mc_stop(rdev, &save);
  3570. if (evergreen_mc_wait_for_idle(rdev)) {
  3571. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3572. }
  3573. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  3574. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  3575. if (reset_mask & RADEON_RESET_CP) {
  3576. grbm_soft_reset |= SOFT_RESET_CP;
  3577. srbm_soft_reset |= SOFT_RESET_GRBM;
  3578. }
  3579. if (reset_mask & RADEON_RESET_DMA)
  3580. srbm_soft_reset |= SOFT_RESET_SDMA;
  3581. if (reset_mask & RADEON_RESET_DMA1)
  3582. srbm_soft_reset |= SOFT_RESET_SDMA1;
  3583. if (reset_mask & RADEON_RESET_DISPLAY)
  3584. srbm_soft_reset |= SOFT_RESET_DC;
  3585. if (reset_mask & RADEON_RESET_RLC)
  3586. grbm_soft_reset |= SOFT_RESET_RLC;
  3587. if (reset_mask & RADEON_RESET_SEM)
  3588. srbm_soft_reset |= SOFT_RESET_SEM;
  3589. if (reset_mask & RADEON_RESET_IH)
  3590. srbm_soft_reset |= SOFT_RESET_IH;
  3591. if (reset_mask & RADEON_RESET_GRBM)
  3592. srbm_soft_reset |= SOFT_RESET_GRBM;
  3593. if (reset_mask & RADEON_RESET_VMC)
  3594. srbm_soft_reset |= SOFT_RESET_VMC;
  3595. if (!(rdev->flags & RADEON_IS_IGP)) {
  3596. if (reset_mask & RADEON_RESET_MC)
  3597. srbm_soft_reset |= SOFT_RESET_MC;
  3598. }
  3599. if (grbm_soft_reset) {
  3600. tmp = RREG32(GRBM_SOFT_RESET);
  3601. tmp |= grbm_soft_reset;
  3602. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3603. WREG32(GRBM_SOFT_RESET, tmp);
  3604. tmp = RREG32(GRBM_SOFT_RESET);
  3605. udelay(50);
  3606. tmp &= ~grbm_soft_reset;
  3607. WREG32(GRBM_SOFT_RESET, tmp);
  3608. tmp = RREG32(GRBM_SOFT_RESET);
  3609. }
  3610. if (srbm_soft_reset) {
  3611. tmp = RREG32(SRBM_SOFT_RESET);
  3612. tmp |= srbm_soft_reset;
  3613. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3614. WREG32(SRBM_SOFT_RESET, tmp);
  3615. tmp = RREG32(SRBM_SOFT_RESET);
  3616. udelay(50);
  3617. tmp &= ~srbm_soft_reset;
  3618. WREG32(SRBM_SOFT_RESET, tmp);
  3619. tmp = RREG32(SRBM_SOFT_RESET);
  3620. }
  3621. /* Wait a little for things to settle down */
  3622. udelay(50);
  3623. evergreen_mc_resume(rdev, &save);
  3624. udelay(50);
  3625. cik_print_gpu_status_regs(rdev);
  3626. }
  3627. /**
  3628. * cik_asic_reset - soft reset GPU
  3629. *
  3630. * @rdev: radeon_device pointer
  3631. *
  3632. * Look up which blocks are hung and attempt
  3633. * to reset them.
  3634. * Returns 0 for success.
  3635. */
  3636. int cik_asic_reset(struct radeon_device *rdev)
  3637. {
  3638. u32 reset_mask;
  3639. reset_mask = cik_gpu_check_soft_reset(rdev);
  3640. if (reset_mask)
  3641. r600_set_bios_scratch_engine_hung(rdev, true);
  3642. cik_gpu_soft_reset(rdev, reset_mask);
  3643. reset_mask = cik_gpu_check_soft_reset(rdev);
  3644. if (!reset_mask)
  3645. r600_set_bios_scratch_engine_hung(rdev, false);
  3646. return 0;
  3647. }
  3648. /**
  3649. * cik_gfx_is_lockup - check if the 3D engine is locked up
  3650. *
  3651. * @rdev: radeon_device pointer
  3652. * @ring: radeon_ring structure holding ring information
  3653. *
  3654. * Check if the 3D engine is locked up (CIK).
  3655. * Returns true if the engine is locked, false if not.
  3656. */
  3657. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  3658. {
  3659. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  3660. if (!(reset_mask & (RADEON_RESET_GFX |
  3661. RADEON_RESET_COMPUTE |
  3662. RADEON_RESET_CP))) {
  3663. radeon_ring_lockup_update(ring);
  3664. return false;
  3665. }
  3666. /* force CP activities */
  3667. radeon_ring_force_activity(rdev, ring);
  3668. return radeon_ring_test_lockup(rdev, ring);
  3669. }
  3670. /**
  3671. * cik_sdma_is_lockup - Check if the DMA engine is locked up
  3672. *
  3673. * @rdev: radeon_device pointer
  3674. * @ring: radeon_ring structure holding ring information
  3675. *
  3676. * Check if the async DMA engine is locked up (CIK).
  3677. * Returns true if the engine appears to be locked up, false if not.
  3678. */
  3679. bool cik_sdma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  3680. {
  3681. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  3682. u32 mask;
  3683. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  3684. mask = RADEON_RESET_DMA;
  3685. else
  3686. mask = RADEON_RESET_DMA1;
  3687. if (!(reset_mask & mask)) {
  3688. radeon_ring_lockup_update(ring);
  3689. return false;
  3690. }
  3691. /* force ring activities */
  3692. radeon_ring_force_activity(rdev, ring);
  3693. return radeon_ring_test_lockup(rdev, ring);
  3694. }
  3695. /* MC */
  3696. /**
  3697. * cik_mc_program - program the GPU memory controller
  3698. *
  3699. * @rdev: radeon_device pointer
  3700. *
  3701. * Set the location of vram, gart, and AGP in the GPU's
  3702. * physical address space (CIK).
  3703. */
  3704. static void cik_mc_program(struct radeon_device *rdev)
  3705. {
  3706. struct evergreen_mc_save save;
  3707. u32 tmp;
  3708. int i, j;
  3709. /* Initialize HDP */
  3710. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  3711. WREG32((0x2c14 + j), 0x00000000);
  3712. WREG32((0x2c18 + j), 0x00000000);
  3713. WREG32((0x2c1c + j), 0x00000000);
  3714. WREG32((0x2c20 + j), 0x00000000);
  3715. WREG32((0x2c24 + j), 0x00000000);
  3716. }
  3717. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  3718. evergreen_mc_stop(rdev, &save);
  3719. if (radeon_mc_wait_for_idle(rdev)) {
  3720. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3721. }
  3722. /* Lockout access through VGA aperture*/
  3723. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  3724. /* Update configuration */
  3725. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  3726. rdev->mc.vram_start >> 12);
  3727. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  3728. rdev->mc.vram_end >> 12);
  3729. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  3730. rdev->vram_scratch.gpu_addr >> 12);
  3731. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  3732. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  3733. WREG32(MC_VM_FB_LOCATION, tmp);
  3734. /* XXX double check these! */
  3735. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  3736. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  3737. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  3738. WREG32(MC_VM_AGP_BASE, 0);
  3739. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  3740. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  3741. if (radeon_mc_wait_for_idle(rdev)) {
  3742. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3743. }
  3744. evergreen_mc_resume(rdev, &save);
  3745. /* we need to own VRAM, so turn off the VGA renderer here
  3746. * to stop it overwriting our objects */
  3747. rv515_vga_render_disable(rdev);
  3748. }
  3749. /**
  3750. * cik_mc_init - initialize the memory controller driver params
  3751. *
  3752. * @rdev: radeon_device pointer
  3753. *
  3754. * Look up the amount of vram, vram width, and decide how to place
  3755. * vram and gart within the GPU's physical address space (CIK).
  3756. * Returns 0 for success.
  3757. */
  3758. static int cik_mc_init(struct radeon_device *rdev)
  3759. {
  3760. u32 tmp;
  3761. int chansize, numchan;
  3762. /* Get VRAM informations */
  3763. rdev->mc.vram_is_ddr = true;
  3764. tmp = RREG32(MC_ARB_RAMCFG);
  3765. if (tmp & CHANSIZE_MASK) {
  3766. chansize = 64;
  3767. } else {
  3768. chansize = 32;
  3769. }
  3770. tmp = RREG32(MC_SHARED_CHMAP);
  3771. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  3772. case 0:
  3773. default:
  3774. numchan = 1;
  3775. break;
  3776. case 1:
  3777. numchan = 2;
  3778. break;
  3779. case 2:
  3780. numchan = 4;
  3781. break;
  3782. case 3:
  3783. numchan = 8;
  3784. break;
  3785. case 4:
  3786. numchan = 3;
  3787. break;
  3788. case 5:
  3789. numchan = 6;
  3790. break;
  3791. case 6:
  3792. numchan = 10;
  3793. break;
  3794. case 7:
  3795. numchan = 12;
  3796. break;
  3797. case 8:
  3798. numchan = 16;
  3799. break;
  3800. }
  3801. rdev->mc.vram_width = numchan * chansize;
  3802. /* Could aper size report 0 ? */
  3803. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  3804. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  3805. /* size in MB on si */
  3806. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  3807. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  3808. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  3809. si_vram_gtt_location(rdev, &rdev->mc);
  3810. radeon_update_bandwidth_info(rdev);
  3811. return 0;
  3812. }
  3813. /*
  3814. * GART
  3815. * VMID 0 is the physical GPU addresses as used by the kernel.
  3816. * VMIDs 1-15 are used for userspace clients and are handled
  3817. * by the radeon vm/hsa code.
  3818. */
  3819. /**
  3820. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  3821. *
  3822. * @rdev: radeon_device pointer
  3823. *
  3824. * Flush the TLB for the VMID 0 page table (CIK).
  3825. */
  3826. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  3827. {
  3828. /* flush hdp cache */
  3829. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  3830. /* bits 0-15 are the VM contexts0-15 */
  3831. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  3832. }
  3833. /**
  3834. * cik_pcie_gart_enable - gart enable
  3835. *
  3836. * @rdev: radeon_device pointer
  3837. *
  3838. * This sets up the TLBs, programs the page tables for VMID0,
  3839. * sets up the hw for VMIDs 1-15 which are allocated on
  3840. * demand, and sets up the global locations for the LDS, GDS,
  3841. * and GPUVM for FSA64 clients (CIK).
  3842. * Returns 0 for success, errors for failure.
  3843. */
  3844. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  3845. {
  3846. int r, i;
  3847. if (rdev->gart.robj == NULL) {
  3848. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  3849. return -EINVAL;
  3850. }
  3851. r = radeon_gart_table_vram_pin(rdev);
  3852. if (r)
  3853. return r;
  3854. radeon_gart_restore(rdev);
  3855. /* Setup TLB control */
  3856. WREG32(MC_VM_MX_L1_TLB_CNTL,
  3857. (0xA << 7) |
  3858. ENABLE_L1_TLB |
  3859. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  3860. ENABLE_ADVANCED_DRIVER_MODEL |
  3861. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  3862. /* Setup L2 cache */
  3863. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  3864. ENABLE_L2_FRAGMENT_PROCESSING |
  3865. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  3866. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  3867. EFFECTIVE_L2_QUEUE_SIZE(7) |
  3868. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  3869. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  3870. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  3871. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  3872. /* setup context0 */
  3873. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  3874. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  3875. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  3876. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  3877. (u32)(rdev->dummy_page.addr >> 12));
  3878. WREG32(VM_CONTEXT0_CNTL2, 0);
  3879. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  3880. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  3881. WREG32(0x15D4, 0);
  3882. WREG32(0x15D8, 0);
  3883. WREG32(0x15DC, 0);
  3884. /* empty context1-15 */
  3885. /* FIXME start with 4G, once using 2 level pt switch to full
  3886. * vm size space
  3887. */
  3888. /* set vm size, must be a multiple of 4 */
  3889. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  3890. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  3891. for (i = 1; i < 16; i++) {
  3892. if (i < 8)
  3893. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  3894. rdev->gart.table_addr >> 12);
  3895. else
  3896. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  3897. rdev->gart.table_addr >> 12);
  3898. }
  3899. /* enable context1-15 */
  3900. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  3901. (u32)(rdev->dummy_page.addr >> 12));
  3902. WREG32(VM_CONTEXT1_CNTL2, 4);
  3903. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  3904. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3905. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  3906. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3907. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  3908. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3909. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  3910. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3911. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  3912. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3913. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  3914. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3915. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  3916. /* TC cache setup ??? */
  3917. WREG32(TC_CFG_L1_LOAD_POLICY0, 0);
  3918. WREG32(TC_CFG_L1_LOAD_POLICY1, 0);
  3919. WREG32(TC_CFG_L1_STORE_POLICY, 0);
  3920. WREG32(TC_CFG_L2_LOAD_POLICY0, 0);
  3921. WREG32(TC_CFG_L2_LOAD_POLICY1, 0);
  3922. WREG32(TC_CFG_L2_STORE_POLICY0, 0);
  3923. WREG32(TC_CFG_L2_STORE_POLICY1, 0);
  3924. WREG32(TC_CFG_L2_ATOMIC_POLICY, 0);
  3925. WREG32(TC_CFG_L1_VOLATILE, 0);
  3926. WREG32(TC_CFG_L2_VOLATILE, 0);
  3927. if (rdev->family == CHIP_KAVERI) {
  3928. u32 tmp = RREG32(CHUB_CONTROL);
  3929. tmp &= ~BYPASS_VM;
  3930. WREG32(CHUB_CONTROL, tmp);
  3931. }
  3932. /* XXX SH_MEM regs */
  3933. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3934. mutex_lock(&rdev->srbm_mutex);
  3935. for (i = 0; i < 16; i++) {
  3936. cik_srbm_select(rdev, 0, 0, 0, i);
  3937. /* CP and shaders */
  3938. WREG32(SH_MEM_CONFIG, 0);
  3939. WREG32(SH_MEM_APE1_BASE, 1);
  3940. WREG32(SH_MEM_APE1_LIMIT, 0);
  3941. WREG32(SH_MEM_BASES, 0);
  3942. /* SDMA GFX */
  3943. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  3944. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  3945. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  3946. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  3947. /* XXX SDMA RLC - todo */
  3948. }
  3949. cik_srbm_select(rdev, 0, 0, 0, 0);
  3950. mutex_unlock(&rdev->srbm_mutex);
  3951. cik_pcie_gart_tlb_flush(rdev);
  3952. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  3953. (unsigned)(rdev->mc.gtt_size >> 20),
  3954. (unsigned long long)rdev->gart.table_addr);
  3955. rdev->gart.ready = true;
  3956. return 0;
  3957. }
  3958. /**
  3959. * cik_pcie_gart_disable - gart disable
  3960. *
  3961. * @rdev: radeon_device pointer
  3962. *
  3963. * This disables all VM page table (CIK).
  3964. */
  3965. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  3966. {
  3967. /* Disable all tables */
  3968. WREG32(VM_CONTEXT0_CNTL, 0);
  3969. WREG32(VM_CONTEXT1_CNTL, 0);
  3970. /* Setup TLB control */
  3971. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  3972. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  3973. /* Setup L2 cache */
  3974. WREG32(VM_L2_CNTL,
  3975. ENABLE_L2_FRAGMENT_PROCESSING |
  3976. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  3977. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  3978. EFFECTIVE_L2_QUEUE_SIZE(7) |
  3979. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  3980. WREG32(VM_L2_CNTL2, 0);
  3981. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  3982. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  3983. radeon_gart_table_vram_unpin(rdev);
  3984. }
  3985. /**
  3986. * cik_pcie_gart_fini - vm fini callback
  3987. *
  3988. * @rdev: radeon_device pointer
  3989. *
  3990. * Tears down the driver GART/VM setup (CIK).
  3991. */
  3992. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  3993. {
  3994. cik_pcie_gart_disable(rdev);
  3995. radeon_gart_table_vram_free(rdev);
  3996. radeon_gart_fini(rdev);
  3997. }
  3998. /* vm parser */
  3999. /**
  4000. * cik_ib_parse - vm ib_parse callback
  4001. *
  4002. * @rdev: radeon_device pointer
  4003. * @ib: indirect buffer pointer
  4004. *
  4005. * CIK uses hw IB checking so this is a nop (CIK).
  4006. */
  4007. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  4008. {
  4009. return 0;
  4010. }
  4011. /*
  4012. * vm
  4013. * VMID 0 is the physical GPU addresses as used by the kernel.
  4014. * VMIDs 1-15 are used for userspace clients and are handled
  4015. * by the radeon vm/hsa code.
  4016. */
  4017. /**
  4018. * cik_vm_init - cik vm init callback
  4019. *
  4020. * @rdev: radeon_device pointer
  4021. *
  4022. * Inits cik specific vm parameters (number of VMs, base of vram for
  4023. * VMIDs 1-15) (CIK).
  4024. * Returns 0 for success.
  4025. */
  4026. int cik_vm_init(struct radeon_device *rdev)
  4027. {
  4028. /* number of VMs */
  4029. rdev->vm_manager.nvm = 16;
  4030. /* base offset of vram pages */
  4031. if (rdev->flags & RADEON_IS_IGP) {
  4032. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  4033. tmp <<= 22;
  4034. rdev->vm_manager.vram_base_offset = tmp;
  4035. } else
  4036. rdev->vm_manager.vram_base_offset = 0;
  4037. return 0;
  4038. }
  4039. /**
  4040. * cik_vm_fini - cik vm fini callback
  4041. *
  4042. * @rdev: radeon_device pointer
  4043. *
  4044. * Tear down any asic specific VM setup (CIK).
  4045. */
  4046. void cik_vm_fini(struct radeon_device *rdev)
  4047. {
  4048. }
  4049. /**
  4050. * cik_vm_decode_fault - print human readable fault info
  4051. *
  4052. * @rdev: radeon_device pointer
  4053. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  4054. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  4055. *
  4056. * Print human readable fault information (CIK).
  4057. */
  4058. static void cik_vm_decode_fault(struct radeon_device *rdev,
  4059. u32 status, u32 addr, u32 mc_client)
  4060. {
  4061. u32 mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  4062. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  4063. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  4064. char *block = (char *)&mc_client;
  4065. printk("VM fault (0x%02x, vmid %d) at page %u, %s from %s (%d)\n",
  4066. protections, vmid, addr,
  4067. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  4068. block, mc_id);
  4069. }
  4070. /**
  4071. * cik_vm_flush - cik vm flush using the CP
  4072. *
  4073. * @rdev: radeon_device pointer
  4074. *
  4075. * Update the page table base and flush the VM TLB
  4076. * using the CP (CIK).
  4077. */
  4078. void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  4079. {
  4080. struct radeon_ring *ring = &rdev->ring[ridx];
  4081. if (vm == NULL)
  4082. return;
  4083. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4084. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4085. WRITE_DATA_DST_SEL(0)));
  4086. if (vm->id < 8) {
  4087. radeon_ring_write(ring,
  4088. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  4089. } else {
  4090. radeon_ring_write(ring,
  4091. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  4092. }
  4093. radeon_ring_write(ring, 0);
  4094. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  4095. /* update SH_MEM_* regs */
  4096. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4097. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4098. WRITE_DATA_DST_SEL(0)));
  4099. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4100. radeon_ring_write(ring, 0);
  4101. radeon_ring_write(ring, VMID(vm->id));
  4102. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  4103. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4104. WRITE_DATA_DST_SEL(0)));
  4105. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  4106. radeon_ring_write(ring, 0);
  4107. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  4108. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  4109. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  4110. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  4111. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4112. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4113. WRITE_DATA_DST_SEL(0)));
  4114. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4115. radeon_ring_write(ring, 0);
  4116. radeon_ring_write(ring, VMID(0));
  4117. /* HDP flush */
  4118. /* We should be using the WAIT_REG_MEM packet here like in
  4119. * cik_fence_ring_emit(), but it causes the CP to hang in this
  4120. * context...
  4121. */
  4122. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4123. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4124. WRITE_DATA_DST_SEL(0)));
  4125. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  4126. radeon_ring_write(ring, 0);
  4127. radeon_ring_write(ring, 0);
  4128. /* bits 0-15 are the VM contexts0-15 */
  4129. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4130. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4131. WRITE_DATA_DST_SEL(0)));
  4132. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  4133. radeon_ring_write(ring, 0);
  4134. radeon_ring_write(ring, 1 << vm->id);
  4135. /* compute doesn't have PFP */
  4136. if (ridx == RADEON_RING_TYPE_GFX_INDEX) {
  4137. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4138. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4139. radeon_ring_write(ring, 0x0);
  4140. }
  4141. }
  4142. /**
  4143. * cik_vm_set_page - update the page tables using sDMA
  4144. *
  4145. * @rdev: radeon_device pointer
  4146. * @ib: indirect buffer to fill with commands
  4147. * @pe: addr of the page entry
  4148. * @addr: dst addr to write into pe
  4149. * @count: number of page entries to update
  4150. * @incr: increase next addr by incr bytes
  4151. * @flags: access flags
  4152. *
  4153. * Update the page tables using CP or sDMA (CIK).
  4154. */
  4155. void cik_vm_set_page(struct radeon_device *rdev,
  4156. struct radeon_ib *ib,
  4157. uint64_t pe,
  4158. uint64_t addr, unsigned count,
  4159. uint32_t incr, uint32_t flags)
  4160. {
  4161. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  4162. uint64_t value;
  4163. unsigned ndw;
  4164. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  4165. /* CP */
  4166. while (count) {
  4167. ndw = 2 + count * 2;
  4168. if (ndw > 0x3FFE)
  4169. ndw = 0x3FFE;
  4170. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_WRITE_DATA, ndw);
  4171. ib->ptr[ib->length_dw++] = (WRITE_DATA_ENGINE_SEL(0) |
  4172. WRITE_DATA_DST_SEL(1));
  4173. ib->ptr[ib->length_dw++] = pe;
  4174. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  4175. for (; ndw > 2; ndw -= 2, --count, pe += 8) {
  4176. if (flags & RADEON_VM_PAGE_SYSTEM) {
  4177. value = radeon_vm_map_gart(rdev, addr);
  4178. value &= 0xFFFFFFFFFFFFF000ULL;
  4179. } else if (flags & RADEON_VM_PAGE_VALID) {
  4180. value = addr;
  4181. } else {
  4182. value = 0;
  4183. }
  4184. addr += incr;
  4185. value |= r600_flags;
  4186. ib->ptr[ib->length_dw++] = value;
  4187. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  4188. }
  4189. }
  4190. } else {
  4191. /* DMA */
  4192. if (flags & RADEON_VM_PAGE_SYSTEM) {
  4193. while (count) {
  4194. ndw = count * 2;
  4195. if (ndw > 0xFFFFE)
  4196. ndw = 0xFFFFE;
  4197. /* for non-physically contiguous pages (system) */
  4198. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  4199. ib->ptr[ib->length_dw++] = pe;
  4200. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  4201. ib->ptr[ib->length_dw++] = ndw;
  4202. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  4203. if (flags & RADEON_VM_PAGE_SYSTEM) {
  4204. value = radeon_vm_map_gart(rdev, addr);
  4205. value &= 0xFFFFFFFFFFFFF000ULL;
  4206. } else if (flags & RADEON_VM_PAGE_VALID) {
  4207. value = addr;
  4208. } else {
  4209. value = 0;
  4210. }
  4211. addr += incr;
  4212. value |= r600_flags;
  4213. ib->ptr[ib->length_dw++] = value;
  4214. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  4215. }
  4216. }
  4217. } else {
  4218. while (count) {
  4219. ndw = count;
  4220. if (ndw > 0x7FFFF)
  4221. ndw = 0x7FFFF;
  4222. if (flags & RADEON_VM_PAGE_VALID)
  4223. value = addr;
  4224. else
  4225. value = 0;
  4226. /* for physically contiguous pages (vram) */
  4227. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  4228. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  4229. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  4230. ib->ptr[ib->length_dw++] = r600_flags; /* mask */
  4231. ib->ptr[ib->length_dw++] = 0;
  4232. ib->ptr[ib->length_dw++] = value; /* value */
  4233. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  4234. ib->ptr[ib->length_dw++] = incr; /* increment size */
  4235. ib->ptr[ib->length_dw++] = 0;
  4236. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  4237. pe += ndw * 8;
  4238. addr += ndw * incr;
  4239. count -= ndw;
  4240. }
  4241. }
  4242. while (ib->length_dw & 0x7)
  4243. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  4244. }
  4245. }
  4246. /**
  4247. * cik_dma_vm_flush - cik vm flush using sDMA
  4248. *
  4249. * @rdev: radeon_device pointer
  4250. *
  4251. * Update the page table base and flush the VM TLB
  4252. * using sDMA (CIK).
  4253. */
  4254. void cik_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  4255. {
  4256. struct radeon_ring *ring = &rdev->ring[ridx];
  4257. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  4258. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  4259. u32 ref_and_mask;
  4260. if (vm == NULL)
  4261. return;
  4262. if (ridx == R600_RING_TYPE_DMA_INDEX)
  4263. ref_and_mask = SDMA0;
  4264. else
  4265. ref_and_mask = SDMA1;
  4266. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4267. if (vm->id < 8) {
  4268. radeon_ring_write(ring, (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  4269. } else {
  4270. radeon_ring_write(ring, (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  4271. }
  4272. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  4273. /* update SH_MEM_* regs */
  4274. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4275. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4276. radeon_ring_write(ring, VMID(vm->id));
  4277. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4278. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  4279. radeon_ring_write(ring, 0);
  4280. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4281. radeon_ring_write(ring, SH_MEM_CONFIG >> 2);
  4282. radeon_ring_write(ring, 0);
  4283. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4284. radeon_ring_write(ring, SH_MEM_APE1_BASE >> 2);
  4285. radeon_ring_write(ring, 1);
  4286. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4287. radeon_ring_write(ring, SH_MEM_APE1_LIMIT >> 2);
  4288. radeon_ring_write(ring, 0);
  4289. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4290. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4291. radeon_ring_write(ring, VMID(0));
  4292. /* flush HDP */
  4293. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  4294. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
  4295. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
  4296. radeon_ring_write(ring, ref_and_mask); /* REFERENCE */
  4297. radeon_ring_write(ring, ref_and_mask); /* MASK */
  4298. radeon_ring_write(ring, (4 << 16) | 10); /* RETRY_COUNT, POLL_INTERVAL */
  4299. /* flush TLB */
  4300. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4301. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  4302. radeon_ring_write(ring, 1 << vm->id);
  4303. }
  4304. /*
  4305. * RLC
  4306. * The RLC is a multi-purpose microengine that handles a
  4307. * variety of functions, the most important of which is
  4308. * the interrupt controller.
  4309. */
  4310. /**
  4311. * cik_rlc_stop - stop the RLC ME
  4312. *
  4313. * @rdev: radeon_device pointer
  4314. *
  4315. * Halt the RLC ME (MicroEngine) (CIK).
  4316. */
  4317. static void cik_rlc_stop(struct radeon_device *rdev)
  4318. {
  4319. int i, j, k;
  4320. u32 mask, tmp;
  4321. tmp = RREG32(CP_INT_CNTL_RING0);
  4322. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4323. WREG32(CP_INT_CNTL_RING0, tmp);
  4324. RREG32(CB_CGTT_SCLK_CTRL);
  4325. RREG32(CB_CGTT_SCLK_CTRL);
  4326. RREG32(CB_CGTT_SCLK_CTRL);
  4327. RREG32(CB_CGTT_SCLK_CTRL);
  4328. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  4329. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  4330. WREG32(RLC_CNTL, 0);
  4331. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  4332. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  4333. cik_select_se_sh(rdev, i, j);
  4334. for (k = 0; k < rdev->usec_timeout; k++) {
  4335. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  4336. break;
  4337. udelay(1);
  4338. }
  4339. }
  4340. }
  4341. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4342. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  4343. for (k = 0; k < rdev->usec_timeout; k++) {
  4344. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  4345. break;
  4346. udelay(1);
  4347. }
  4348. }
  4349. /**
  4350. * cik_rlc_start - start the RLC ME
  4351. *
  4352. * @rdev: radeon_device pointer
  4353. *
  4354. * Unhalt the RLC ME (MicroEngine) (CIK).
  4355. */
  4356. static void cik_rlc_start(struct radeon_device *rdev)
  4357. {
  4358. u32 tmp;
  4359. WREG32(RLC_CNTL, RLC_ENABLE);
  4360. tmp = RREG32(CP_INT_CNTL_RING0);
  4361. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4362. WREG32(CP_INT_CNTL_RING0, tmp);
  4363. udelay(50);
  4364. }
  4365. /**
  4366. * cik_rlc_resume - setup the RLC hw
  4367. *
  4368. * @rdev: radeon_device pointer
  4369. *
  4370. * Initialize the RLC registers, load the ucode,
  4371. * and start the RLC (CIK).
  4372. * Returns 0 for success, -EINVAL if the ucode is not available.
  4373. */
  4374. static int cik_rlc_resume(struct radeon_device *rdev)
  4375. {
  4376. u32 i, size;
  4377. u32 clear_state_info[3];
  4378. const __be32 *fw_data;
  4379. if (!rdev->rlc_fw)
  4380. return -EINVAL;
  4381. switch (rdev->family) {
  4382. case CHIP_BONAIRE:
  4383. default:
  4384. size = BONAIRE_RLC_UCODE_SIZE;
  4385. break;
  4386. case CHIP_KAVERI:
  4387. size = KV_RLC_UCODE_SIZE;
  4388. break;
  4389. case CHIP_KABINI:
  4390. size = KB_RLC_UCODE_SIZE;
  4391. break;
  4392. }
  4393. cik_rlc_stop(rdev);
  4394. WREG32(GRBM_SOFT_RESET, SOFT_RESET_RLC);
  4395. RREG32(GRBM_SOFT_RESET);
  4396. udelay(50);
  4397. WREG32(GRBM_SOFT_RESET, 0);
  4398. RREG32(GRBM_SOFT_RESET);
  4399. udelay(50);
  4400. WREG32(RLC_LB_CNTR_INIT, 0);
  4401. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  4402. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4403. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  4404. WREG32(RLC_LB_PARAMS, 0x00600408);
  4405. WREG32(RLC_LB_CNTL, 0x80000004);
  4406. WREG32(RLC_MC_CNTL, 0);
  4407. WREG32(RLC_UCODE_CNTL, 0);
  4408. fw_data = (const __be32 *)rdev->rlc_fw->data;
  4409. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4410. for (i = 0; i < size; i++)
  4411. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  4412. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4413. /* XXX */
  4414. clear_state_info[0] = 0;//upper_32_bits(rdev->rlc.save_restore_gpu_addr);
  4415. clear_state_info[1] = 0;//rdev->rlc.save_restore_gpu_addr;
  4416. clear_state_info[2] = 0;//cik_default_size;
  4417. WREG32(RLC_GPM_SCRATCH_ADDR, 0x3d);
  4418. for (i = 0; i < 3; i++)
  4419. WREG32(RLC_GPM_SCRATCH_DATA, clear_state_info[i]);
  4420. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  4421. cik_rlc_start(rdev);
  4422. return 0;
  4423. }
  4424. /*
  4425. * Interrupts
  4426. * Starting with r6xx, interrupts are handled via a ring buffer.
  4427. * Ring buffers are areas of GPU accessible memory that the GPU
  4428. * writes interrupt vectors into and the host reads vectors out of.
  4429. * There is a rptr (read pointer) that determines where the
  4430. * host is currently reading, and a wptr (write pointer)
  4431. * which determines where the GPU has written. When the
  4432. * pointers are equal, the ring is idle. When the GPU
  4433. * writes vectors to the ring buffer, it increments the
  4434. * wptr. When there is an interrupt, the host then starts
  4435. * fetching commands and processing them until the pointers are
  4436. * equal again at which point it updates the rptr.
  4437. */
  4438. /**
  4439. * cik_enable_interrupts - Enable the interrupt ring buffer
  4440. *
  4441. * @rdev: radeon_device pointer
  4442. *
  4443. * Enable the interrupt ring buffer (CIK).
  4444. */
  4445. static void cik_enable_interrupts(struct radeon_device *rdev)
  4446. {
  4447. u32 ih_cntl = RREG32(IH_CNTL);
  4448. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  4449. ih_cntl |= ENABLE_INTR;
  4450. ih_rb_cntl |= IH_RB_ENABLE;
  4451. WREG32(IH_CNTL, ih_cntl);
  4452. WREG32(IH_RB_CNTL, ih_rb_cntl);
  4453. rdev->ih.enabled = true;
  4454. }
  4455. /**
  4456. * cik_disable_interrupts - Disable the interrupt ring buffer
  4457. *
  4458. * @rdev: radeon_device pointer
  4459. *
  4460. * Disable the interrupt ring buffer (CIK).
  4461. */
  4462. static void cik_disable_interrupts(struct radeon_device *rdev)
  4463. {
  4464. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  4465. u32 ih_cntl = RREG32(IH_CNTL);
  4466. ih_rb_cntl &= ~IH_RB_ENABLE;
  4467. ih_cntl &= ~ENABLE_INTR;
  4468. WREG32(IH_RB_CNTL, ih_rb_cntl);
  4469. WREG32(IH_CNTL, ih_cntl);
  4470. /* set rptr, wptr to 0 */
  4471. WREG32(IH_RB_RPTR, 0);
  4472. WREG32(IH_RB_WPTR, 0);
  4473. rdev->ih.enabled = false;
  4474. rdev->ih.rptr = 0;
  4475. }
  4476. /**
  4477. * cik_disable_interrupt_state - Disable all interrupt sources
  4478. *
  4479. * @rdev: radeon_device pointer
  4480. *
  4481. * Clear all interrupt enable bits used by the driver (CIK).
  4482. */
  4483. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  4484. {
  4485. u32 tmp;
  4486. /* gfx ring */
  4487. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4488. /* sdma */
  4489. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  4490. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  4491. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  4492. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  4493. /* compute queues */
  4494. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  4495. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  4496. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  4497. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  4498. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  4499. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  4500. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  4501. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  4502. /* grbm */
  4503. WREG32(GRBM_INT_CNTL, 0);
  4504. /* vline/vblank, etc. */
  4505. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  4506. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  4507. if (rdev->num_crtc >= 4) {
  4508. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  4509. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  4510. }
  4511. if (rdev->num_crtc >= 6) {
  4512. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  4513. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  4514. }
  4515. /* dac hotplug */
  4516. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  4517. /* digital hotplug */
  4518. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4519. WREG32(DC_HPD1_INT_CONTROL, tmp);
  4520. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4521. WREG32(DC_HPD2_INT_CONTROL, tmp);
  4522. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4523. WREG32(DC_HPD3_INT_CONTROL, tmp);
  4524. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4525. WREG32(DC_HPD4_INT_CONTROL, tmp);
  4526. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4527. WREG32(DC_HPD5_INT_CONTROL, tmp);
  4528. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4529. WREG32(DC_HPD6_INT_CONTROL, tmp);
  4530. }
  4531. /**
  4532. * cik_irq_init - init and enable the interrupt ring
  4533. *
  4534. * @rdev: radeon_device pointer
  4535. *
  4536. * Allocate a ring buffer for the interrupt controller,
  4537. * enable the RLC, disable interrupts, enable the IH
  4538. * ring buffer and enable it (CIK).
  4539. * Called at device load and reume.
  4540. * Returns 0 for success, errors for failure.
  4541. */
  4542. static int cik_irq_init(struct radeon_device *rdev)
  4543. {
  4544. int ret = 0;
  4545. int rb_bufsz;
  4546. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  4547. /* allocate ring */
  4548. ret = r600_ih_ring_alloc(rdev);
  4549. if (ret)
  4550. return ret;
  4551. /* disable irqs */
  4552. cik_disable_interrupts(rdev);
  4553. /* init rlc */
  4554. ret = cik_rlc_resume(rdev);
  4555. if (ret) {
  4556. r600_ih_ring_fini(rdev);
  4557. return ret;
  4558. }
  4559. /* setup interrupt control */
  4560. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  4561. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  4562. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  4563. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  4564. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  4565. */
  4566. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  4567. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  4568. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  4569. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  4570. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  4571. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  4572. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  4573. IH_WPTR_OVERFLOW_CLEAR |
  4574. (rb_bufsz << 1));
  4575. if (rdev->wb.enabled)
  4576. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  4577. /* set the writeback address whether it's enabled or not */
  4578. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  4579. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  4580. WREG32(IH_RB_CNTL, ih_rb_cntl);
  4581. /* set rptr, wptr to 0 */
  4582. WREG32(IH_RB_RPTR, 0);
  4583. WREG32(IH_RB_WPTR, 0);
  4584. /* Default settings for IH_CNTL (disabled at first) */
  4585. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  4586. /* RPTR_REARM only works if msi's are enabled */
  4587. if (rdev->msi_enabled)
  4588. ih_cntl |= RPTR_REARM;
  4589. WREG32(IH_CNTL, ih_cntl);
  4590. /* force the active interrupt state to all disabled */
  4591. cik_disable_interrupt_state(rdev);
  4592. pci_set_master(rdev->pdev);
  4593. /* enable irqs */
  4594. cik_enable_interrupts(rdev);
  4595. return ret;
  4596. }
  4597. /**
  4598. * cik_irq_set - enable/disable interrupt sources
  4599. *
  4600. * @rdev: radeon_device pointer
  4601. *
  4602. * Enable interrupt sources on the GPU (vblanks, hpd,
  4603. * etc.) (CIK).
  4604. * Returns 0 for success, errors for failure.
  4605. */
  4606. int cik_irq_set(struct radeon_device *rdev)
  4607. {
  4608. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE |
  4609. PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  4610. u32 cp_m1p0, cp_m1p1, cp_m1p2, cp_m1p3;
  4611. u32 cp_m2p0, cp_m2p1, cp_m2p2, cp_m2p3;
  4612. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  4613. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  4614. u32 grbm_int_cntl = 0;
  4615. u32 dma_cntl, dma_cntl1;
  4616. if (!rdev->irq.installed) {
  4617. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  4618. return -EINVAL;
  4619. }
  4620. /* don't enable anything if the ih is disabled */
  4621. if (!rdev->ih.enabled) {
  4622. cik_disable_interrupts(rdev);
  4623. /* force the active interrupt state to all disabled */
  4624. cik_disable_interrupt_state(rdev);
  4625. return 0;
  4626. }
  4627. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4628. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4629. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4630. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4631. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4632. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4633. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  4634. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  4635. cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4636. cp_m1p1 = RREG32(CP_ME1_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4637. cp_m1p2 = RREG32(CP_ME1_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4638. cp_m1p3 = RREG32(CP_ME1_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4639. cp_m2p0 = RREG32(CP_ME2_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4640. cp_m2p1 = RREG32(CP_ME2_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4641. cp_m2p2 = RREG32(CP_ME2_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4642. cp_m2p3 = RREG32(CP_ME2_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4643. /* enable CP interrupts on all rings */
  4644. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  4645. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  4646. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  4647. }
  4648. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  4649. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  4650. DRM_DEBUG("si_irq_set: sw int cp1\n");
  4651. if (ring->me == 1) {
  4652. switch (ring->pipe) {
  4653. case 0:
  4654. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  4655. break;
  4656. case 1:
  4657. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  4658. break;
  4659. case 2:
  4660. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  4661. break;
  4662. case 3:
  4663. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  4664. break;
  4665. default:
  4666. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  4667. break;
  4668. }
  4669. } else if (ring->me == 2) {
  4670. switch (ring->pipe) {
  4671. case 0:
  4672. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  4673. break;
  4674. case 1:
  4675. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  4676. break;
  4677. case 2:
  4678. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  4679. break;
  4680. case 3:
  4681. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  4682. break;
  4683. default:
  4684. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  4685. break;
  4686. }
  4687. } else {
  4688. DRM_DEBUG("si_irq_set: sw int cp1 invalid me %d\n", ring->me);
  4689. }
  4690. }
  4691. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  4692. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  4693. DRM_DEBUG("si_irq_set: sw int cp2\n");
  4694. if (ring->me == 1) {
  4695. switch (ring->pipe) {
  4696. case 0:
  4697. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  4698. break;
  4699. case 1:
  4700. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  4701. break;
  4702. case 2:
  4703. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  4704. break;
  4705. case 3:
  4706. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  4707. break;
  4708. default:
  4709. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  4710. break;
  4711. }
  4712. } else if (ring->me == 2) {
  4713. switch (ring->pipe) {
  4714. case 0:
  4715. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  4716. break;
  4717. case 1:
  4718. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  4719. break;
  4720. case 2:
  4721. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  4722. break;
  4723. case 3:
  4724. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  4725. break;
  4726. default:
  4727. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  4728. break;
  4729. }
  4730. } else {
  4731. DRM_DEBUG("si_irq_set: sw int cp2 invalid me %d\n", ring->me);
  4732. }
  4733. }
  4734. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  4735. DRM_DEBUG("cik_irq_set: sw int dma\n");
  4736. dma_cntl |= TRAP_ENABLE;
  4737. }
  4738. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  4739. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  4740. dma_cntl1 |= TRAP_ENABLE;
  4741. }
  4742. if (rdev->irq.crtc_vblank_int[0] ||
  4743. atomic_read(&rdev->irq.pflip[0])) {
  4744. DRM_DEBUG("cik_irq_set: vblank 0\n");
  4745. crtc1 |= VBLANK_INTERRUPT_MASK;
  4746. }
  4747. if (rdev->irq.crtc_vblank_int[1] ||
  4748. atomic_read(&rdev->irq.pflip[1])) {
  4749. DRM_DEBUG("cik_irq_set: vblank 1\n");
  4750. crtc2 |= VBLANK_INTERRUPT_MASK;
  4751. }
  4752. if (rdev->irq.crtc_vblank_int[2] ||
  4753. atomic_read(&rdev->irq.pflip[2])) {
  4754. DRM_DEBUG("cik_irq_set: vblank 2\n");
  4755. crtc3 |= VBLANK_INTERRUPT_MASK;
  4756. }
  4757. if (rdev->irq.crtc_vblank_int[3] ||
  4758. atomic_read(&rdev->irq.pflip[3])) {
  4759. DRM_DEBUG("cik_irq_set: vblank 3\n");
  4760. crtc4 |= VBLANK_INTERRUPT_MASK;
  4761. }
  4762. if (rdev->irq.crtc_vblank_int[4] ||
  4763. atomic_read(&rdev->irq.pflip[4])) {
  4764. DRM_DEBUG("cik_irq_set: vblank 4\n");
  4765. crtc5 |= VBLANK_INTERRUPT_MASK;
  4766. }
  4767. if (rdev->irq.crtc_vblank_int[5] ||
  4768. atomic_read(&rdev->irq.pflip[5])) {
  4769. DRM_DEBUG("cik_irq_set: vblank 5\n");
  4770. crtc6 |= VBLANK_INTERRUPT_MASK;
  4771. }
  4772. if (rdev->irq.hpd[0]) {
  4773. DRM_DEBUG("cik_irq_set: hpd 1\n");
  4774. hpd1 |= DC_HPDx_INT_EN;
  4775. }
  4776. if (rdev->irq.hpd[1]) {
  4777. DRM_DEBUG("cik_irq_set: hpd 2\n");
  4778. hpd2 |= DC_HPDx_INT_EN;
  4779. }
  4780. if (rdev->irq.hpd[2]) {
  4781. DRM_DEBUG("cik_irq_set: hpd 3\n");
  4782. hpd3 |= DC_HPDx_INT_EN;
  4783. }
  4784. if (rdev->irq.hpd[3]) {
  4785. DRM_DEBUG("cik_irq_set: hpd 4\n");
  4786. hpd4 |= DC_HPDx_INT_EN;
  4787. }
  4788. if (rdev->irq.hpd[4]) {
  4789. DRM_DEBUG("cik_irq_set: hpd 5\n");
  4790. hpd5 |= DC_HPDx_INT_EN;
  4791. }
  4792. if (rdev->irq.hpd[5]) {
  4793. DRM_DEBUG("cik_irq_set: hpd 6\n");
  4794. hpd6 |= DC_HPDx_INT_EN;
  4795. }
  4796. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  4797. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  4798. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  4799. WREG32(CP_ME1_PIPE0_INT_CNTL, cp_m1p0);
  4800. WREG32(CP_ME1_PIPE1_INT_CNTL, cp_m1p1);
  4801. WREG32(CP_ME1_PIPE2_INT_CNTL, cp_m1p2);
  4802. WREG32(CP_ME1_PIPE3_INT_CNTL, cp_m1p3);
  4803. WREG32(CP_ME2_PIPE0_INT_CNTL, cp_m2p0);
  4804. WREG32(CP_ME2_PIPE1_INT_CNTL, cp_m2p1);
  4805. WREG32(CP_ME2_PIPE2_INT_CNTL, cp_m2p2);
  4806. WREG32(CP_ME2_PIPE3_INT_CNTL, cp_m2p3);
  4807. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  4808. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  4809. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  4810. if (rdev->num_crtc >= 4) {
  4811. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  4812. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  4813. }
  4814. if (rdev->num_crtc >= 6) {
  4815. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  4816. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  4817. }
  4818. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  4819. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  4820. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  4821. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  4822. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  4823. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  4824. return 0;
  4825. }
  4826. /**
  4827. * cik_irq_ack - ack interrupt sources
  4828. *
  4829. * @rdev: radeon_device pointer
  4830. *
  4831. * Ack interrupt sources on the GPU (vblanks, hpd,
  4832. * etc.) (CIK). Certain interrupts sources are sw
  4833. * generated and do not require an explicit ack.
  4834. */
  4835. static inline void cik_irq_ack(struct radeon_device *rdev)
  4836. {
  4837. u32 tmp;
  4838. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  4839. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  4840. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  4841. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  4842. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  4843. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  4844. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  4845. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  4846. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  4847. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  4848. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  4849. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  4850. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  4851. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  4852. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  4853. if (rdev->num_crtc >= 4) {
  4854. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  4855. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  4856. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  4857. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  4858. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  4859. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  4860. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  4861. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  4862. }
  4863. if (rdev->num_crtc >= 6) {
  4864. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  4865. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  4866. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  4867. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  4868. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  4869. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  4870. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  4871. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  4872. }
  4873. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  4874. tmp = RREG32(DC_HPD1_INT_CONTROL);
  4875. tmp |= DC_HPDx_INT_ACK;
  4876. WREG32(DC_HPD1_INT_CONTROL, tmp);
  4877. }
  4878. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  4879. tmp = RREG32(DC_HPD2_INT_CONTROL);
  4880. tmp |= DC_HPDx_INT_ACK;
  4881. WREG32(DC_HPD2_INT_CONTROL, tmp);
  4882. }
  4883. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  4884. tmp = RREG32(DC_HPD3_INT_CONTROL);
  4885. tmp |= DC_HPDx_INT_ACK;
  4886. WREG32(DC_HPD3_INT_CONTROL, tmp);
  4887. }
  4888. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  4889. tmp = RREG32(DC_HPD4_INT_CONTROL);
  4890. tmp |= DC_HPDx_INT_ACK;
  4891. WREG32(DC_HPD4_INT_CONTROL, tmp);
  4892. }
  4893. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  4894. tmp = RREG32(DC_HPD5_INT_CONTROL);
  4895. tmp |= DC_HPDx_INT_ACK;
  4896. WREG32(DC_HPD5_INT_CONTROL, tmp);
  4897. }
  4898. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  4899. tmp = RREG32(DC_HPD5_INT_CONTROL);
  4900. tmp |= DC_HPDx_INT_ACK;
  4901. WREG32(DC_HPD6_INT_CONTROL, tmp);
  4902. }
  4903. }
  4904. /**
  4905. * cik_irq_disable - disable interrupts
  4906. *
  4907. * @rdev: radeon_device pointer
  4908. *
  4909. * Disable interrupts on the hw (CIK).
  4910. */
  4911. static void cik_irq_disable(struct radeon_device *rdev)
  4912. {
  4913. cik_disable_interrupts(rdev);
  4914. /* Wait and acknowledge irq */
  4915. mdelay(1);
  4916. cik_irq_ack(rdev);
  4917. cik_disable_interrupt_state(rdev);
  4918. }
  4919. /**
  4920. * cik_irq_disable - disable interrupts for suspend
  4921. *
  4922. * @rdev: radeon_device pointer
  4923. *
  4924. * Disable interrupts and stop the RLC (CIK).
  4925. * Used for suspend.
  4926. */
  4927. static void cik_irq_suspend(struct radeon_device *rdev)
  4928. {
  4929. cik_irq_disable(rdev);
  4930. cik_rlc_stop(rdev);
  4931. }
  4932. /**
  4933. * cik_irq_fini - tear down interrupt support
  4934. *
  4935. * @rdev: radeon_device pointer
  4936. *
  4937. * Disable interrupts on the hw and free the IH ring
  4938. * buffer (CIK).
  4939. * Used for driver unload.
  4940. */
  4941. static void cik_irq_fini(struct radeon_device *rdev)
  4942. {
  4943. cik_irq_suspend(rdev);
  4944. r600_ih_ring_fini(rdev);
  4945. }
  4946. /**
  4947. * cik_get_ih_wptr - get the IH ring buffer wptr
  4948. *
  4949. * @rdev: radeon_device pointer
  4950. *
  4951. * Get the IH ring buffer wptr from either the register
  4952. * or the writeback memory buffer (CIK). Also check for
  4953. * ring buffer overflow and deal with it.
  4954. * Used by cik_irq_process().
  4955. * Returns the value of the wptr.
  4956. */
  4957. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  4958. {
  4959. u32 wptr, tmp;
  4960. if (rdev->wb.enabled)
  4961. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  4962. else
  4963. wptr = RREG32(IH_RB_WPTR);
  4964. if (wptr & RB_OVERFLOW) {
  4965. /* When a ring buffer overflow happen start parsing interrupt
  4966. * from the last not overwritten vector (wptr + 16). Hopefully
  4967. * this should allow us to catchup.
  4968. */
  4969. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  4970. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  4971. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  4972. tmp = RREG32(IH_RB_CNTL);
  4973. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  4974. WREG32(IH_RB_CNTL, tmp);
  4975. }
  4976. return (wptr & rdev->ih.ptr_mask);
  4977. }
  4978. /* CIK IV Ring
  4979. * Each IV ring entry is 128 bits:
  4980. * [7:0] - interrupt source id
  4981. * [31:8] - reserved
  4982. * [59:32] - interrupt source data
  4983. * [63:60] - reserved
  4984. * [71:64] - RINGID
  4985. * CP:
  4986. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  4987. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  4988. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  4989. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  4990. * PIPE_ID - ME0 0=3D
  4991. * - ME1&2 compute dispatcher (4 pipes each)
  4992. * SDMA:
  4993. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  4994. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  4995. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  4996. * [79:72] - VMID
  4997. * [95:80] - PASID
  4998. * [127:96] - reserved
  4999. */
  5000. /**
  5001. * cik_irq_process - interrupt handler
  5002. *
  5003. * @rdev: radeon_device pointer
  5004. *
  5005. * Interrupt hander (CIK). Walk the IH ring,
  5006. * ack interrupts and schedule work to handle
  5007. * interrupt events.
  5008. * Returns irq process return code.
  5009. */
  5010. int cik_irq_process(struct radeon_device *rdev)
  5011. {
  5012. struct radeon_ring *cp1_ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5013. struct radeon_ring *cp2_ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5014. u32 wptr;
  5015. u32 rptr;
  5016. u32 src_id, src_data, ring_id;
  5017. u8 me_id, pipe_id, queue_id;
  5018. u32 ring_index;
  5019. bool queue_hotplug = false;
  5020. bool queue_reset = false;
  5021. u32 addr, status, mc_client;
  5022. if (!rdev->ih.enabled || rdev->shutdown)
  5023. return IRQ_NONE;
  5024. wptr = cik_get_ih_wptr(rdev);
  5025. restart_ih:
  5026. /* is somebody else already processing irqs? */
  5027. if (atomic_xchg(&rdev->ih.lock, 1))
  5028. return IRQ_NONE;
  5029. rptr = rdev->ih.rptr;
  5030. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  5031. /* Order reading of wptr vs. reading of IH ring data */
  5032. rmb();
  5033. /* display interrupts */
  5034. cik_irq_ack(rdev);
  5035. while (rptr != wptr) {
  5036. /* wptr/rptr are in bytes! */
  5037. ring_index = rptr / 4;
  5038. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  5039. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  5040. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  5041. switch (src_id) {
  5042. case 1: /* D1 vblank/vline */
  5043. switch (src_data) {
  5044. case 0: /* D1 vblank */
  5045. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT) {
  5046. if (rdev->irq.crtc_vblank_int[0]) {
  5047. drm_handle_vblank(rdev->ddev, 0);
  5048. rdev->pm.vblank_sync = true;
  5049. wake_up(&rdev->irq.vblank_queue);
  5050. }
  5051. if (atomic_read(&rdev->irq.pflip[0]))
  5052. radeon_crtc_handle_flip(rdev, 0);
  5053. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  5054. DRM_DEBUG("IH: D1 vblank\n");
  5055. }
  5056. break;
  5057. case 1: /* D1 vline */
  5058. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT) {
  5059. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  5060. DRM_DEBUG("IH: D1 vline\n");
  5061. }
  5062. break;
  5063. default:
  5064. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5065. break;
  5066. }
  5067. break;
  5068. case 2: /* D2 vblank/vline */
  5069. switch (src_data) {
  5070. case 0: /* D2 vblank */
  5071. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  5072. if (rdev->irq.crtc_vblank_int[1]) {
  5073. drm_handle_vblank(rdev->ddev, 1);
  5074. rdev->pm.vblank_sync = true;
  5075. wake_up(&rdev->irq.vblank_queue);
  5076. }
  5077. if (atomic_read(&rdev->irq.pflip[1]))
  5078. radeon_crtc_handle_flip(rdev, 1);
  5079. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  5080. DRM_DEBUG("IH: D2 vblank\n");
  5081. }
  5082. break;
  5083. case 1: /* D2 vline */
  5084. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  5085. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  5086. DRM_DEBUG("IH: D2 vline\n");
  5087. }
  5088. break;
  5089. default:
  5090. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5091. break;
  5092. }
  5093. break;
  5094. case 3: /* D3 vblank/vline */
  5095. switch (src_data) {
  5096. case 0: /* D3 vblank */
  5097. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  5098. if (rdev->irq.crtc_vblank_int[2]) {
  5099. drm_handle_vblank(rdev->ddev, 2);
  5100. rdev->pm.vblank_sync = true;
  5101. wake_up(&rdev->irq.vblank_queue);
  5102. }
  5103. if (atomic_read(&rdev->irq.pflip[2]))
  5104. radeon_crtc_handle_flip(rdev, 2);
  5105. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  5106. DRM_DEBUG("IH: D3 vblank\n");
  5107. }
  5108. break;
  5109. case 1: /* D3 vline */
  5110. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  5111. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  5112. DRM_DEBUG("IH: D3 vline\n");
  5113. }
  5114. break;
  5115. default:
  5116. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5117. break;
  5118. }
  5119. break;
  5120. case 4: /* D4 vblank/vline */
  5121. switch (src_data) {
  5122. case 0: /* D4 vblank */
  5123. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  5124. if (rdev->irq.crtc_vblank_int[3]) {
  5125. drm_handle_vblank(rdev->ddev, 3);
  5126. rdev->pm.vblank_sync = true;
  5127. wake_up(&rdev->irq.vblank_queue);
  5128. }
  5129. if (atomic_read(&rdev->irq.pflip[3]))
  5130. radeon_crtc_handle_flip(rdev, 3);
  5131. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  5132. DRM_DEBUG("IH: D4 vblank\n");
  5133. }
  5134. break;
  5135. case 1: /* D4 vline */
  5136. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  5137. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  5138. DRM_DEBUG("IH: D4 vline\n");
  5139. }
  5140. break;
  5141. default:
  5142. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5143. break;
  5144. }
  5145. break;
  5146. case 5: /* D5 vblank/vline */
  5147. switch (src_data) {
  5148. case 0: /* D5 vblank */
  5149. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  5150. if (rdev->irq.crtc_vblank_int[4]) {
  5151. drm_handle_vblank(rdev->ddev, 4);
  5152. rdev->pm.vblank_sync = true;
  5153. wake_up(&rdev->irq.vblank_queue);
  5154. }
  5155. if (atomic_read(&rdev->irq.pflip[4]))
  5156. radeon_crtc_handle_flip(rdev, 4);
  5157. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  5158. DRM_DEBUG("IH: D5 vblank\n");
  5159. }
  5160. break;
  5161. case 1: /* D5 vline */
  5162. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  5163. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  5164. DRM_DEBUG("IH: D5 vline\n");
  5165. }
  5166. break;
  5167. default:
  5168. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5169. break;
  5170. }
  5171. break;
  5172. case 6: /* D6 vblank/vline */
  5173. switch (src_data) {
  5174. case 0: /* D6 vblank */
  5175. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  5176. if (rdev->irq.crtc_vblank_int[5]) {
  5177. drm_handle_vblank(rdev->ddev, 5);
  5178. rdev->pm.vblank_sync = true;
  5179. wake_up(&rdev->irq.vblank_queue);
  5180. }
  5181. if (atomic_read(&rdev->irq.pflip[5]))
  5182. radeon_crtc_handle_flip(rdev, 5);
  5183. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  5184. DRM_DEBUG("IH: D6 vblank\n");
  5185. }
  5186. break;
  5187. case 1: /* D6 vline */
  5188. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  5189. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  5190. DRM_DEBUG("IH: D6 vline\n");
  5191. }
  5192. break;
  5193. default:
  5194. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5195. break;
  5196. }
  5197. break;
  5198. case 42: /* HPD hotplug */
  5199. switch (src_data) {
  5200. case 0:
  5201. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  5202. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  5203. queue_hotplug = true;
  5204. DRM_DEBUG("IH: HPD1\n");
  5205. }
  5206. break;
  5207. case 1:
  5208. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  5209. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  5210. queue_hotplug = true;
  5211. DRM_DEBUG("IH: HPD2\n");
  5212. }
  5213. break;
  5214. case 2:
  5215. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  5216. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  5217. queue_hotplug = true;
  5218. DRM_DEBUG("IH: HPD3\n");
  5219. }
  5220. break;
  5221. case 3:
  5222. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  5223. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  5224. queue_hotplug = true;
  5225. DRM_DEBUG("IH: HPD4\n");
  5226. }
  5227. break;
  5228. case 4:
  5229. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  5230. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  5231. queue_hotplug = true;
  5232. DRM_DEBUG("IH: HPD5\n");
  5233. }
  5234. break;
  5235. case 5:
  5236. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  5237. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  5238. queue_hotplug = true;
  5239. DRM_DEBUG("IH: HPD6\n");
  5240. }
  5241. break;
  5242. default:
  5243. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5244. break;
  5245. }
  5246. break;
  5247. case 146:
  5248. case 147:
  5249. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  5250. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  5251. mc_client = RREG32(VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  5252. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  5253. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  5254. addr);
  5255. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  5256. status);
  5257. cik_vm_decode_fault(rdev, status, addr, mc_client);
  5258. /* reset addr and status */
  5259. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  5260. break;
  5261. case 176: /* GFX RB CP_INT */
  5262. case 177: /* GFX IB CP_INT */
  5263. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  5264. break;
  5265. case 181: /* CP EOP event */
  5266. DRM_DEBUG("IH: CP EOP\n");
  5267. /* XXX check the bitfield order! */
  5268. me_id = (ring_id & 0x60) >> 5;
  5269. pipe_id = (ring_id & 0x18) >> 3;
  5270. queue_id = (ring_id & 0x7) >> 0;
  5271. switch (me_id) {
  5272. case 0:
  5273. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  5274. break;
  5275. case 1:
  5276. case 2:
  5277. if ((cp1_ring->me == me_id) & (cp1_ring->pipe == pipe_id))
  5278. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  5279. if ((cp2_ring->me == me_id) & (cp2_ring->pipe == pipe_id))
  5280. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  5281. break;
  5282. }
  5283. break;
  5284. case 184: /* CP Privileged reg access */
  5285. DRM_ERROR("Illegal register access in command stream\n");
  5286. /* XXX check the bitfield order! */
  5287. me_id = (ring_id & 0x60) >> 5;
  5288. pipe_id = (ring_id & 0x18) >> 3;
  5289. queue_id = (ring_id & 0x7) >> 0;
  5290. switch (me_id) {
  5291. case 0:
  5292. /* This results in a full GPU reset, but all we need to do is soft
  5293. * reset the CP for gfx
  5294. */
  5295. queue_reset = true;
  5296. break;
  5297. case 1:
  5298. /* XXX compute */
  5299. queue_reset = true;
  5300. break;
  5301. case 2:
  5302. /* XXX compute */
  5303. queue_reset = true;
  5304. break;
  5305. }
  5306. break;
  5307. case 185: /* CP Privileged inst */
  5308. DRM_ERROR("Illegal instruction in command stream\n");
  5309. /* XXX check the bitfield order! */
  5310. me_id = (ring_id & 0x60) >> 5;
  5311. pipe_id = (ring_id & 0x18) >> 3;
  5312. queue_id = (ring_id & 0x7) >> 0;
  5313. switch (me_id) {
  5314. case 0:
  5315. /* This results in a full GPU reset, but all we need to do is soft
  5316. * reset the CP for gfx
  5317. */
  5318. queue_reset = true;
  5319. break;
  5320. case 1:
  5321. /* XXX compute */
  5322. queue_reset = true;
  5323. break;
  5324. case 2:
  5325. /* XXX compute */
  5326. queue_reset = true;
  5327. break;
  5328. }
  5329. break;
  5330. case 224: /* SDMA trap event */
  5331. /* XXX check the bitfield order! */
  5332. me_id = (ring_id & 0x3) >> 0;
  5333. queue_id = (ring_id & 0xc) >> 2;
  5334. DRM_DEBUG("IH: SDMA trap\n");
  5335. switch (me_id) {
  5336. case 0:
  5337. switch (queue_id) {
  5338. case 0:
  5339. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  5340. break;
  5341. case 1:
  5342. /* XXX compute */
  5343. break;
  5344. case 2:
  5345. /* XXX compute */
  5346. break;
  5347. }
  5348. break;
  5349. case 1:
  5350. switch (queue_id) {
  5351. case 0:
  5352. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  5353. break;
  5354. case 1:
  5355. /* XXX compute */
  5356. break;
  5357. case 2:
  5358. /* XXX compute */
  5359. break;
  5360. }
  5361. break;
  5362. }
  5363. break;
  5364. case 241: /* SDMA Privileged inst */
  5365. case 247: /* SDMA Privileged inst */
  5366. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  5367. /* XXX check the bitfield order! */
  5368. me_id = (ring_id & 0x3) >> 0;
  5369. queue_id = (ring_id & 0xc) >> 2;
  5370. switch (me_id) {
  5371. case 0:
  5372. switch (queue_id) {
  5373. case 0:
  5374. queue_reset = true;
  5375. break;
  5376. case 1:
  5377. /* XXX compute */
  5378. queue_reset = true;
  5379. break;
  5380. case 2:
  5381. /* XXX compute */
  5382. queue_reset = true;
  5383. break;
  5384. }
  5385. break;
  5386. case 1:
  5387. switch (queue_id) {
  5388. case 0:
  5389. queue_reset = true;
  5390. break;
  5391. case 1:
  5392. /* XXX compute */
  5393. queue_reset = true;
  5394. break;
  5395. case 2:
  5396. /* XXX compute */
  5397. queue_reset = true;
  5398. break;
  5399. }
  5400. break;
  5401. }
  5402. break;
  5403. case 233: /* GUI IDLE */
  5404. DRM_DEBUG("IH: GUI idle\n");
  5405. break;
  5406. default:
  5407. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5408. break;
  5409. }
  5410. /* wptr/rptr are in bytes! */
  5411. rptr += 16;
  5412. rptr &= rdev->ih.ptr_mask;
  5413. }
  5414. if (queue_hotplug)
  5415. schedule_work(&rdev->hotplug_work);
  5416. if (queue_reset)
  5417. schedule_work(&rdev->reset_work);
  5418. rdev->ih.rptr = rptr;
  5419. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  5420. atomic_set(&rdev->ih.lock, 0);
  5421. /* make sure wptr hasn't changed while processing */
  5422. wptr = cik_get_ih_wptr(rdev);
  5423. if (wptr != rptr)
  5424. goto restart_ih;
  5425. return IRQ_HANDLED;
  5426. }
  5427. /*
  5428. * startup/shutdown callbacks
  5429. */
  5430. /**
  5431. * cik_startup - program the asic to a functional state
  5432. *
  5433. * @rdev: radeon_device pointer
  5434. *
  5435. * Programs the asic to a functional state (CIK).
  5436. * Called by cik_init() and cik_resume().
  5437. * Returns 0 for success, error for failure.
  5438. */
  5439. static int cik_startup(struct radeon_device *rdev)
  5440. {
  5441. struct radeon_ring *ring;
  5442. int r;
  5443. cik_mc_program(rdev);
  5444. if (rdev->flags & RADEON_IS_IGP) {
  5445. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  5446. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  5447. r = cik_init_microcode(rdev);
  5448. if (r) {
  5449. DRM_ERROR("Failed to load firmware!\n");
  5450. return r;
  5451. }
  5452. }
  5453. } else {
  5454. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  5455. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  5456. !rdev->mc_fw) {
  5457. r = cik_init_microcode(rdev);
  5458. if (r) {
  5459. DRM_ERROR("Failed to load firmware!\n");
  5460. return r;
  5461. }
  5462. }
  5463. r = ci_mc_load_microcode(rdev);
  5464. if (r) {
  5465. DRM_ERROR("Failed to load MC firmware!\n");
  5466. return r;
  5467. }
  5468. }
  5469. r = r600_vram_scratch_init(rdev);
  5470. if (r)
  5471. return r;
  5472. r = cik_pcie_gart_enable(rdev);
  5473. if (r)
  5474. return r;
  5475. cik_gpu_init(rdev);
  5476. /* allocate rlc buffers */
  5477. r = si_rlc_init(rdev);
  5478. if (r) {
  5479. DRM_ERROR("Failed to init rlc BOs!\n");
  5480. return r;
  5481. }
  5482. /* allocate wb buffer */
  5483. r = radeon_wb_init(rdev);
  5484. if (r)
  5485. return r;
  5486. /* allocate mec buffers */
  5487. r = cik_mec_init(rdev);
  5488. if (r) {
  5489. DRM_ERROR("Failed to init MEC BOs!\n");
  5490. return r;
  5491. }
  5492. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  5493. if (r) {
  5494. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  5495. return r;
  5496. }
  5497. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  5498. if (r) {
  5499. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  5500. return r;
  5501. }
  5502. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  5503. if (r) {
  5504. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  5505. return r;
  5506. }
  5507. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  5508. if (r) {
  5509. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  5510. return r;
  5511. }
  5512. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  5513. if (r) {
  5514. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  5515. return r;
  5516. }
  5517. r = cik_uvd_resume(rdev);
  5518. if (!r) {
  5519. r = radeon_fence_driver_start_ring(rdev,
  5520. R600_RING_TYPE_UVD_INDEX);
  5521. if (r)
  5522. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  5523. }
  5524. if (r)
  5525. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  5526. /* Enable IRQ */
  5527. if (!rdev->irq.installed) {
  5528. r = radeon_irq_kms_init(rdev);
  5529. if (r)
  5530. return r;
  5531. }
  5532. r = cik_irq_init(rdev);
  5533. if (r) {
  5534. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  5535. radeon_irq_kms_fini(rdev);
  5536. return r;
  5537. }
  5538. cik_irq_set(rdev);
  5539. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  5540. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  5541. CP_RB0_RPTR, CP_RB0_WPTR,
  5542. 0, 0xfffff, RADEON_CP_PACKET2);
  5543. if (r)
  5544. return r;
  5545. /* set up the compute queues */
  5546. /* type-2 packets are deprecated on MEC, use type-3 instead */
  5547. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5548. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  5549. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  5550. 0, 0xfffff, PACKET3(PACKET3_NOP, 0x3FFF));
  5551. if (r)
  5552. return r;
  5553. ring->me = 1; /* first MEC */
  5554. ring->pipe = 0; /* first pipe */
  5555. ring->queue = 0; /* first queue */
  5556. ring->wptr_offs = CIK_WB_CP1_WPTR_OFFSET;
  5557. /* type-2 packets are deprecated on MEC, use type-3 instead */
  5558. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5559. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  5560. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  5561. 0, 0xffffffff, PACKET3(PACKET3_NOP, 0x3FFF));
  5562. if (r)
  5563. return r;
  5564. /* dGPU only have 1 MEC */
  5565. ring->me = 1; /* first MEC */
  5566. ring->pipe = 0; /* first pipe */
  5567. ring->queue = 1; /* second queue */
  5568. ring->wptr_offs = CIK_WB_CP2_WPTR_OFFSET;
  5569. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  5570. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  5571. SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET,
  5572. SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET,
  5573. 2, 0xfffffffc, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  5574. if (r)
  5575. return r;
  5576. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  5577. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  5578. SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET,
  5579. SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET,
  5580. 2, 0xfffffffc, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  5581. if (r)
  5582. return r;
  5583. r = cik_cp_resume(rdev);
  5584. if (r)
  5585. return r;
  5586. r = cik_sdma_resume(rdev);
  5587. if (r)
  5588. return r;
  5589. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  5590. if (ring->ring_size) {
  5591. r = radeon_ring_init(rdev, ring, ring->ring_size,
  5592. R600_WB_UVD_RPTR_OFFSET,
  5593. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  5594. 0, 0xfffff, RADEON_CP_PACKET2);
  5595. if (!r)
  5596. r = r600_uvd_init(rdev);
  5597. if (r)
  5598. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  5599. }
  5600. r = radeon_ib_pool_init(rdev);
  5601. if (r) {
  5602. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  5603. return r;
  5604. }
  5605. r = radeon_vm_manager_init(rdev);
  5606. if (r) {
  5607. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  5608. return r;
  5609. }
  5610. return 0;
  5611. }
  5612. /**
  5613. * cik_resume - resume the asic to a functional state
  5614. *
  5615. * @rdev: radeon_device pointer
  5616. *
  5617. * Programs the asic to a functional state (CIK).
  5618. * Called at resume.
  5619. * Returns 0 for success, error for failure.
  5620. */
  5621. int cik_resume(struct radeon_device *rdev)
  5622. {
  5623. int r;
  5624. /* post card */
  5625. atom_asic_init(rdev->mode_info.atom_context);
  5626. /* init golden registers */
  5627. cik_init_golden_registers(rdev);
  5628. rdev->accel_working = true;
  5629. r = cik_startup(rdev);
  5630. if (r) {
  5631. DRM_ERROR("cik startup failed on resume\n");
  5632. rdev->accel_working = false;
  5633. return r;
  5634. }
  5635. return r;
  5636. }
  5637. /**
  5638. * cik_suspend - suspend the asic
  5639. *
  5640. * @rdev: radeon_device pointer
  5641. *
  5642. * Bring the chip into a state suitable for suspend (CIK).
  5643. * Called at suspend.
  5644. * Returns 0 for success.
  5645. */
  5646. int cik_suspend(struct radeon_device *rdev)
  5647. {
  5648. radeon_vm_manager_fini(rdev);
  5649. cik_cp_enable(rdev, false);
  5650. cik_sdma_enable(rdev, false);
  5651. r600_uvd_stop(rdev);
  5652. radeon_uvd_suspend(rdev);
  5653. cik_irq_suspend(rdev);
  5654. radeon_wb_disable(rdev);
  5655. cik_pcie_gart_disable(rdev);
  5656. return 0;
  5657. }
  5658. /* Plan is to move initialization in that function and use
  5659. * helper function so that radeon_device_init pretty much
  5660. * do nothing more than calling asic specific function. This
  5661. * should also allow to remove a bunch of callback function
  5662. * like vram_info.
  5663. */
  5664. /**
  5665. * cik_init - asic specific driver and hw init
  5666. *
  5667. * @rdev: radeon_device pointer
  5668. *
  5669. * Setup asic specific driver variables and program the hw
  5670. * to a functional state (CIK).
  5671. * Called at driver startup.
  5672. * Returns 0 for success, errors for failure.
  5673. */
  5674. int cik_init(struct radeon_device *rdev)
  5675. {
  5676. struct radeon_ring *ring;
  5677. int r;
  5678. /* Read BIOS */
  5679. if (!radeon_get_bios(rdev)) {
  5680. if (ASIC_IS_AVIVO(rdev))
  5681. return -EINVAL;
  5682. }
  5683. /* Must be an ATOMBIOS */
  5684. if (!rdev->is_atom_bios) {
  5685. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  5686. return -EINVAL;
  5687. }
  5688. r = radeon_atombios_init(rdev);
  5689. if (r)
  5690. return r;
  5691. /* Post card if necessary */
  5692. if (!radeon_card_posted(rdev)) {
  5693. if (!rdev->bios) {
  5694. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  5695. return -EINVAL;
  5696. }
  5697. DRM_INFO("GPU not posted. posting now...\n");
  5698. atom_asic_init(rdev->mode_info.atom_context);
  5699. }
  5700. /* init golden registers */
  5701. cik_init_golden_registers(rdev);
  5702. /* Initialize scratch registers */
  5703. cik_scratch_init(rdev);
  5704. /* Initialize surface registers */
  5705. radeon_surface_init(rdev);
  5706. /* Initialize clocks */
  5707. radeon_get_clock_info(rdev->ddev);
  5708. /* Fence driver */
  5709. r = radeon_fence_driver_init(rdev);
  5710. if (r)
  5711. return r;
  5712. /* initialize memory controller */
  5713. r = cik_mc_init(rdev);
  5714. if (r)
  5715. return r;
  5716. /* Memory manager */
  5717. r = radeon_bo_init(rdev);
  5718. if (r)
  5719. return r;
  5720. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  5721. ring->ring_obj = NULL;
  5722. r600_ring_init(rdev, ring, 1024 * 1024);
  5723. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5724. ring->ring_obj = NULL;
  5725. r600_ring_init(rdev, ring, 1024 * 1024);
  5726. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  5727. if (r)
  5728. return r;
  5729. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5730. ring->ring_obj = NULL;
  5731. r600_ring_init(rdev, ring, 1024 * 1024);
  5732. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  5733. if (r)
  5734. return r;
  5735. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  5736. ring->ring_obj = NULL;
  5737. r600_ring_init(rdev, ring, 256 * 1024);
  5738. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  5739. ring->ring_obj = NULL;
  5740. r600_ring_init(rdev, ring, 256 * 1024);
  5741. r = radeon_uvd_init(rdev);
  5742. if (!r) {
  5743. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  5744. ring->ring_obj = NULL;
  5745. r600_ring_init(rdev, ring, 4096);
  5746. }
  5747. rdev->ih.ring_obj = NULL;
  5748. r600_ih_ring_init(rdev, 64 * 1024);
  5749. r = r600_pcie_gart_init(rdev);
  5750. if (r)
  5751. return r;
  5752. rdev->accel_working = true;
  5753. r = cik_startup(rdev);
  5754. if (r) {
  5755. dev_err(rdev->dev, "disabling GPU acceleration\n");
  5756. cik_cp_fini(rdev);
  5757. cik_sdma_fini(rdev);
  5758. cik_irq_fini(rdev);
  5759. si_rlc_fini(rdev);
  5760. cik_mec_fini(rdev);
  5761. radeon_wb_fini(rdev);
  5762. radeon_ib_pool_fini(rdev);
  5763. radeon_vm_manager_fini(rdev);
  5764. radeon_irq_kms_fini(rdev);
  5765. cik_pcie_gart_fini(rdev);
  5766. rdev->accel_working = false;
  5767. }
  5768. /* Don't start up if the MC ucode is missing.
  5769. * The default clocks and voltages before the MC ucode
  5770. * is loaded are not suffient for advanced operations.
  5771. */
  5772. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  5773. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  5774. return -EINVAL;
  5775. }
  5776. return 0;
  5777. }
  5778. /**
  5779. * cik_fini - asic specific driver and hw fini
  5780. *
  5781. * @rdev: radeon_device pointer
  5782. *
  5783. * Tear down the asic specific driver variables and program the hw
  5784. * to an idle state (CIK).
  5785. * Called at driver unload.
  5786. */
  5787. void cik_fini(struct radeon_device *rdev)
  5788. {
  5789. cik_cp_fini(rdev);
  5790. cik_sdma_fini(rdev);
  5791. cik_irq_fini(rdev);
  5792. si_rlc_fini(rdev);
  5793. cik_mec_fini(rdev);
  5794. radeon_wb_fini(rdev);
  5795. radeon_vm_manager_fini(rdev);
  5796. radeon_ib_pool_fini(rdev);
  5797. radeon_irq_kms_fini(rdev);
  5798. r600_uvd_stop(rdev);
  5799. radeon_uvd_fini(rdev);
  5800. cik_pcie_gart_fini(rdev);
  5801. r600_vram_scratch_fini(rdev);
  5802. radeon_gem_fini(rdev);
  5803. radeon_fence_driver_fini(rdev);
  5804. radeon_bo_fini(rdev);
  5805. radeon_atombios_fini(rdev);
  5806. kfree(rdev->bios);
  5807. rdev->bios = NULL;
  5808. }
  5809. /* display watermark setup */
  5810. /**
  5811. * dce8_line_buffer_adjust - Set up the line buffer
  5812. *
  5813. * @rdev: radeon_device pointer
  5814. * @radeon_crtc: the selected display controller
  5815. * @mode: the current display mode on the selected display
  5816. * controller
  5817. *
  5818. * Setup up the line buffer allocation for
  5819. * the selected display controller (CIK).
  5820. * Returns the line buffer size in pixels.
  5821. */
  5822. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  5823. struct radeon_crtc *radeon_crtc,
  5824. struct drm_display_mode *mode)
  5825. {
  5826. u32 tmp;
  5827. /*
  5828. * Line Buffer Setup
  5829. * There are 6 line buffers, one for each display controllers.
  5830. * There are 3 partitions per LB. Select the number of partitions
  5831. * to enable based on the display width. For display widths larger
  5832. * than 4096, you need use to use 2 display controllers and combine
  5833. * them using the stereo blender.
  5834. */
  5835. if (radeon_crtc->base.enabled && mode) {
  5836. if (mode->crtc_hdisplay < 1920)
  5837. tmp = 1;
  5838. else if (mode->crtc_hdisplay < 2560)
  5839. tmp = 2;
  5840. else if (mode->crtc_hdisplay < 4096)
  5841. tmp = 0;
  5842. else {
  5843. DRM_DEBUG_KMS("Mode too big for LB!\n");
  5844. tmp = 0;
  5845. }
  5846. } else
  5847. tmp = 1;
  5848. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  5849. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  5850. if (radeon_crtc->base.enabled && mode) {
  5851. switch (tmp) {
  5852. case 0:
  5853. default:
  5854. return 4096 * 2;
  5855. case 1:
  5856. return 1920 * 2;
  5857. case 2:
  5858. return 2560 * 2;
  5859. }
  5860. }
  5861. /* controller not enabled, so no lb used */
  5862. return 0;
  5863. }
  5864. /**
  5865. * cik_get_number_of_dram_channels - get the number of dram channels
  5866. *
  5867. * @rdev: radeon_device pointer
  5868. *
  5869. * Look up the number of video ram channels (CIK).
  5870. * Used for display watermark bandwidth calculations
  5871. * Returns the number of dram channels
  5872. */
  5873. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  5874. {
  5875. u32 tmp = RREG32(MC_SHARED_CHMAP);
  5876. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  5877. case 0:
  5878. default:
  5879. return 1;
  5880. case 1:
  5881. return 2;
  5882. case 2:
  5883. return 4;
  5884. case 3:
  5885. return 8;
  5886. case 4:
  5887. return 3;
  5888. case 5:
  5889. return 6;
  5890. case 6:
  5891. return 10;
  5892. case 7:
  5893. return 12;
  5894. case 8:
  5895. return 16;
  5896. }
  5897. }
  5898. struct dce8_wm_params {
  5899. u32 dram_channels; /* number of dram channels */
  5900. u32 yclk; /* bandwidth per dram data pin in kHz */
  5901. u32 sclk; /* engine clock in kHz */
  5902. u32 disp_clk; /* display clock in kHz */
  5903. u32 src_width; /* viewport width */
  5904. u32 active_time; /* active display time in ns */
  5905. u32 blank_time; /* blank time in ns */
  5906. bool interlaced; /* mode is interlaced */
  5907. fixed20_12 vsc; /* vertical scale ratio */
  5908. u32 num_heads; /* number of active crtcs */
  5909. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  5910. u32 lb_size; /* line buffer allocated to pipe */
  5911. u32 vtaps; /* vertical scaler taps */
  5912. };
  5913. /**
  5914. * dce8_dram_bandwidth - get the dram bandwidth
  5915. *
  5916. * @wm: watermark calculation data
  5917. *
  5918. * Calculate the raw dram bandwidth (CIK).
  5919. * Used for display watermark bandwidth calculations
  5920. * Returns the dram bandwidth in MBytes/s
  5921. */
  5922. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  5923. {
  5924. /* Calculate raw DRAM Bandwidth */
  5925. fixed20_12 dram_efficiency; /* 0.7 */
  5926. fixed20_12 yclk, dram_channels, bandwidth;
  5927. fixed20_12 a;
  5928. a.full = dfixed_const(1000);
  5929. yclk.full = dfixed_const(wm->yclk);
  5930. yclk.full = dfixed_div(yclk, a);
  5931. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  5932. a.full = dfixed_const(10);
  5933. dram_efficiency.full = dfixed_const(7);
  5934. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  5935. bandwidth.full = dfixed_mul(dram_channels, yclk);
  5936. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  5937. return dfixed_trunc(bandwidth);
  5938. }
  5939. /**
  5940. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  5941. *
  5942. * @wm: watermark calculation data
  5943. *
  5944. * Calculate the dram bandwidth used for display (CIK).
  5945. * Used for display watermark bandwidth calculations
  5946. * Returns the dram bandwidth for display in MBytes/s
  5947. */
  5948. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  5949. {
  5950. /* Calculate DRAM Bandwidth and the part allocated to display. */
  5951. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  5952. fixed20_12 yclk, dram_channels, bandwidth;
  5953. fixed20_12 a;
  5954. a.full = dfixed_const(1000);
  5955. yclk.full = dfixed_const(wm->yclk);
  5956. yclk.full = dfixed_div(yclk, a);
  5957. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  5958. a.full = dfixed_const(10);
  5959. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  5960. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  5961. bandwidth.full = dfixed_mul(dram_channels, yclk);
  5962. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  5963. return dfixed_trunc(bandwidth);
  5964. }
  5965. /**
  5966. * dce8_data_return_bandwidth - get the data return bandwidth
  5967. *
  5968. * @wm: watermark calculation data
  5969. *
  5970. * Calculate the data return bandwidth used for display (CIK).
  5971. * Used for display watermark bandwidth calculations
  5972. * Returns the data return bandwidth in MBytes/s
  5973. */
  5974. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  5975. {
  5976. /* Calculate the display Data return Bandwidth */
  5977. fixed20_12 return_efficiency; /* 0.8 */
  5978. fixed20_12 sclk, bandwidth;
  5979. fixed20_12 a;
  5980. a.full = dfixed_const(1000);
  5981. sclk.full = dfixed_const(wm->sclk);
  5982. sclk.full = dfixed_div(sclk, a);
  5983. a.full = dfixed_const(10);
  5984. return_efficiency.full = dfixed_const(8);
  5985. return_efficiency.full = dfixed_div(return_efficiency, a);
  5986. a.full = dfixed_const(32);
  5987. bandwidth.full = dfixed_mul(a, sclk);
  5988. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  5989. return dfixed_trunc(bandwidth);
  5990. }
  5991. /**
  5992. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  5993. *
  5994. * @wm: watermark calculation data
  5995. *
  5996. * Calculate the dmif bandwidth used for display (CIK).
  5997. * Used for display watermark bandwidth calculations
  5998. * Returns the dmif bandwidth in MBytes/s
  5999. */
  6000. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  6001. {
  6002. /* Calculate the DMIF Request Bandwidth */
  6003. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  6004. fixed20_12 disp_clk, bandwidth;
  6005. fixed20_12 a, b;
  6006. a.full = dfixed_const(1000);
  6007. disp_clk.full = dfixed_const(wm->disp_clk);
  6008. disp_clk.full = dfixed_div(disp_clk, a);
  6009. a.full = dfixed_const(32);
  6010. b.full = dfixed_mul(a, disp_clk);
  6011. a.full = dfixed_const(10);
  6012. disp_clk_request_efficiency.full = dfixed_const(8);
  6013. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  6014. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  6015. return dfixed_trunc(bandwidth);
  6016. }
  6017. /**
  6018. * dce8_available_bandwidth - get the min available bandwidth
  6019. *
  6020. * @wm: watermark calculation data
  6021. *
  6022. * Calculate the min available bandwidth used for display (CIK).
  6023. * Used for display watermark bandwidth calculations
  6024. * Returns the min available bandwidth in MBytes/s
  6025. */
  6026. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  6027. {
  6028. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  6029. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  6030. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  6031. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  6032. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  6033. }
  6034. /**
  6035. * dce8_average_bandwidth - get the average available bandwidth
  6036. *
  6037. * @wm: watermark calculation data
  6038. *
  6039. * Calculate the average available bandwidth used for display (CIK).
  6040. * Used for display watermark bandwidth calculations
  6041. * Returns the average available bandwidth in MBytes/s
  6042. */
  6043. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  6044. {
  6045. /* Calculate the display mode Average Bandwidth
  6046. * DisplayMode should contain the source and destination dimensions,
  6047. * timing, etc.
  6048. */
  6049. fixed20_12 bpp;
  6050. fixed20_12 line_time;
  6051. fixed20_12 src_width;
  6052. fixed20_12 bandwidth;
  6053. fixed20_12 a;
  6054. a.full = dfixed_const(1000);
  6055. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  6056. line_time.full = dfixed_div(line_time, a);
  6057. bpp.full = dfixed_const(wm->bytes_per_pixel);
  6058. src_width.full = dfixed_const(wm->src_width);
  6059. bandwidth.full = dfixed_mul(src_width, bpp);
  6060. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  6061. bandwidth.full = dfixed_div(bandwidth, line_time);
  6062. return dfixed_trunc(bandwidth);
  6063. }
  6064. /**
  6065. * dce8_latency_watermark - get the latency watermark
  6066. *
  6067. * @wm: watermark calculation data
  6068. *
  6069. * Calculate the latency watermark (CIK).
  6070. * Used for display watermark bandwidth calculations
  6071. * Returns the latency watermark in ns
  6072. */
  6073. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  6074. {
  6075. /* First calculate the latency in ns */
  6076. u32 mc_latency = 2000; /* 2000 ns. */
  6077. u32 available_bandwidth = dce8_available_bandwidth(wm);
  6078. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  6079. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  6080. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  6081. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  6082. (wm->num_heads * cursor_line_pair_return_time);
  6083. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  6084. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  6085. u32 tmp, dmif_size = 12288;
  6086. fixed20_12 a, b, c;
  6087. if (wm->num_heads == 0)
  6088. return 0;
  6089. a.full = dfixed_const(2);
  6090. b.full = dfixed_const(1);
  6091. if ((wm->vsc.full > a.full) ||
  6092. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  6093. (wm->vtaps >= 5) ||
  6094. ((wm->vsc.full >= a.full) && wm->interlaced))
  6095. max_src_lines_per_dst_line = 4;
  6096. else
  6097. max_src_lines_per_dst_line = 2;
  6098. a.full = dfixed_const(available_bandwidth);
  6099. b.full = dfixed_const(wm->num_heads);
  6100. a.full = dfixed_div(a, b);
  6101. b.full = dfixed_const(mc_latency + 512);
  6102. c.full = dfixed_const(wm->disp_clk);
  6103. b.full = dfixed_div(b, c);
  6104. c.full = dfixed_const(dmif_size);
  6105. b.full = dfixed_div(c, b);
  6106. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  6107. b.full = dfixed_const(1000);
  6108. c.full = dfixed_const(wm->disp_clk);
  6109. b.full = dfixed_div(c, b);
  6110. c.full = dfixed_const(wm->bytes_per_pixel);
  6111. b.full = dfixed_mul(b, c);
  6112. lb_fill_bw = min(tmp, dfixed_trunc(b));
  6113. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  6114. b.full = dfixed_const(1000);
  6115. c.full = dfixed_const(lb_fill_bw);
  6116. b.full = dfixed_div(c, b);
  6117. a.full = dfixed_div(a, b);
  6118. line_fill_time = dfixed_trunc(a);
  6119. if (line_fill_time < wm->active_time)
  6120. return latency;
  6121. else
  6122. return latency + (line_fill_time - wm->active_time);
  6123. }
  6124. /**
  6125. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  6126. * average and available dram bandwidth
  6127. *
  6128. * @wm: watermark calculation data
  6129. *
  6130. * Check if the display average bandwidth fits in the display
  6131. * dram bandwidth (CIK).
  6132. * Used for display watermark bandwidth calculations
  6133. * Returns true if the display fits, false if not.
  6134. */
  6135. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  6136. {
  6137. if (dce8_average_bandwidth(wm) <=
  6138. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  6139. return true;
  6140. else
  6141. return false;
  6142. }
  6143. /**
  6144. * dce8_average_bandwidth_vs_available_bandwidth - check
  6145. * average and available bandwidth
  6146. *
  6147. * @wm: watermark calculation data
  6148. *
  6149. * Check if the display average bandwidth fits in the display
  6150. * available bandwidth (CIK).
  6151. * Used for display watermark bandwidth calculations
  6152. * Returns true if the display fits, false if not.
  6153. */
  6154. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  6155. {
  6156. if (dce8_average_bandwidth(wm) <=
  6157. (dce8_available_bandwidth(wm) / wm->num_heads))
  6158. return true;
  6159. else
  6160. return false;
  6161. }
  6162. /**
  6163. * dce8_check_latency_hiding - check latency hiding
  6164. *
  6165. * @wm: watermark calculation data
  6166. *
  6167. * Check latency hiding (CIK).
  6168. * Used for display watermark bandwidth calculations
  6169. * Returns true if the display fits, false if not.
  6170. */
  6171. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  6172. {
  6173. u32 lb_partitions = wm->lb_size / wm->src_width;
  6174. u32 line_time = wm->active_time + wm->blank_time;
  6175. u32 latency_tolerant_lines;
  6176. u32 latency_hiding;
  6177. fixed20_12 a;
  6178. a.full = dfixed_const(1);
  6179. if (wm->vsc.full > a.full)
  6180. latency_tolerant_lines = 1;
  6181. else {
  6182. if (lb_partitions <= (wm->vtaps + 1))
  6183. latency_tolerant_lines = 1;
  6184. else
  6185. latency_tolerant_lines = 2;
  6186. }
  6187. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  6188. if (dce8_latency_watermark(wm) <= latency_hiding)
  6189. return true;
  6190. else
  6191. return false;
  6192. }
  6193. /**
  6194. * dce8_program_watermarks - program display watermarks
  6195. *
  6196. * @rdev: radeon_device pointer
  6197. * @radeon_crtc: the selected display controller
  6198. * @lb_size: line buffer size
  6199. * @num_heads: number of display controllers in use
  6200. *
  6201. * Calculate and program the display watermarks for the
  6202. * selected display controller (CIK).
  6203. */
  6204. static void dce8_program_watermarks(struct radeon_device *rdev,
  6205. struct radeon_crtc *radeon_crtc,
  6206. u32 lb_size, u32 num_heads)
  6207. {
  6208. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  6209. struct dce8_wm_params wm_low, wm_high;
  6210. u32 pixel_period;
  6211. u32 line_time = 0;
  6212. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  6213. u32 tmp, wm_mask;
  6214. if (radeon_crtc->base.enabled && num_heads && mode) {
  6215. pixel_period = 1000000 / (u32)mode->clock;
  6216. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  6217. /* watermark for high clocks */
  6218. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  6219. rdev->pm.dpm_enabled) {
  6220. wm_high.yclk =
  6221. radeon_dpm_get_mclk(rdev, false) * 10;
  6222. wm_high.sclk =
  6223. radeon_dpm_get_sclk(rdev, false) * 10;
  6224. } else {
  6225. wm_high.yclk = rdev->pm.current_mclk * 10;
  6226. wm_high.sclk = rdev->pm.current_sclk * 10;
  6227. }
  6228. wm_high.disp_clk = mode->clock;
  6229. wm_high.src_width = mode->crtc_hdisplay;
  6230. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  6231. wm_high.blank_time = line_time - wm_high.active_time;
  6232. wm_high.interlaced = false;
  6233. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  6234. wm_high.interlaced = true;
  6235. wm_high.vsc = radeon_crtc->vsc;
  6236. wm_high.vtaps = 1;
  6237. if (radeon_crtc->rmx_type != RMX_OFF)
  6238. wm_high.vtaps = 2;
  6239. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  6240. wm_high.lb_size = lb_size;
  6241. wm_high.dram_channels = cik_get_number_of_dram_channels(rdev);
  6242. wm_high.num_heads = num_heads;
  6243. /* set for high clocks */
  6244. latency_watermark_a = min(dce8_latency_watermark(&wm_high), (u32)65535);
  6245. /* possibly force display priority to high */
  6246. /* should really do this at mode validation time... */
  6247. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  6248. !dce8_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  6249. !dce8_check_latency_hiding(&wm_high) ||
  6250. (rdev->disp_priority == 2)) {
  6251. DRM_DEBUG_KMS("force priority to high\n");
  6252. }
  6253. /* watermark for low clocks */
  6254. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  6255. rdev->pm.dpm_enabled) {
  6256. wm_low.yclk =
  6257. radeon_dpm_get_mclk(rdev, true) * 10;
  6258. wm_low.sclk =
  6259. radeon_dpm_get_sclk(rdev, true) * 10;
  6260. } else {
  6261. wm_low.yclk = rdev->pm.current_mclk * 10;
  6262. wm_low.sclk = rdev->pm.current_sclk * 10;
  6263. }
  6264. wm_low.disp_clk = mode->clock;
  6265. wm_low.src_width = mode->crtc_hdisplay;
  6266. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  6267. wm_low.blank_time = line_time - wm_low.active_time;
  6268. wm_low.interlaced = false;
  6269. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  6270. wm_low.interlaced = true;
  6271. wm_low.vsc = radeon_crtc->vsc;
  6272. wm_low.vtaps = 1;
  6273. if (radeon_crtc->rmx_type != RMX_OFF)
  6274. wm_low.vtaps = 2;
  6275. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  6276. wm_low.lb_size = lb_size;
  6277. wm_low.dram_channels = cik_get_number_of_dram_channels(rdev);
  6278. wm_low.num_heads = num_heads;
  6279. /* set for low clocks */
  6280. latency_watermark_b = min(dce8_latency_watermark(&wm_low), (u32)65535);
  6281. /* possibly force display priority to high */
  6282. /* should really do this at mode validation time... */
  6283. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  6284. !dce8_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  6285. !dce8_check_latency_hiding(&wm_low) ||
  6286. (rdev->disp_priority == 2)) {
  6287. DRM_DEBUG_KMS("force priority to high\n");
  6288. }
  6289. }
  6290. /* select wm A */
  6291. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  6292. tmp = wm_mask;
  6293. tmp &= ~LATENCY_WATERMARK_MASK(3);
  6294. tmp |= LATENCY_WATERMARK_MASK(1);
  6295. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  6296. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  6297. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  6298. LATENCY_HIGH_WATERMARK(line_time)));
  6299. /* select wm B */
  6300. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  6301. tmp &= ~LATENCY_WATERMARK_MASK(3);
  6302. tmp |= LATENCY_WATERMARK_MASK(2);
  6303. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  6304. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  6305. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  6306. LATENCY_HIGH_WATERMARK(line_time)));
  6307. /* restore original selection */
  6308. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  6309. /* save values for DPM */
  6310. radeon_crtc->line_time = line_time;
  6311. radeon_crtc->wm_high = latency_watermark_a;
  6312. radeon_crtc->wm_low = latency_watermark_b;
  6313. }
  6314. /**
  6315. * dce8_bandwidth_update - program display watermarks
  6316. *
  6317. * @rdev: radeon_device pointer
  6318. *
  6319. * Calculate and program the display watermarks and line
  6320. * buffer allocation (CIK).
  6321. */
  6322. void dce8_bandwidth_update(struct radeon_device *rdev)
  6323. {
  6324. struct drm_display_mode *mode = NULL;
  6325. u32 num_heads = 0, lb_size;
  6326. int i;
  6327. radeon_update_display_priority(rdev);
  6328. for (i = 0; i < rdev->num_crtc; i++) {
  6329. if (rdev->mode_info.crtcs[i]->base.enabled)
  6330. num_heads++;
  6331. }
  6332. for (i = 0; i < rdev->num_crtc; i++) {
  6333. mode = &rdev->mode_info.crtcs[i]->base.mode;
  6334. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  6335. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  6336. }
  6337. }
  6338. /**
  6339. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  6340. *
  6341. * @rdev: radeon_device pointer
  6342. *
  6343. * Fetches a GPU clock counter snapshot (SI).
  6344. * Returns the 64 bit clock counter snapshot.
  6345. */
  6346. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  6347. {
  6348. uint64_t clock;
  6349. mutex_lock(&rdev->gpu_clock_mutex);
  6350. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  6351. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  6352. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  6353. mutex_unlock(&rdev->gpu_clock_mutex);
  6354. return clock;
  6355. }
  6356. static int cik_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  6357. u32 cntl_reg, u32 status_reg)
  6358. {
  6359. int r, i;
  6360. struct atom_clock_dividers dividers;
  6361. uint32_t tmp;
  6362. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  6363. clock, false, &dividers);
  6364. if (r)
  6365. return r;
  6366. tmp = RREG32_SMC(cntl_reg);
  6367. tmp &= ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK);
  6368. tmp |= dividers.post_divider;
  6369. WREG32_SMC(cntl_reg, tmp);
  6370. for (i = 0; i < 100; i++) {
  6371. if (RREG32_SMC(status_reg) & DCLK_STATUS)
  6372. break;
  6373. mdelay(10);
  6374. }
  6375. if (i == 100)
  6376. return -ETIMEDOUT;
  6377. return 0;
  6378. }
  6379. int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  6380. {
  6381. int r = 0;
  6382. r = cik_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  6383. if (r)
  6384. return r;
  6385. r = cik_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  6386. return r;
  6387. }
  6388. int cik_uvd_resume(struct radeon_device *rdev)
  6389. {
  6390. uint64_t addr;
  6391. uint32_t size;
  6392. int r;
  6393. r = radeon_uvd_resume(rdev);
  6394. if (r)
  6395. return r;
  6396. /* programm the VCPU memory controller bits 0-27 */
  6397. addr = rdev->uvd.gpu_addr >> 3;
  6398. size = RADEON_GPU_PAGE_ALIGN(rdev->uvd_fw->size + 4) >> 3;
  6399. WREG32(UVD_VCPU_CACHE_OFFSET0, addr);
  6400. WREG32(UVD_VCPU_CACHE_SIZE0, size);
  6401. addr += size;
  6402. size = RADEON_UVD_STACK_SIZE >> 3;
  6403. WREG32(UVD_VCPU_CACHE_OFFSET1, addr);
  6404. WREG32(UVD_VCPU_CACHE_SIZE1, size);
  6405. addr += size;
  6406. size = RADEON_UVD_HEAP_SIZE >> 3;
  6407. WREG32(UVD_VCPU_CACHE_OFFSET2, addr);
  6408. WREG32(UVD_VCPU_CACHE_SIZE2, size);
  6409. /* bits 28-31 */
  6410. addr = (rdev->uvd.gpu_addr >> 28) & 0xF;
  6411. WREG32(UVD_LMI_ADDR_EXT, (addr << 12) | (addr << 0));
  6412. /* bits 32-39 */
  6413. addr = (rdev->uvd.gpu_addr >> 32) & 0xFF;
  6414. WREG32(UVD_LMI_EXT40_ADDR, addr | (0x9 << 16) | (0x1 << 31));
  6415. return 0;
  6416. }