ipath_driver.c 69 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419
  1. /*
  2. * Copyright (c) 2006, 2007 QLogic Corporation. All rights reserved.
  3. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/spinlock.h>
  34. #include <linux/idr.h>
  35. #include <linux/pci.h>
  36. #include <linux/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/vmalloc.h>
  40. #include "ipath_kernel.h"
  41. #include "ipath_verbs.h"
  42. #include "ipath_common.h"
  43. static void ipath_update_pio_bufs(struct ipath_devdata *);
  44. const char *ipath_get_unit_name(int unit)
  45. {
  46. static char iname[16];
  47. snprintf(iname, sizeof iname, "infinipath%u", unit);
  48. return iname;
  49. }
  50. #define DRIVER_LOAD_MSG "QLogic " IPATH_DRV_NAME " loaded: "
  51. #define PFX IPATH_DRV_NAME ": "
  52. /*
  53. * The size has to be longer than this string, so we can append
  54. * board/chip information to it in the init code.
  55. */
  56. const char ib_ipath_version[] = IPATH_IDSTR "\n";
  57. static struct idr unit_table;
  58. DEFINE_SPINLOCK(ipath_devs_lock);
  59. LIST_HEAD(ipath_dev_list);
  60. wait_queue_head_t ipath_state_wait;
  61. unsigned ipath_debug = __IPATH_INFO;
  62. module_param_named(debug, ipath_debug, uint, S_IWUSR | S_IRUGO);
  63. MODULE_PARM_DESC(debug, "mask for debug prints");
  64. EXPORT_SYMBOL_GPL(ipath_debug);
  65. unsigned ipath_mtu4096 = 1; /* max 4KB IB mtu by default, if supported */
  66. module_param_named(mtu4096, ipath_mtu4096, uint, S_IRUGO);
  67. MODULE_PARM_DESC(mtu4096, "enable MTU of 4096 bytes, if supported");
  68. static unsigned ipath_hol_timeout_ms = 13000;
  69. module_param_named(hol_timeout_ms, ipath_hol_timeout_ms, uint, S_IRUGO);
  70. MODULE_PARM_DESC(hol_timeout_ms,
  71. "duration of user app suspension after link failure");
  72. unsigned ipath_linkrecovery = 1;
  73. module_param_named(linkrecovery, ipath_linkrecovery, uint, S_IWUSR | S_IRUGO);
  74. MODULE_PARM_DESC(linkrecovery, "enable workaround for link recovery issue");
  75. MODULE_LICENSE("GPL");
  76. MODULE_AUTHOR("QLogic <support@qlogic.com>");
  77. MODULE_DESCRIPTION("QLogic InfiniPath driver");
  78. const char *ipath_ibcstatus_str[] = {
  79. "Disabled",
  80. "LinkUp",
  81. "PollActive",
  82. "PollQuiet",
  83. "SleepDelay",
  84. "SleepQuiet",
  85. "LState6", /* unused */
  86. "LState7", /* unused */
  87. "CfgDebounce",
  88. "CfgRcvfCfg",
  89. "CfgWaitRmt",
  90. "CfgIdle",
  91. "RecovRetrain",
  92. "LState0xD", /* unused */
  93. "RecovWaitRmt",
  94. "RecovIdle",
  95. };
  96. static void __devexit ipath_remove_one(struct pci_dev *);
  97. static int __devinit ipath_init_one(struct pci_dev *,
  98. const struct pci_device_id *);
  99. /* Only needed for registration, nothing else needs this info */
  100. #define PCI_VENDOR_ID_PATHSCALE 0x1fc1
  101. #define PCI_DEVICE_ID_INFINIPATH_HT 0xd
  102. #define PCI_DEVICE_ID_INFINIPATH_PE800 0x10
  103. /* Number of seconds before our card status check... */
  104. #define STATUS_TIMEOUT 60
  105. static const struct pci_device_id ipath_pci_tbl[] = {
  106. { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE, PCI_DEVICE_ID_INFINIPATH_HT) },
  107. { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE, PCI_DEVICE_ID_INFINIPATH_PE800) },
  108. { 0, }
  109. };
  110. MODULE_DEVICE_TABLE(pci, ipath_pci_tbl);
  111. static struct pci_driver ipath_driver = {
  112. .name = IPATH_DRV_NAME,
  113. .probe = ipath_init_one,
  114. .remove = __devexit_p(ipath_remove_one),
  115. .id_table = ipath_pci_tbl,
  116. .driver = {
  117. .groups = ipath_driver_attr_groups,
  118. },
  119. };
  120. static void ipath_check_status(struct work_struct *work)
  121. {
  122. struct ipath_devdata *dd = container_of(work, struct ipath_devdata,
  123. status_work.work);
  124. /*
  125. * If we don't have any interrupts, let the user know and
  126. * don't bother checking again.
  127. */
  128. if (dd->ipath_int_counter == 0)
  129. dev_err(&dd->pcidev->dev, "No interrupts detected.\n");
  130. }
  131. static inline void read_bars(struct ipath_devdata *dd, struct pci_dev *dev,
  132. u32 *bar0, u32 *bar1)
  133. {
  134. int ret;
  135. ret = pci_read_config_dword(dev, PCI_BASE_ADDRESS_0, bar0);
  136. if (ret)
  137. ipath_dev_err(dd, "failed to read bar0 before enable: "
  138. "error %d\n", -ret);
  139. ret = pci_read_config_dword(dev, PCI_BASE_ADDRESS_1, bar1);
  140. if (ret)
  141. ipath_dev_err(dd, "failed to read bar1 before enable: "
  142. "error %d\n", -ret);
  143. ipath_dbg("Read bar0 %x bar1 %x\n", *bar0, *bar1);
  144. }
  145. static void ipath_free_devdata(struct pci_dev *pdev,
  146. struct ipath_devdata *dd)
  147. {
  148. unsigned long flags;
  149. pci_set_drvdata(pdev, NULL);
  150. if (dd->ipath_unit != -1) {
  151. spin_lock_irqsave(&ipath_devs_lock, flags);
  152. idr_remove(&unit_table, dd->ipath_unit);
  153. list_del(&dd->ipath_list);
  154. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  155. }
  156. vfree(dd);
  157. }
  158. static struct ipath_devdata *ipath_alloc_devdata(struct pci_dev *pdev)
  159. {
  160. unsigned long flags;
  161. struct ipath_devdata *dd;
  162. int ret;
  163. if (!idr_pre_get(&unit_table, GFP_KERNEL)) {
  164. dd = ERR_PTR(-ENOMEM);
  165. goto bail;
  166. }
  167. dd = vmalloc(sizeof(*dd));
  168. if (!dd) {
  169. dd = ERR_PTR(-ENOMEM);
  170. goto bail;
  171. }
  172. memset(dd, 0, sizeof(*dd));
  173. dd->ipath_unit = -1;
  174. spin_lock_irqsave(&ipath_devs_lock, flags);
  175. ret = idr_get_new(&unit_table, dd, &dd->ipath_unit);
  176. if (ret < 0) {
  177. printk(KERN_ERR IPATH_DRV_NAME
  178. ": Could not allocate unit ID: error %d\n", -ret);
  179. ipath_free_devdata(pdev, dd);
  180. dd = ERR_PTR(ret);
  181. goto bail_unlock;
  182. }
  183. dd->pcidev = pdev;
  184. pci_set_drvdata(pdev, dd);
  185. INIT_DELAYED_WORK(&dd->status_work, ipath_check_status);
  186. list_add(&dd->ipath_list, &ipath_dev_list);
  187. bail_unlock:
  188. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  189. bail:
  190. return dd;
  191. }
  192. static inline struct ipath_devdata *__ipath_lookup(int unit)
  193. {
  194. return idr_find(&unit_table, unit);
  195. }
  196. struct ipath_devdata *ipath_lookup(int unit)
  197. {
  198. struct ipath_devdata *dd;
  199. unsigned long flags;
  200. spin_lock_irqsave(&ipath_devs_lock, flags);
  201. dd = __ipath_lookup(unit);
  202. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  203. return dd;
  204. }
  205. int ipath_count_units(int *npresentp, int *nupp, int *maxportsp)
  206. {
  207. int nunits, npresent, nup;
  208. struct ipath_devdata *dd;
  209. unsigned long flags;
  210. int maxports;
  211. nunits = npresent = nup = maxports = 0;
  212. spin_lock_irqsave(&ipath_devs_lock, flags);
  213. list_for_each_entry(dd, &ipath_dev_list, ipath_list) {
  214. nunits++;
  215. if ((dd->ipath_flags & IPATH_PRESENT) && dd->ipath_kregbase)
  216. npresent++;
  217. if (dd->ipath_lid &&
  218. !(dd->ipath_flags & (IPATH_DISABLED | IPATH_LINKDOWN
  219. | IPATH_LINKUNK)))
  220. nup++;
  221. if (dd->ipath_cfgports > maxports)
  222. maxports = dd->ipath_cfgports;
  223. }
  224. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  225. if (npresentp)
  226. *npresentp = npresent;
  227. if (nupp)
  228. *nupp = nup;
  229. if (maxportsp)
  230. *maxportsp = maxports;
  231. return nunits;
  232. }
  233. /*
  234. * These next two routines are placeholders in case we don't have per-arch
  235. * code for controlling write combining. If explicit control of write
  236. * combining is not available, performance will probably be awful.
  237. */
  238. int __attribute__((weak)) ipath_enable_wc(struct ipath_devdata *dd)
  239. {
  240. return -EOPNOTSUPP;
  241. }
  242. void __attribute__((weak)) ipath_disable_wc(struct ipath_devdata *dd)
  243. {
  244. }
  245. /*
  246. * Perform a PIO buffer bandwidth write test, to verify proper system
  247. * configuration. Even when all the setup calls work, occasionally
  248. * BIOS or other issues can prevent write combining from working, or
  249. * can cause other bandwidth problems to the chip.
  250. *
  251. * This test simply writes the same buffer over and over again, and
  252. * measures close to the peak bandwidth to the chip (not testing
  253. * data bandwidth to the wire). On chips that use an address-based
  254. * trigger to send packets to the wire, this is easy. On chips that
  255. * use a count to trigger, we want to make sure that the packet doesn't
  256. * go out on the wire, or trigger flow control checks.
  257. */
  258. static void ipath_verify_pioperf(struct ipath_devdata *dd)
  259. {
  260. u32 pbnum, cnt, lcnt;
  261. u32 __iomem *piobuf;
  262. u32 *addr;
  263. u64 msecs, emsecs;
  264. piobuf = ipath_getpiobuf(dd, &pbnum);
  265. if (!piobuf) {
  266. dev_info(&dd->pcidev->dev,
  267. "No PIObufs for checking perf, skipping\n");
  268. return;
  269. }
  270. /*
  271. * Enough to give us a reasonable test, less than piobuf size, and
  272. * likely multiple of store buffer length.
  273. */
  274. cnt = 1024;
  275. addr = vmalloc(cnt);
  276. if (!addr) {
  277. dev_info(&dd->pcidev->dev,
  278. "Couldn't get memory for checking PIO perf,"
  279. " skipping\n");
  280. goto done;
  281. }
  282. preempt_disable(); /* we want reasonably accurate elapsed time */
  283. msecs = 1 + jiffies_to_msecs(jiffies);
  284. for (lcnt = 0; lcnt < 10000U; lcnt++) {
  285. /* wait until we cross msec boundary */
  286. if (jiffies_to_msecs(jiffies) >= msecs)
  287. break;
  288. udelay(1);
  289. }
  290. ipath_disable_armlaunch(dd);
  291. writeq(0, piobuf); /* length 0, no dwords actually sent */
  292. ipath_flush_wc();
  293. /*
  294. * this is only roughly accurate, since even with preempt we
  295. * still take interrupts that could take a while. Running for
  296. * >= 5 msec seems to get us "close enough" to accurate values
  297. */
  298. msecs = jiffies_to_msecs(jiffies);
  299. for (emsecs = lcnt = 0; emsecs <= 5UL; lcnt++) {
  300. __iowrite32_copy(piobuf + 64, addr, cnt >> 2);
  301. emsecs = jiffies_to_msecs(jiffies) - msecs;
  302. }
  303. /* 1 GiB/sec, slightly over IB SDR line rate */
  304. if (lcnt < (emsecs * 1024U))
  305. ipath_dev_err(dd,
  306. "Performance problem: bandwidth to PIO buffers is "
  307. "only %u MiB/sec\n",
  308. lcnt / (u32) emsecs);
  309. else
  310. ipath_dbg("PIO buffer bandwidth %u MiB/sec is OK\n",
  311. lcnt / (u32) emsecs);
  312. preempt_enable();
  313. vfree(addr);
  314. done:
  315. /* disarm piobuf, so it's available again */
  316. ipath_disarm_piobufs(dd, pbnum, 1);
  317. ipath_enable_armlaunch(dd);
  318. }
  319. static int __devinit ipath_init_one(struct pci_dev *pdev,
  320. const struct pci_device_id *ent)
  321. {
  322. int ret, len, j;
  323. struct ipath_devdata *dd;
  324. unsigned long long addr;
  325. u32 bar0 = 0, bar1 = 0;
  326. dd = ipath_alloc_devdata(pdev);
  327. if (IS_ERR(dd)) {
  328. ret = PTR_ERR(dd);
  329. printk(KERN_ERR IPATH_DRV_NAME
  330. ": Could not allocate devdata: error %d\n", -ret);
  331. goto bail;
  332. }
  333. ipath_cdbg(VERBOSE, "initializing unit #%u\n", dd->ipath_unit);
  334. ret = pci_enable_device(pdev);
  335. if (ret) {
  336. /* This can happen iff:
  337. *
  338. * We did a chip reset, and then failed to reprogram the
  339. * BAR, or the chip reset due to an internal error. We then
  340. * unloaded the driver and reloaded it.
  341. *
  342. * Both reset cases set the BAR back to initial state. For
  343. * the latter case, the AER sticky error bit at offset 0x718
  344. * should be set, but the Linux kernel doesn't yet know
  345. * about that, it appears. If the original BAR was retained
  346. * in the kernel data structures, this may be OK.
  347. */
  348. ipath_dev_err(dd, "enable unit %d failed: error %d\n",
  349. dd->ipath_unit, -ret);
  350. goto bail_devdata;
  351. }
  352. addr = pci_resource_start(pdev, 0);
  353. len = pci_resource_len(pdev, 0);
  354. ipath_cdbg(VERBOSE, "regbase (0) %llx len %d pdev->irq %d, vend %x/%x "
  355. "driver_data %lx\n", addr, len, pdev->irq, ent->vendor,
  356. ent->device, ent->driver_data);
  357. read_bars(dd, pdev, &bar0, &bar1);
  358. if (!bar1 && !(bar0 & ~0xf)) {
  359. if (addr) {
  360. dev_info(&pdev->dev, "BAR is 0 (probable RESET), "
  361. "rewriting as %llx\n", addr);
  362. ret = pci_write_config_dword(
  363. pdev, PCI_BASE_ADDRESS_0, addr);
  364. if (ret) {
  365. ipath_dev_err(dd, "rewrite of BAR0 "
  366. "failed: err %d\n", -ret);
  367. goto bail_disable;
  368. }
  369. ret = pci_write_config_dword(
  370. pdev, PCI_BASE_ADDRESS_1, addr >> 32);
  371. if (ret) {
  372. ipath_dev_err(dd, "rewrite of BAR1 "
  373. "failed: err %d\n", -ret);
  374. goto bail_disable;
  375. }
  376. } else {
  377. ipath_dev_err(dd, "BAR is 0 (probable RESET), "
  378. "not usable until reboot\n");
  379. ret = -ENODEV;
  380. goto bail_disable;
  381. }
  382. }
  383. ret = pci_request_regions(pdev, IPATH_DRV_NAME);
  384. if (ret) {
  385. dev_info(&pdev->dev, "pci_request_regions unit %u fails: "
  386. "err %d\n", dd->ipath_unit, -ret);
  387. goto bail_disable;
  388. }
  389. ret = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  390. if (ret) {
  391. /*
  392. * if the 64 bit setup fails, try 32 bit. Some systems
  393. * do not setup 64 bit maps on systems with 2GB or less
  394. * memory installed.
  395. */
  396. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  397. if (ret) {
  398. dev_info(&pdev->dev,
  399. "Unable to set DMA mask for unit %u: %d\n",
  400. dd->ipath_unit, ret);
  401. goto bail_regions;
  402. }
  403. else {
  404. ipath_dbg("No 64bit DMA mask, used 32 bit mask\n");
  405. ret = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  406. if (ret)
  407. dev_info(&pdev->dev,
  408. "Unable to set DMA consistent mask "
  409. "for unit %u: %d\n",
  410. dd->ipath_unit, ret);
  411. }
  412. }
  413. else {
  414. ret = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  415. if (ret)
  416. dev_info(&pdev->dev,
  417. "Unable to set DMA consistent mask "
  418. "for unit %u: %d\n",
  419. dd->ipath_unit, ret);
  420. }
  421. pci_set_master(pdev);
  422. /*
  423. * Save BARs to rewrite after device reset. Save all 64 bits of
  424. * BAR, just in case.
  425. */
  426. dd->ipath_pcibar0 = addr;
  427. dd->ipath_pcibar1 = addr >> 32;
  428. dd->ipath_deviceid = ent->device; /* save for later use */
  429. dd->ipath_vendorid = ent->vendor;
  430. /* setup the chip-specific functions, as early as possible. */
  431. switch (ent->device) {
  432. case PCI_DEVICE_ID_INFINIPATH_HT:
  433. #ifdef CONFIG_HT_IRQ
  434. ipath_init_iba6110_funcs(dd);
  435. break;
  436. #else
  437. ipath_dev_err(dd, "QLogic HT device 0x%x cannot work if "
  438. "CONFIG_HT_IRQ is not enabled\n", ent->device);
  439. return -ENODEV;
  440. #endif
  441. case PCI_DEVICE_ID_INFINIPATH_PE800:
  442. #ifdef CONFIG_PCI_MSI
  443. ipath_init_iba6120_funcs(dd);
  444. break;
  445. #else
  446. ipath_dev_err(dd, "QLogic PCIE device 0x%x cannot work if "
  447. "CONFIG_PCI_MSI is not enabled\n", ent->device);
  448. return -ENODEV;
  449. #endif
  450. default:
  451. ipath_dev_err(dd, "Found unknown QLogic deviceid 0x%x, "
  452. "failing\n", ent->device);
  453. return -ENODEV;
  454. }
  455. for (j = 0; j < 6; j++) {
  456. if (!pdev->resource[j].start)
  457. continue;
  458. ipath_cdbg(VERBOSE, "BAR %d start %llx, end %llx, len %llx\n",
  459. j, (unsigned long long)pdev->resource[j].start,
  460. (unsigned long long)pdev->resource[j].end,
  461. (unsigned long long)pci_resource_len(pdev, j));
  462. }
  463. if (!addr) {
  464. ipath_dev_err(dd, "No valid address in BAR 0!\n");
  465. ret = -ENODEV;
  466. goto bail_regions;
  467. }
  468. dd->ipath_pcirev = pdev->revision;
  469. #if defined(__powerpc__)
  470. /* There isn't a generic way to specify writethrough mappings */
  471. dd->ipath_kregbase = __ioremap(addr, len,
  472. (_PAGE_NO_CACHE|_PAGE_WRITETHRU));
  473. #else
  474. dd->ipath_kregbase = ioremap_nocache(addr, len);
  475. #endif
  476. if (!dd->ipath_kregbase) {
  477. ipath_dbg("Unable to map io addr %llx to kvirt, failing\n",
  478. addr);
  479. ret = -ENOMEM;
  480. goto bail_iounmap;
  481. }
  482. dd->ipath_kregend = (u64 __iomem *)
  483. ((void __iomem *)dd->ipath_kregbase + len);
  484. dd->ipath_physaddr = addr; /* used for io_remap, etc. */
  485. /* for user mmap */
  486. ipath_cdbg(VERBOSE, "mapped io addr %llx to kregbase %p\n",
  487. addr, dd->ipath_kregbase);
  488. /*
  489. * clear ipath_flags here instead of in ipath_init_chip as it is set
  490. * by ipath_setup_htconfig.
  491. */
  492. dd->ipath_flags = 0;
  493. dd->ipath_lli_counter = 0;
  494. dd->ipath_lli_errors = 0;
  495. if (dd->ipath_f_bus(dd, pdev))
  496. ipath_dev_err(dd, "Failed to setup config space; "
  497. "continuing anyway\n");
  498. /*
  499. * set up our interrupt handler; IRQF_SHARED probably not needed,
  500. * since MSI interrupts shouldn't be shared but won't hurt for now.
  501. * check 0 irq after we return from chip-specific bus setup, since
  502. * that can affect this due to setup
  503. */
  504. if (!dd->ipath_irq)
  505. ipath_dev_err(dd, "irq is 0, BIOS error? Interrupts won't "
  506. "work\n");
  507. else {
  508. ret = request_irq(dd->ipath_irq, ipath_intr, IRQF_SHARED,
  509. IPATH_DRV_NAME, dd);
  510. if (ret) {
  511. ipath_dev_err(dd, "Couldn't setup irq handler, "
  512. "irq=%d: %d\n", dd->ipath_irq, ret);
  513. goto bail_iounmap;
  514. }
  515. }
  516. ret = ipath_init_chip(dd, 0); /* do the chip-specific init */
  517. if (ret)
  518. goto bail_irqsetup;
  519. ret = ipath_enable_wc(dd);
  520. if (ret) {
  521. ipath_dev_err(dd, "Write combining not enabled "
  522. "(err %d): performance may be poor\n",
  523. -ret);
  524. ret = 0;
  525. }
  526. ipath_verify_pioperf(dd);
  527. ipath_device_create_group(&pdev->dev, dd);
  528. ipathfs_add_device(dd);
  529. ipath_user_add(dd);
  530. ipath_diag_add(dd);
  531. ipath_register_ib_device(dd);
  532. /* Check that card status in STATUS_TIMEOUT seconds. */
  533. schedule_delayed_work(&dd->status_work, HZ * STATUS_TIMEOUT);
  534. goto bail;
  535. bail_irqsetup:
  536. if (pdev->irq) free_irq(pdev->irq, dd);
  537. bail_iounmap:
  538. iounmap((volatile void __iomem *) dd->ipath_kregbase);
  539. bail_regions:
  540. pci_release_regions(pdev);
  541. bail_disable:
  542. pci_disable_device(pdev);
  543. bail_devdata:
  544. ipath_free_devdata(pdev, dd);
  545. bail:
  546. return ret;
  547. }
  548. static void __devexit cleanup_device(struct ipath_devdata *dd)
  549. {
  550. int port;
  551. if (*dd->ipath_statusp & IPATH_STATUS_CHIP_PRESENT) {
  552. /* can't do anything more with chip; needs re-init */
  553. *dd->ipath_statusp &= ~IPATH_STATUS_CHIP_PRESENT;
  554. if (dd->ipath_kregbase) {
  555. /*
  556. * if we haven't already cleaned up before these are
  557. * to ensure any register reads/writes "fail" until
  558. * re-init
  559. */
  560. dd->ipath_kregbase = NULL;
  561. dd->ipath_uregbase = 0;
  562. dd->ipath_sregbase = 0;
  563. dd->ipath_cregbase = 0;
  564. dd->ipath_kregsize = 0;
  565. }
  566. ipath_disable_wc(dd);
  567. }
  568. if (dd->ipath_pioavailregs_dma) {
  569. dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
  570. (void *) dd->ipath_pioavailregs_dma,
  571. dd->ipath_pioavailregs_phys);
  572. dd->ipath_pioavailregs_dma = NULL;
  573. }
  574. if (dd->ipath_dummy_hdrq) {
  575. dma_free_coherent(&dd->pcidev->dev,
  576. dd->ipath_pd[0]->port_rcvhdrq_size,
  577. dd->ipath_dummy_hdrq, dd->ipath_dummy_hdrq_phys);
  578. dd->ipath_dummy_hdrq = NULL;
  579. }
  580. if (dd->ipath_pageshadow) {
  581. struct page **tmpp = dd->ipath_pageshadow;
  582. dma_addr_t *tmpd = dd->ipath_physshadow;
  583. int i, cnt = 0;
  584. ipath_cdbg(VERBOSE, "Unlocking any expTID pages still "
  585. "locked\n");
  586. for (port = 0; port < dd->ipath_cfgports; port++) {
  587. int port_tidbase = port * dd->ipath_rcvtidcnt;
  588. int maxtid = port_tidbase + dd->ipath_rcvtidcnt;
  589. for (i = port_tidbase; i < maxtid; i++) {
  590. if (!tmpp[i])
  591. continue;
  592. pci_unmap_page(dd->pcidev, tmpd[i],
  593. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  594. ipath_release_user_pages(&tmpp[i], 1);
  595. tmpp[i] = NULL;
  596. cnt++;
  597. }
  598. }
  599. if (cnt) {
  600. ipath_stats.sps_pageunlocks += cnt;
  601. ipath_cdbg(VERBOSE, "There were still %u expTID "
  602. "entries locked\n", cnt);
  603. }
  604. if (ipath_stats.sps_pagelocks ||
  605. ipath_stats.sps_pageunlocks)
  606. ipath_cdbg(VERBOSE, "%llu pages locked, %llu "
  607. "unlocked via ipath_m{un}lock\n",
  608. (unsigned long long)
  609. ipath_stats.sps_pagelocks,
  610. (unsigned long long)
  611. ipath_stats.sps_pageunlocks);
  612. ipath_cdbg(VERBOSE, "Free shadow page tid array at %p\n",
  613. dd->ipath_pageshadow);
  614. tmpp = dd->ipath_pageshadow;
  615. dd->ipath_pageshadow = NULL;
  616. vfree(tmpp);
  617. }
  618. /*
  619. * free any resources still in use (usually just kernel ports)
  620. * at unload; we do for portcnt, not cfgports, because cfgports
  621. * could have changed while we were loaded.
  622. */
  623. for (port = 0; port < dd->ipath_portcnt; port++) {
  624. struct ipath_portdata *pd = dd->ipath_pd[port];
  625. dd->ipath_pd[port] = NULL;
  626. ipath_free_pddata(dd, pd);
  627. }
  628. kfree(dd->ipath_pd);
  629. /*
  630. * debuggability, in case some cleanup path tries to use it
  631. * after this
  632. */
  633. dd->ipath_pd = NULL;
  634. }
  635. static void __devexit ipath_remove_one(struct pci_dev *pdev)
  636. {
  637. struct ipath_devdata *dd = pci_get_drvdata(pdev);
  638. ipath_cdbg(VERBOSE, "removing, pdev=%p, dd=%p\n", pdev, dd);
  639. /*
  640. * disable the IB link early, to be sure no new packets arrive, which
  641. * complicates the shutdown process
  642. */
  643. ipath_shutdown_device(dd);
  644. cancel_delayed_work(&dd->status_work);
  645. flush_scheduled_work();
  646. if (dd->verbs_dev)
  647. ipath_unregister_ib_device(dd->verbs_dev);
  648. ipath_diag_remove(dd);
  649. ipath_user_remove(dd);
  650. ipathfs_remove_device(dd);
  651. ipath_device_remove_group(&pdev->dev, dd);
  652. ipath_cdbg(VERBOSE, "Releasing pci memory regions, dd %p, "
  653. "unit %u\n", dd, (u32) dd->ipath_unit);
  654. cleanup_device(dd);
  655. /*
  656. * turn off rcv, send, and interrupts for all ports, all drivers
  657. * should also hard reset the chip here?
  658. * free up port 0 (kernel) rcvhdr, egr bufs, and eventually tid bufs
  659. * for all versions of the driver, if they were allocated
  660. */
  661. if (dd->ipath_irq) {
  662. ipath_cdbg(VERBOSE, "unit %u free irq %d\n",
  663. dd->ipath_unit, dd->ipath_irq);
  664. dd->ipath_f_free_irq(dd);
  665. } else
  666. ipath_dbg("irq is 0, not doing free_irq "
  667. "for unit %u\n", dd->ipath_unit);
  668. /*
  669. * we check for NULL here, because it's outside
  670. * the kregbase check, and we need to call it
  671. * after the free_irq. Thus it's possible that
  672. * the function pointers were never initialized.
  673. */
  674. if (dd->ipath_f_cleanup)
  675. /* clean up chip-specific stuff */
  676. dd->ipath_f_cleanup(dd);
  677. ipath_cdbg(VERBOSE, "Unmapping kregbase %p\n", dd->ipath_kregbase);
  678. iounmap((volatile void __iomem *) dd->ipath_kregbase);
  679. pci_release_regions(pdev);
  680. ipath_cdbg(VERBOSE, "calling pci_disable_device\n");
  681. pci_disable_device(pdev);
  682. ipath_free_devdata(pdev, dd);
  683. }
  684. /* general driver use */
  685. DEFINE_MUTEX(ipath_mutex);
  686. static DEFINE_SPINLOCK(ipath_pioavail_lock);
  687. /**
  688. * ipath_disarm_piobufs - cancel a range of PIO buffers
  689. * @dd: the infinipath device
  690. * @first: the first PIO buffer to cancel
  691. * @cnt: the number of PIO buffers to cancel
  692. *
  693. * cancel a range of PIO buffers, used when they might be armed, but
  694. * not triggered. Used at init to ensure buffer state, and also user
  695. * process close, in case it died while writing to a PIO buffer
  696. * Also after errors.
  697. */
  698. void ipath_disarm_piobufs(struct ipath_devdata *dd, unsigned first,
  699. unsigned cnt)
  700. {
  701. unsigned i, last = first + cnt;
  702. unsigned long flags;
  703. ipath_cdbg(PKT, "disarm %u PIObufs first=%u\n", cnt, first);
  704. for (i = first; i < last; i++) {
  705. spin_lock_irqsave(&dd->ipath_sendctrl_lock, flags);
  706. /*
  707. * The disarm-related bits are write-only, so it
  708. * is ok to OR them in with our copy of sendctrl
  709. * while we hold the lock.
  710. */
  711. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  712. dd->ipath_sendctrl | INFINIPATH_S_DISARM |
  713. (i << INFINIPATH_S_DISARMPIOBUF_SHIFT));
  714. /* can't disarm bufs back-to-back per iba7220 spec */
  715. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  716. spin_unlock_irqrestore(&dd->ipath_sendctrl_lock, flags);
  717. }
  718. /*
  719. * Disable PIOAVAILUPD, then re-enable, reading scratch in
  720. * between. This seems to avoid a chip timing race that causes
  721. * pioavail updates to memory to stop. We xor as we don't
  722. * know the state of the bit when we're called.
  723. */
  724. spin_lock_irqsave(&dd->ipath_sendctrl_lock, flags);
  725. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  726. dd->ipath_sendctrl ^ INFINIPATH_S_PIOBUFAVAILUPD);
  727. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  728. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  729. dd->ipath_sendctrl);
  730. spin_unlock_irqrestore(&dd->ipath_sendctrl_lock, flags);
  731. }
  732. /**
  733. * ipath_wait_linkstate - wait for an IB link state change to occur
  734. * @dd: the infinipath device
  735. * @state: the state to wait for
  736. * @msecs: the number of milliseconds to wait
  737. *
  738. * wait up to msecs milliseconds for IB link state change to occur for
  739. * now, take the easy polling route. Currently used only by
  740. * ipath_set_linkstate. Returns 0 if state reached, otherwise
  741. * -ETIMEDOUT state can have multiple states set, for any of several
  742. * transitions.
  743. */
  744. int ipath_wait_linkstate(struct ipath_devdata *dd, u32 state, int msecs)
  745. {
  746. dd->ipath_state_wanted = state;
  747. wait_event_interruptible_timeout(ipath_state_wait,
  748. (dd->ipath_flags & state),
  749. msecs_to_jiffies(msecs));
  750. dd->ipath_state_wanted = 0;
  751. if (!(dd->ipath_flags & state)) {
  752. u64 val;
  753. ipath_cdbg(VERBOSE, "Didn't reach linkstate %s within %u"
  754. " ms\n",
  755. /* test INIT ahead of DOWN, both can be set */
  756. (state & IPATH_LINKINIT) ? "INIT" :
  757. ((state & IPATH_LINKDOWN) ? "DOWN" :
  758. ((state & IPATH_LINKARMED) ? "ARM" : "ACTIVE")),
  759. msecs);
  760. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_ibcstatus);
  761. ipath_cdbg(VERBOSE, "ibcc=%llx ibcstatus=%llx (%s)\n",
  762. (unsigned long long) ipath_read_kreg64(
  763. dd, dd->ipath_kregs->kr_ibcctrl),
  764. (unsigned long long) val,
  765. ipath_ibcstatus_str[val & 0xf]);
  766. }
  767. return (dd->ipath_flags & state) ? 0 : -ETIMEDOUT;
  768. }
  769. /*
  770. * Decode the error status into strings, deciding whether to always
  771. * print * it or not depending on "normal packet errors" vs everything
  772. * else. Return 1 if "real" errors, otherwise 0 if only packet
  773. * errors, so caller can decide what to print with the string.
  774. */
  775. int ipath_decode_err(char *buf, size_t blen, ipath_err_t err)
  776. {
  777. int iserr = 1;
  778. *buf = '\0';
  779. if (err & INFINIPATH_E_PKTERRS) {
  780. if (!(err & ~INFINIPATH_E_PKTERRS))
  781. iserr = 0; // if only packet errors.
  782. if (ipath_debug & __IPATH_ERRPKTDBG) {
  783. if (err & INFINIPATH_E_REBP)
  784. strlcat(buf, "EBP ", blen);
  785. if (err & INFINIPATH_E_RVCRC)
  786. strlcat(buf, "VCRC ", blen);
  787. if (err & INFINIPATH_E_RICRC) {
  788. strlcat(buf, "CRC ", blen);
  789. // clear for check below, so only once
  790. err &= INFINIPATH_E_RICRC;
  791. }
  792. if (err & INFINIPATH_E_RSHORTPKTLEN)
  793. strlcat(buf, "rshortpktlen ", blen);
  794. if (err & INFINIPATH_E_SDROPPEDDATAPKT)
  795. strlcat(buf, "sdroppeddatapkt ", blen);
  796. if (err & INFINIPATH_E_SPKTLEN)
  797. strlcat(buf, "spktlen ", blen);
  798. }
  799. if ((err & INFINIPATH_E_RICRC) &&
  800. !(err&(INFINIPATH_E_RVCRC|INFINIPATH_E_REBP)))
  801. strlcat(buf, "CRC ", blen);
  802. if (!iserr)
  803. goto done;
  804. }
  805. if (err & INFINIPATH_E_RHDRLEN)
  806. strlcat(buf, "rhdrlen ", blen);
  807. if (err & INFINIPATH_E_RBADTID)
  808. strlcat(buf, "rbadtid ", blen);
  809. if (err & INFINIPATH_E_RBADVERSION)
  810. strlcat(buf, "rbadversion ", blen);
  811. if (err & INFINIPATH_E_RHDR)
  812. strlcat(buf, "rhdr ", blen);
  813. if (err & INFINIPATH_E_RLONGPKTLEN)
  814. strlcat(buf, "rlongpktlen ", blen);
  815. if (err & INFINIPATH_E_RMAXPKTLEN)
  816. strlcat(buf, "rmaxpktlen ", blen);
  817. if (err & INFINIPATH_E_RMINPKTLEN)
  818. strlcat(buf, "rminpktlen ", blen);
  819. if (err & INFINIPATH_E_SMINPKTLEN)
  820. strlcat(buf, "sminpktlen ", blen);
  821. if (err & INFINIPATH_E_RFORMATERR)
  822. strlcat(buf, "rformaterr ", blen);
  823. if (err & INFINIPATH_E_RUNSUPVL)
  824. strlcat(buf, "runsupvl ", blen);
  825. if (err & INFINIPATH_E_RUNEXPCHAR)
  826. strlcat(buf, "runexpchar ", blen);
  827. if (err & INFINIPATH_E_RIBFLOW)
  828. strlcat(buf, "ribflow ", blen);
  829. if (err & INFINIPATH_E_SUNDERRUN)
  830. strlcat(buf, "sunderrun ", blen);
  831. if (err & INFINIPATH_E_SPIOARMLAUNCH)
  832. strlcat(buf, "spioarmlaunch ", blen);
  833. if (err & INFINIPATH_E_SUNEXPERRPKTNUM)
  834. strlcat(buf, "sunexperrpktnum ", blen);
  835. if (err & INFINIPATH_E_SDROPPEDSMPPKT)
  836. strlcat(buf, "sdroppedsmppkt ", blen);
  837. if (err & INFINIPATH_E_SMAXPKTLEN)
  838. strlcat(buf, "smaxpktlen ", blen);
  839. if (err & INFINIPATH_E_SUNSUPVL)
  840. strlcat(buf, "sunsupVL ", blen);
  841. if (err & INFINIPATH_E_INVALIDADDR)
  842. strlcat(buf, "invalidaddr ", blen);
  843. if (err & INFINIPATH_E_RRCVEGRFULL)
  844. strlcat(buf, "rcvegrfull ", blen);
  845. if (err & INFINIPATH_E_RRCVHDRFULL)
  846. strlcat(buf, "rcvhdrfull ", blen);
  847. if (err & INFINIPATH_E_IBSTATUSCHANGED)
  848. strlcat(buf, "ibcstatuschg ", blen);
  849. if (err & INFINIPATH_E_RIBLOSTLINK)
  850. strlcat(buf, "riblostlink ", blen);
  851. if (err & INFINIPATH_E_HARDWARE)
  852. strlcat(buf, "hardware ", blen);
  853. if (err & INFINIPATH_E_RESET)
  854. strlcat(buf, "reset ", blen);
  855. done:
  856. return iserr;
  857. }
  858. /**
  859. * get_rhf_errstring - decode RHF errors
  860. * @err: the err number
  861. * @msg: the output buffer
  862. * @len: the length of the output buffer
  863. *
  864. * only used one place now, may want more later
  865. */
  866. static void get_rhf_errstring(u32 err, char *msg, size_t len)
  867. {
  868. /* if no errors, and so don't need to check what's first */
  869. *msg = '\0';
  870. if (err & INFINIPATH_RHF_H_ICRCERR)
  871. strlcat(msg, "icrcerr ", len);
  872. if (err & INFINIPATH_RHF_H_VCRCERR)
  873. strlcat(msg, "vcrcerr ", len);
  874. if (err & INFINIPATH_RHF_H_PARITYERR)
  875. strlcat(msg, "parityerr ", len);
  876. if (err & INFINIPATH_RHF_H_LENERR)
  877. strlcat(msg, "lenerr ", len);
  878. if (err & INFINIPATH_RHF_H_MTUERR)
  879. strlcat(msg, "mtuerr ", len);
  880. if (err & INFINIPATH_RHF_H_IHDRERR)
  881. /* infinipath hdr checksum error */
  882. strlcat(msg, "ipathhdrerr ", len);
  883. if (err & INFINIPATH_RHF_H_TIDERR)
  884. strlcat(msg, "tiderr ", len);
  885. if (err & INFINIPATH_RHF_H_MKERR)
  886. /* bad port, offset, etc. */
  887. strlcat(msg, "invalid ipathhdr ", len);
  888. if (err & INFINIPATH_RHF_H_IBERR)
  889. strlcat(msg, "iberr ", len);
  890. if (err & INFINIPATH_RHF_L_SWA)
  891. strlcat(msg, "swA ", len);
  892. if (err & INFINIPATH_RHF_L_SWB)
  893. strlcat(msg, "swB ", len);
  894. }
  895. /**
  896. * ipath_get_egrbuf - get an eager buffer
  897. * @dd: the infinipath device
  898. * @bufnum: the eager buffer to get
  899. *
  900. * must only be called if ipath_pd[port] is known to be allocated
  901. */
  902. static inline void *ipath_get_egrbuf(struct ipath_devdata *dd, u32 bufnum)
  903. {
  904. return dd->ipath_port0_skbinfo ?
  905. (void *) dd->ipath_port0_skbinfo[bufnum].skb->data : NULL;
  906. }
  907. /**
  908. * ipath_alloc_skb - allocate an skb and buffer with possible constraints
  909. * @dd: the infinipath device
  910. * @gfp_mask: the sk_buff SFP mask
  911. */
  912. struct sk_buff *ipath_alloc_skb(struct ipath_devdata *dd,
  913. gfp_t gfp_mask)
  914. {
  915. struct sk_buff *skb;
  916. u32 len;
  917. /*
  918. * Only fully supported way to handle this is to allocate lots
  919. * extra, align as needed, and then do skb_reserve(). That wastes
  920. * a lot of memory... I'll have to hack this into infinipath_copy
  921. * also.
  922. */
  923. /*
  924. * We need 2 extra bytes for ipath_ether data sent in the
  925. * key header. In order to keep everything dword aligned,
  926. * we'll reserve 4 bytes.
  927. */
  928. len = dd->ipath_ibmaxlen + 4;
  929. if (dd->ipath_flags & IPATH_4BYTE_TID) {
  930. /* We need a 2KB multiple alignment, and there is no way
  931. * to do it except to allocate extra and then skb_reserve
  932. * enough to bring it up to the right alignment.
  933. */
  934. len += 2047;
  935. }
  936. skb = __dev_alloc_skb(len, gfp_mask);
  937. if (!skb) {
  938. ipath_dev_err(dd, "Failed to allocate skbuff, length %u\n",
  939. len);
  940. goto bail;
  941. }
  942. skb_reserve(skb, 4);
  943. if (dd->ipath_flags & IPATH_4BYTE_TID) {
  944. u32 una = (unsigned long)skb->data & 2047;
  945. if (una)
  946. skb_reserve(skb, 2048 - una);
  947. }
  948. bail:
  949. return skb;
  950. }
  951. static void ipath_rcv_hdrerr(struct ipath_devdata *dd,
  952. u32 eflags,
  953. u32 l,
  954. u32 etail,
  955. u64 *rc)
  956. {
  957. char emsg[128];
  958. struct ipath_message_header *hdr;
  959. get_rhf_errstring(eflags, emsg, sizeof emsg);
  960. hdr = (struct ipath_message_header *)&rc[1];
  961. ipath_cdbg(PKT, "RHFerrs %x hdrqtail=%x typ=%u "
  962. "tlen=%x opcode=%x egridx=%x: %s\n",
  963. eflags, l,
  964. ipath_hdrget_rcv_type((__le32 *) rc),
  965. ipath_hdrget_length_in_bytes((__le32 *) rc),
  966. be32_to_cpu(hdr->bth[0]) >> 24,
  967. etail, emsg);
  968. /* Count local link integrity errors. */
  969. if (eflags & (INFINIPATH_RHF_H_ICRCERR | INFINIPATH_RHF_H_VCRCERR)) {
  970. u8 n = (dd->ipath_ibcctrl >>
  971. INFINIPATH_IBCC_PHYERRTHRESHOLD_SHIFT) &
  972. INFINIPATH_IBCC_PHYERRTHRESHOLD_MASK;
  973. if (++dd->ipath_lli_counter > n) {
  974. dd->ipath_lli_counter = 0;
  975. dd->ipath_lli_errors++;
  976. }
  977. }
  978. }
  979. /*
  980. * ipath_kreceive - receive a packet
  981. * @pd: the infinipath port
  982. *
  983. * called from interrupt handler for errors or receive interrupt
  984. */
  985. void ipath_kreceive(struct ipath_portdata *pd)
  986. {
  987. u64 *rc;
  988. struct ipath_devdata *dd = pd->port_dd;
  989. void *ebuf;
  990. const u32 rsize = dd->ipath_rcvhdrentsize; /* words */
  991. const u32 maxcnt = dd->ipath_rcvhdrcnt * rsize; /* words */
  992. u32 etail = -1, l, hdrqtail;
  993. struct ipath_message_header *hdr;
  994. u32 eflags, i, etype, tlen, pkttot = 0, updegr=0, reloop=0;
  995. static u64 totcalls; /* stats, may eventually remove */
  996. if (!dd->ipath_hdrqtailptr) {
  997. ipath_dev_err(dd,
  998. "hdrqtailptr not set, can't do receives\n");
  999. goto bail;
  1000. }
  1001. l = pd->port_head;
  1002. hdrqtail = ipath_get_rcvhdrtail(pd);
  1003. if (l == hdrqtail)
  1004. goto bail;
  1005. reloop:
  1006. for (i = 0; l != hdrqtail; i++) {
  1007. u32 qp;
  1008. u8 *bthbytes;
  1009. rc = (u64 *) (pd->port_rcvhdrq + (l << 2));
  1010. hdr = (struct ipath_message_header *)&rc[1];
  1011. /*
  1012. * could make a network order version of IPATH_KD_QP, and
  1013. * do the obvious shift before masking to speed this up.
  1014. */
  1015. qp = ntohl(hdr->bth[1]) & 0xffffff;
  1016. bthbytes = (u8 *) hdr->bth;
  1017. eflags = ipath_hdrget_err_flags((__le32 *) rc);
  1018. etype = ipath_hdrget_rcv_type((__le32 *) rc);
  1019. /* total length */
  1020. tlen = ipath_hdrget_length_in_bytes((__le32 *) rc);
  1021. ebuf = NULL;
  1022. if (etype != RCVHQ_RCV_TYPE_EXPECTED) {
  1023. /*
  1024. * it turns out that the chips uses an eager buffer
  1025. * for all non-expected packets, whether it "needs"
  1026. * one or not. So always get the index, but don't
  1027. * set ebuf (so we try to copy data) unless the
  1028. * length requires it.
  1029. */
  1030. etail = ipath_hdrget_index((__le32 *) rc);
  1031. if (tlen > sizeof(*hdr) ||
  1032. etype == RCVHQ_RCV_TYPE_NON_KD)
  1033. ebuf = ipath_get_egrbuf(dd, etail);
  1034. }
  1035. /*
  1036. * both tiderr and ipathhdrerr are set for all plain IB
  1037. * packets; only ipathhdrerr should be set.
  1038. */
  1039. if (etype != RCVHQ_RCV_TYPE_NON_KD && etype !=
  1040. RCVHQ_RCV_TYPE_ERROR && ipath_hdrget_ipath_ver(
  1041. hdr->iph.ver_port_tid_offset) !=
  1042. IPS_PROTO_VERSION) {
  1043. ipath_cdbg(PKT, "Bad InfiniPath protocol version "
  1044. "%x\n", etype);
  1045. }
  1046. if (unlikely(eflags))
  1047. ipath_rcv_hdrerr(dd, eflags, l, etail, rc);
  1048. else if (etype == RCVHQ_RCV_TYPE_NON_KD) {
  1049. ipath_ib_rcv(dd->verbs_dev, rc + 1, ebuf, tlen);
  1050. if (dd->ipath_lli_counter)
  1051. dd->ipath_lli_counter--;
  1052. ipath_cdbg(PKT, "typ %x, opcode %x (eager, "
  1053. "qp=%x), len %x; ignored\n",
  1054. etype, bthbytes[0], qp, tlen);
  1055. }
  1056. else if (etype == RCVHQ_RCV_TYPE_EAGER)
  1057. ipath_cdbg(PKT, "typ %x, opcode %x (eager, "
  1058. "qp=%x), len %x; ignored\n",
  1059. etype, bthbytes[0], qp, tlen);
  1060. else if (etype == RCVHQ_RCV_TYPE_EXPECTED)
  1061. ipath_dbg("Bug: Expected TID, opcode %x; ignored\n",
  1062. be32_to_cpu(hdr->bth[0]) & 0xff);
  1063. else {
  1064. /*
  1065. * error packet, type of error unknown.
  1066. * Probably type 3, but we don't know, so don't
  1067. * even try to print the opcode, etc.
  1068. */
  1069. ipath_dbg("Error Pkt, but no eflags! egrbuf %x, "
  1070. "len %x\nhdrq@%lx;hdrq+%x rhf: %llx; "
  1071. "hdr %llx %llx %llx %llx %llx\n",
  1072. etail, tlen, (unsigned long) rc, l,
  1073. (unsigned long long) rc[0],
  1074. (unsigned long long) rc[1],
  1075. (unsigned long long) rc[2],
  1076. (unsigned long long) rc[3],
  1077. (unsigned long long) rc[4],
  1078. (unsigned long long) rc[5]);
  1079. }
  1080. l += rsize;
  1081. if (l >= maxcnt)
  1082. l = 0;
  1083. if (etype != RCVHQ_RCV_TYPE_EXPECTED)
  1084. updegr = 1;
  1085. /*
  1086. * update head regs on last packet, and every 16 packets.
  1087. * Reduce bus traffic, while still trying to prevent
  1088. * rcvhdrq overflows, for when the queue is nearly full
  1089. */
  1090. if (l == hdrqtail || (i && !(i&0xf))) {
  1091. u64 lval;
  1092. if (l == hdrqtail)
  1093. /* request IBA6120 interrupt only on last */
  1094. lval = dd->ipath_rhdrhead_intr_off | l;
  1095. else
  1096. lval = l;
  1097. ipath_write_ureg(dd, ur_rcvhdrhead, lval, 0);
  1098. if (updegr) {
  1099. ipath_write_ureg(dd, ur_rcvegrindexhead,
  1100. etail, 0);
  1101. updegr = 0;
  1102. }
  1103. }
  1104. }
  1105. if (!dd->ipath_rhdrhead_intr_off && !reloop) {
  1106. /* IBA6110 workaround; we can have a race clearing chip
  1107. * interrupt with another interrupt about to be delivered,
  1108. * and can clear it before it is delivered on the GPIO
  1109. * workaround. By doing the extra check here for the
  1110. * in-memory tail register updating while we were doing
  1111. * earlier packets, we "almost" guarantee we have covered
  1112. * that case.
  1113. */
  1114. u32 hqtail = ipath_get_rcvhdrtail(pd);
  1115. if (hqtail != hdrqtail) {
  1116. hdrqtail = hqtail;
  1117. reloop = 1; /* loop 1 extra time at most */
  1118. goto reloop;
  1119. }
  1120. }
  1121. pkttot += i;
  1122. pd->port_head = l;
  1123. if (pkttot > ipath_stats.sps_maxpkts_call)
  1124. ipath_stats.sps_maxpkts_call = pkttot;
  1125. ipath_stats.sps_port0pkts += pkttot;
  1126. ipath_stats.sps_avgpkts_call =
  1127. ipath_stats.sps_port0pkts / ++totcalls;
  1128. bail:;
  1129. }
  1130. /**
  1131. * ipath_update_pio_bufs - update shadow copy of the PIO availability map
  1132. * @dd: the infinipath device
  1133. *
  1134. * called whenever our local copy indicates we have run out of send buffers
  1135. * NOTE: This can be called from interrupt context by some code
  1136. * and from non-interrupt context by ipath_getpiobuf().
  1137. */
  1138. static void ipath_update_pio_bufs(struct ipath_devdata *dd)
  1139. {
  1140. unsigned long flags;
  1141. int i;
  1142. const unsigned piobregs = (unsigned)dd->ipath_pioavregs;
  1143. /* If the generation (check) bits have changed, then we update the
  1144. * busy bit for the corresponding PIO buffer. This algorithm will
  1145. * modify positions to the value they already have in some cases
  1146. * (i.e., no change), but it's faster than changing only the bits
  1147. * that have changed.
  1148. *
  1149. * We would like to do this atomicly, to avoid spinlocks in the
  1150. * critical send path, but that's not really possible, given the
  1151. * type of changes, and that this routine could be called on
  1152. * multiple cpu's simultaneously, so we lock in this routine only,
  1153. * to avoid conflicting updates; all we change is the shadow, and
  1154. * it's a single 64 bit memory location, so by definition the update
  1155. * is atomic in terms of what other cpu's can see in testing the
  1156. * bits. The spin_lock overhead isn't too bad, since it only
  1157. * happens when all buffers are in use, so only cpu overhead, not
  1158. * latency or bandwidth is affected.
  1159. */
  1160. #define _IPATH_ALL_CHECKBITS 0x5555555555555555ULL
  1161. if (!dd->ipath_pioavailregs_dma) {
  1162. ipath_dbg("Update shadow pioavail, but regs_dma NULL!\n");
  1163. return;
  1164. }
  1165. if (ipath_debug & __IPATH_VERBDBG) {
  1166. /* only if packet debug and verbose */
  1167. volatile __le64 *dma = dd->ipath_pioavailregs_dma;
  1168. unsigned long *shadow = dd->ipath_pioavailshadow;
  1169. ipath_cdbg(PKT, "Refill avail, dma0=%llx shad0=%lx, "
  1170. "d1=%llx s1=%lx, d2=%llx s2=%lx, d3=%llx "
  1171. "s3=%lx\n",
  1172. (unsigned long long) le64_to_cpu(dma[0]),
  1173. shadow[0],
  1174. (unsigned long long) le64_to_cpu(dma[1]),
  1175. shadow[1],
  1176. (unsigned long long) le64_to_cpu(dma[2]),
  1177. shadow[2],
  1178. (unsigned long long) le64_to_cpu(dma[3]),
  1179. shadow[3]);
  1180. if (piobregs > 4)
  1181. ipath_cdbg(
  1182. PKT, "2nd group, dma4=%llx shad4=%lx, "
  1183. "d5=%llx s5=%lx, d6=%llx s6=%lx, "
  1184. "d7=%llx s7=%lx\n",
  1185. (unsigned long long) le64_to_cpu(dma[4]),
  1186. shadow[4],
  1187. (unsigned long long) le64_to_cpu(dma[5]),
  1188. shadow[5],
  1189. (unsigned long long) le64_to_cpu(dma[6]),
  1190. shadow[6],
  1191. (unsigned long long) le64_to_cpu(dma[7]),
  1192. shadow[7]);
  1193. }
  1194. spin_lock_irqsave(&ipath_pioavail_lock, flags);
  1195. for (i = 0; i < piobregs; i++) {
  1196. u64 pchbusy, pchg, piov, pnew;
  1197. /*
  1198. * Chip Errata: bug 6641; even and odd qwords>3 are swapped
  1199. */
  1200. if (i > 3 && (dd->ipath_flags & IPATH_SWAP_PIOBUFS))
  1201. piov = le64_to_cpu(dd->ipath_pioavailregs_dma[i ^ 1]);
  1202. else
  1203. piov = le64_to_cpu(dd->ipath_pioavailregs_dma[i]);
  1204. pchg = _IPATH_ALL_CHECKBITS &
  1205. ~(dd->ipath_pioavailshadow[i] ^ piov);
  1206. pchbusy = pchg << INFINIPATH_SENDPIOAVAIL_BUSY_SHIFT;
  1207. if (pchg && (pchbusy & dd->ipath_pioavailshadow[i])) {
  1208. pnew = dd->ipath_pioavailshadow[i] & ~pchbusy;
  1209. pnew |= piov & pchbusy;
  1210. dd->ipath_pioavailshadow[i] = pnew;
  1211. }
  1212. }
  1213. spin_unlock_irqrestore(&ipath_pioavail_lock, flags);
  1214. }
  1215. /**
  1216. * ipath_setrcvhdrsize - set the receive header size
  1217. * @dd: the infinipath device
  1218. * @rhdrsize: the receive header size
  1219. *
  1220. * called from user init code, and also layered driver init
  1221. */
  1222. int ipath_setrcvhdrsize(struct ipath_devdata *dd, unsigned rhdrsize)
  1223. {
  1224. int ret = 0;
  1225. if (dd->ipath_flags & IPATH_RCVHDRSZ_SET) {
  1226. if (dd->ipath_rcvhdrsize != rhdrsize) {
  1227. dev_info(&dd->pcidev->dev,
  1228. "Error: can't set protocol header "
  1229. "size %u, already %u\n",
  1230. rhdrsize, dd->ipath_rcvhdrsize);
  1231. ret = -EAGAIN;
  1232. } else
  1233. ipath_cdbg(VERBOSE, "Reuse same protocol header "
  1234. "size %u\n", dd->ipath_rcvhdrsize);
  1235. } else if (rhdrsize > (dd->ipath_rcvhdrentsize -
  1236. (sizeof(u64) / sizeof(u32)))) {
  1237. ipath_dbg("Error: can't set protocol header size %u "
  1238. "(> max %u)\n", rhdrsize,
  1239. dd->ipath_rcvhdrentsize -
  1240. (u32) (sizeof(u64) / sizeof(u32)));
  1241. ret = -EOVERFLOW;
  1242. } else {
  1243. dd->ipath_flags |= IPATH_RCVHDRSZ_SET;
  1244. dd->ipath_rcvhdrsize = rhdrsize;
  1245. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrsize,
  1246. dd->ipath_rcvhdrsize);
  1247. ipath_cdbg(VERBOSE, "Set protocol header size to %u\n",
  1248. dd->ipath_rcvhdrsize);
  1249. }
  1250. return ret;
  1251. }
  1252. /**
  1253. * ipath_getpiobuf - find an available pio buffer
  1254. * @dd: the infinipath device
  1255. * @pbufnum: the buffer number is placed here
  1256. *
  1257. * do appropriate marking as busy, etc.
  1258. * returns buffer number if one found (>=0), negative number is error.
  1259. * Used by ipath_layer_send
  1260. */
  1261. u32 __iomem *ipath_getpiobuf(struct ipath_devdata *dd, u32 * pbufnum)
  1262. {
  1263. int i, j, starti, updated = 0;
  1264. unsigned piobcnt, iter;
  1265. unsigned long flags;
  1266. unsigned long *shadow = dd->ipath_pioavailshadow;
  1267. u32 __iomem *buf;
  1268. piobcnt = (unsigned)(dd->ipath_piobcnt2k
  1269. + dd->ipath_piobcnt4k);
  1270. starti = dd->ipath_lastport_piobuf;
  1271. iter = piobcnt - starti;
  1272. if (dd->ipath_upd_pio_shadow) {
  1273. /*
  1274. * Minor optimization. If we had no buffers on last call,
  1275. * start out by doing the update; continue and do scan even
  1276. * if no buffers were updated, to be paranoid
  1277. */
  1278. ipath_update_pio_bufs(dd);
  1279. /* we scanned here, don't do it at end of scan */
  1280. updated = 1;
  1281. i = starti;
  1282. } else
  1283. i = dd->ipath_lastpioindex;
  1284. rescan:
  1285. /*
  1286. * while test_and_set_bit() is atomic, we do that and then the
  1287. * change_bit(), and the pair is not. See if this is the cause
  1288. * of the remaining armlaunch errors.
  1289. */
  1290. spin_lock_irqsave(&ipath_pioavail_lock, flags);
  1291. for (j = 0; j < iter; j++, i++) {
  1292. if (i >= piobcnt)
  1293. i = starti;
  1294. /*
  1295. * To avoid bus lock overhead, we first find a candidate
  1296. * buffer, then do the test and set, and continue if that
  1297. * fails.
  1298. */
  1299. if (test_bit((2 * i) + 1, shadow) ||
  1300. test_and_set_bit((2 * i) + 1, shadow))
  1301. continue;
  1302. /* flip generation bit */
  1303. change_bit(2 * i, shadow);
  1304. break;
  1305. }
  1306. spin_unlock_irqrestore(&ipath_pioavail_lock, flags);
  1307. if (j == iter) {
  1308. volatile __le64 *dma = dd->ipath_pioavailregs_dma;
  1309. /*
  1310. * first time through; shadow exhausted, but may be real
  1311. * buffers available, so go see; if any updated, rescan
  1312. * (once)
  1313. */
  1314. if (!updated) {
  1315. ipath_update_pio_bufs(dd);
  1316. updated = 1;
  1317. i = starti;
  1318. goto rescan;
  1319. }
  1320. dd->ipath_upd_pio_shadow = 1;
  1321. /*
  1322. * not atomic, but if we lose one once in a while, that's OK
  1323. */
  1324. ipath_stats.sps_nopiobufs++;
  1325. if (!(++dd->ipath_consec_nopiobuf % 100000)) {
  1326. ipath_dbg(
  1327. "%u pio sends with no bufavail; dmacopy: "
  1328. "%llx %llx %llx %llx; shadow: "
  1329. "%lx %lx %lx %lx\n",
  1330. dd->ipath_consec_nopiobuf,
  1331. (unsigned long long) le64_to_cpu(dma[0]),
  1332. (unsigned long long) le64_to_cpu(dma[1]),
  1333. (unsigned long long) le64_to_cpu(dma[2]),
  1334. (unsigned long long) le64_to_cpu(dma[3]),
  1335. shadow[0], shadow[1], shadow[2],
  1336. shadow[3]);
  1337. /*
  1338. * 4 buffers per byte, 4 registers above, cover rest
  1339. * below
  1340. */
  1341. if ((dd->ipath_piobcnt2k + dd->ipath_piobcnt4k) >
  1342. (sizeof(shadow[0]) * 4 * 4))
  1343. ipath_dbg("2nd group: dmacopy: %llx %llx "
  1344. "%llx %llx; shadow: %lx %lx "
  1345. "%lx %lx\n",
  1346. (unsigned long long)
  1347. le64_to_cpu(dma[4]),
  1348. (unsigned long long)
  1349. le64_to_cpu(dma[5]),
  1350. (unsigned long long)
  1351. le64_to_cpu(dma[6]),
  1352. (unsigned long long)
  1353. le64_to_cpu(dma[7]),
  1354. shadow[4], shadow[5],
  1355. shadow[6], shadow[7]);
  1356. }
  1357. buf = NULL;
  1358. goto bail;
  1359. }
  1360. /*
  1361. * set next starting place. Since it's just an optimization,
  1362. * it doesn't matter who wins on this, so no locking
  1363. */
  1364. dd->ipath_lastpioindex = i + 1;
  1365. if (dd->ipath_upd_pio_shadow)
  1366. dd->ipath_upd_pio_shadow = 0;
  1367. if (dd->ipath_consec_nopiobuf)
  1368. dd->ipath_consec_nopiobuf = 0;
  1369. if (i < dd->ipath_piobcnt2k)
  1370. buf = (u32 __iomem *) (dd->ipath_pio2kbase +
  1371. i * dd->ipath_palign);
  1372. else
  1373. buf = (u32 __iomem *)
  1374. (dd->ipath_pio4kbase +
  1375. (i - dd->ipath_piobcnt2k) * dd->ipath_4kalign);
  1376. ipath_cdbg(VERBOSE, "Return piobuf%u %uk @ %p\n",
  1377. i, (i < dd->ipath_piobcnt2k) ? 2 : 4, buf);
  1378. if (pbufnum)
  1379. *pbufnum = i;
  1380. bail:
  1381. return buf;
  1382. }
  1383. /**
  1384. * ipath_create_rcvhdrq - create a receive header queue
  1385. * @dd: the infinipath device
  1386. * @pd: the port data
  1387. *
  1388. * this must be contiguous memory (from an i/o perspective), and must be
  1389. * DMA'able (which means for some systems, it will go through an IOMMU,
  1390. * or be forced into a low address range).
  1391. */
  1392. int ipath_create_rcvhdrq(struct ipath_devdata *dd,
  1393. struct ipath_portdata *pd)
  1394. {
  1395. int ret = 0;
  1396. if (!pd->port_rcvhdrq) {
  1397. dma_addr_t phys_hdrqtail;
  1398. gfp_t gfp_flags = GFP_USER | __GFP_COMP;
  1399. int amt = ALIGN(dd->ipath_rcvhdrcnt * dd->ipath_rcvhdrentsize *
  1400. sizeof(u32), PAGE_SIZE);
  1401. pd->port_rcvhdrq = dma_alloc_coherent(
  1402. &dd->pcidev->dev, amt, &pd->port_rcvhdrq_phys,
  1403. gfp_flags);
  1404. if (!pd->port_rcvhdrq) {
  1405. ipath_dev_err(dd, "attempt to allocate %d bytes "
  1406. "for port %u rcvhdrq failed\n",
  1407. amt, pd->port_port);
  1408. ret = -ENOMEM;
  1409. goto bail;
  1410. }
  1411. pd->port_rcvhdrtail_kvaddr = dma_alloc_coherent(
  1412. &dd->pcidev->dev, PAGE_SIZE, &phys_hdrqtail, GFP_KERNEL);
  1413. if (!pd->port_rcvhdrtail_kvaddr) {
  1414. ipath_dev_err(dd, "attempt to allocate 1 page "
  1415. "for port %u rcvhdrqtailaddr failed\n",
  1416. pd->port_port);
  1417. ret = -ENOMEM;
  1418. dma_free_coherent(&dd->pcidev->dev, amt,
  1419. pd->port_rcvhdrq, pd->port_rcvhdrq_phys);
  1420. pd->port_rcvhdrq = NULL;
  1421. goto bail;
  1422. }
  1423. pd->port_rcvhdrqtailaddr_phys = phys_hdrqtail;
  1424. pd->port_rcvhdrq_size = amt;
  1425. ipath_cdbg(VERBOSE, "%d pages at %p (phys %lx) size=%lu "
  1426. "for port %u rcvhdr Q\n",
  1427. amt >> PAGE_SHIFT, pd->port_rcvhdrq,
  1428. (unsigned long) pd->port_rcvhdrq_phys,
  1429. (unsigned long) pd->port_rcvhdrq_size,
  1430. pd->port_port);
  1431. ipath_cdbg(VERBOSE, "port %d hdrtailaddr, %llx physical\n",
  1432. pd->port_port,
  1433. (unsigned long long) phys_hdrqtail);
  1434. }
  1435. else
  1436. ipath_cdbg(VERBOSE, "reuse port %d rcvhdrq @%p %llx phys; "
  1437. "hdrtailaddr@%p %llx physical\n",
  1438. pd->port_port, pd->port_rcvhdrq,
  1439. (unsigned long long) pd->port_rcvhdrq_phys,
  1440. pd->port_rcvhdrtail_kvaddr, (unsigned long long)
  1441. pd->port_rcvhdrqtailaddr_phys);
  1442. /* clear for security and sanity on each use */
  1443. memset(pd->port_rcvhdrq, 0, pd->port_rcvhdrq_size);
  1444. if (pd->port_rcvhdrtail_kvaddr)
  1445. memset(pd->port_rcvhdrtail_kvaddr, 0, PAGE_SIZE);
  1446. /*
  1447. * tell chip each time we init it, even if we are re-using previous
  1448. * memory (we zero the register at process close)
  1449. */
  1450. ipath_write_kreg_port(dd, dd->ipath_kregs->kr_rcvhdrtailaddr,
  1451. pd->port_port, pd->port_rcvhdrqtailaddr_phys);
  1452. ipath_write_kreg_port(dd, dd->ipath_kregs->kr_rcvhdraddr,
  1453. pd->port_port, pd->port_rcvhdrq_phys);
  1454. ret = 0;
  1455. bail:
  1456. return ret;
  1457. }
  1458. /*
  1459. * Flush all sends that might be in the ready to send state, as well as any
  1460. * that are in the process of being sent. Used whenever we need to be
  1461. * sure the send side is idle. Cleans up all buffer state by canceling
  1462. * all pio buffers, and issuing an abort, which cleans up anything in the
  1463. * launch fifo. The cancel is superfluous on some chip versions, but
  1464. * it's safer to always do it.
  1465. * PIOAvail bits are updated by the chip as if normal send had happened.
  1466. */
  1467. void ipath_cancel_sends(struct ipath_devdata *dd, int restore_sendctrl)
  1468. {
  1469. ipath_dbg("Cancelling all in-progress send buffers\n");
  1470. dd->ipath_lastcancel = jiffies+HZ/2; /* skip armlaunch errs a bit */
  1471. /*
  1472. * the abort bit is auto-clearing. We read scratch to be sure
  1473. * that cancels and the abort have taken effect in the chip.
  1474. */
  1475. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  1476. INFINIPATH_S_ABORT);
  1477. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  1478. ipath_disarm_piobufs(dd, 0,
  1479. (unsigned)(dd->ipath_piobcnt2k + dd->ipath_piobcnt4k));
  1480. if (restore_sendctrl) /* else done by caller later */
  1481. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  1482. dd->ipath_sendctrl);
  1483. /* and again, be sure all have hit the chip */
  1484. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  1485. }
  1486. static void ipath_set_ib_lstate(struct ipath_devdata *dd, int which)
  1487. {
  1488. static const char *what[4] = {
  1489. [0] = "NOP",
  1490. [INFINIPATH_IBCC_LINKCMD_DOWN] = "DOWN",
  1491. [INFINIPATH_IBCC_LINKCMD_ARMED] = "ARMED",
  1492. [INFINIPATH_IBCC_LINKCMD_ACTIVE] = "ACTIVE"
  1493. };
  1494. int linkcmd = (which >> INFINIPATH_IBCC_LINKCMD_SHIFT) &
  1495. INFINIPATH_IBCC_LINKCMD_MASK;
  1496. ipath_cdbg(VERBOSE, "Trying to move unit %u to %s, current ltstate "
  1497. "is %s\n", dd->ipath_unit,
  1498. what[linkcmd],
  1499. ipath_ibcstatus_str[ipath_ib_linktrstate(dd,
  1500. ipath_read_kreg64(dd, dd->ipath_kregs->kr_ibcstatus))]);
  1501. /* flush all queued sends when going to DOWN to be sure that
  1502. * they don't block MAD packets */
  1503. if (linkcmd == INFINIPATH_IBCC_LINKCMD_DOWN)
  1504. ipath_cancel_sends(dd, 1);
  1505. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcctrl,
  1506. dd->ipath_ibcctrl | which);
  1507. }
  1508. int ipath_set_linkstate(struct ipath_devdata *dd, u8 newstate)
  1509. {
  1510. u32 lstate;
  1511. int ret;
  1512. switch (newstate) {
  1513. case IPATH_IB_LINKDOWN_ONLY:
  1514. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKCMD_DOWN <<
  1515. INFINIPATH_IBCC_LINKCMD_SHIFT);
  1516. /* don't wait */
  1517. ret = 0;
  1518. goto bail;
  1519. case IPATH_IB_LINKDOWN:
  1520. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKINITCMD_POLL <<
  1521. INFINIPATH_IBCC_LINKINITCMD_SHIFT);
  1522. /* don't wait */
  1523. ret = 0;
  1524. goto bail;
  1525. case IPATH_IB_LINKDOWN_SLEEP:
  1526. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKINITCMD_SLEEP <<
  1527. INFINIPATH_IBCC_LINKINITCMD_SHIFT);
  1528. /* don't wait */
  1529. ret = 0;
  1530. goto bail;
  1531. case IPATH_IB_LINKDOWN_DISABLE:
  1532. ipath_set_ib_lstate(dd,
  1533. INFINIPATH_IBCC_LINKINITCMD_DISABLE <<
  1534. INFINIPATH_IBCC_LINKINITCMD_SHIFT);
  1535. /* don't wait */
  1536. ret = 0;
  1537. goto bail;
  1538. case IPATH_IB_LINKARM:
  1539. if (dd->ipath_flags & IPATH_LINKARMED) {
  1540. ret = 0;
  1541. goto bail;
  1542. }
  1543. if (!(dd->ipath_flags &
  1544. (IPATH_LINKINIT | IPATH_LINKACTIVE))) {
  1545. ret = -EINVAL;
  1546. goto bail;
  1547. }
  1548. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKCMD_ARMED <<
  1549. INFINIPATH_IBCC_LINKCMD_SHIFT);
  1550. /*
  1551. * Since the port can transition to ACTIVE by receiving
  1552. * a non VL 15 packet, wait for either state.
  1553. */
  1554. lstate = IPATH_LINKARMED | IPATH_LINKACTIVE;
  1555. break;
  1556. case IPATH_IB_LINKACTIVE:
  1557. if (dd->ipath_flags & IPATH_LINKACTIVE) {
  1558. ret = 0;
  1559. goto bail;
  1560. }
  1561. if (!(dd->ipath_flags & IPATH_LINKARMED)) {
  1562. ret = -EINVAL;
  1563. goto bail;
  1564. }
  1565. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKCMD_ACTIVE <<
  1566. INFINIPATH_IBCC_LINKCMD_SHIFT);
  1567. lstate = IPATH_LINKACTIVE;
  1568. break;
  1569. case IPATH_IB_LINK_LOOPBACK:
  1570. dev_info(&dd->pcidev->dev, "Enabling IB local loopback\n");
  1571. dd->ipath_ibcctrl |= INFINIPATH_IBCC_LOOPBACK;
  1572. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcctrl,
  1573. dd->ipath_ibcctrl);
  1574. ret = 0;
  1575. goto bail; // no state change to wait for
  1576. case IPATH_IB_LINK_EXTERNAL:
  1577. dev_info(&dd->pcidev->dev, "Disabling IB local loopback (normal)\n");
  1578. dd->ipath_ibcctrl &= ~INFINIPATH_IBCC_LOOPBACK;
  1579. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcctrl,
  1580. dd->ipath_ibcctrl);
  1581. ret = 0;
  1582. goto bail; // no state change to wait for
  1583. default:
  1584. ipath_dbg("Invalid linkstate 0x%x requested\n", newstate);
  1585. ret = -EINVAL;
  1586. goto bail;
  1587. }
  1588. ret = ipath_wait_linkstate(dd, lstate, 2000);
  1589. bail:
  1590. return ret;
  1591. }
  1592. /**
  1593. * ipath_set_mtu - set the MTU
  1594. * @dd: the infinipath device
  1595. * @arg: the new MTU
  1596. *
  1597. * we can handle "any" incoming size, the issue here is whether we
  1598. * need to restrict our outgoing size. For now, we don't do any
  1599. * sanity checking on this, and we don't deal with what happens to
  1600. * programs that are already running when the size changes.
  1601. * NOTE: changing the MTU will usually cause the IBC to go back to
  1602. * link initialize (IPATH_IBSTATE_INIT) state...
  1603. */
  1604. int ipath_set_mtu(struct ipath_devdata *dd, u16 arg)
  1605. {
  1606. u32 piosize;
  1607. int changed = 0;
  1608. int ret;
  1609. /*
  1610. * mtu is IB data payload max. It's the largest power of 2 less
  1611. * than piosize (or even larger, since it only really controls the
  1612. * largest we can receive; we can send the max of the mtu and
  1613. * piosize). We check that it's one of the valid IB sizes.
  1614. */
  1615. if (arg != 256 && arg != 512 && arg != 1024 && arg != 2048 &&
  1616. (arg != 4096 || !ipath_mtu4096)) {
  1617. ipath_dbg("Trying to set invalid mtu %u, failing\n", arg);
  1618. ret = -EINVAL;
  1619. goto bail;
  1620. }
  1621. if (dd->ipath_ibmtu == arg) {
  1622. ret = 0; /* same as current */
  1623. goto bail;
  1624. }
  1625. piosize = dd->ipath_ibmaxlen;
  1626. dd->ipath_ibmtu = arg;
  1627. if (arg >= (piosize - IPATH_PIO_MAXIBHDR)) {
  1628. /* Only if it's not the initial value (or reset to it) */
  1629. if (piosize != dd->ipath_init_ibmaxlen) {
  1630. if (arg > piosize && arg <= dd->ipath_init_ibmaxlen)
  1631. piosize = dd->ipath_init_ibmaxlen;
  1632. dd->ipath_ibmaxlen = piosize;
  1633. changed = 1;
  1634. }
  1635. } else if ((arg + IPATH_PIO_MAXIBHDR) != dd->ipath_ibmaxlen) {
  1636. piosize = arg + IPATH_PIO_MAXIBHDR;
  1637. ipath_cdbg(VERBOSE, "ibmaxlen was 0x%x, setting to 0x%x "
  1638. "(mtu 0x%x)\n", dd->ipath_ibmaxlen, piosize,
  1639. arg);
  1640. dd->ipath_ibmaxlen = piosize;
  1641. changed = 1;
  1642. }
  1643. if (changed) {
  1644. u64 ibc = dd->ipath_ibcctrl, ibdw;
  1645. /*
  1646. * update our housekeeping variables, and set IBC max
  1647. * size, same as init code; max IBC is max we allow in
  1648. * buffer, less the qword pbc, plus 1 for ICRC, in dwords
  1649. */
  1650. dd->ipath_ibmaxlen = piosize - 2 * sizeof(u32);
  1651. ibdw = (dd->ipath_ibmaxlen >> 2) + 1;
  1652. ibc &= ~(INFINIPATH_IBCC_MAXPKTLEN_MASK <<
  1653. dd->ibcc_mpl_shift);
  1654. ibc |= ibdw << dd->ibcc_mpl_shift;
  1655. dd->ipath_ibcctrl = ibc;
  1656. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcctrl,
  1657. dd->ipath_ibcctrl);
  1658. dd->ipath_f_tidtemplate(dd);
  1659. }
  1660. ret = 0;
  1661. bail:
  1662. return ret;
  1663. }
  1664. int ipath_set_lid(struct ipath_devdata *dd, u32 arg, u8 lmc)
  1665. {
  1666. dd->ipath_lid = arg;
  1667. dd->ipath_lmc = lmc;
  1668. return 0;
  1669. }
  1670. /**
  1671. * ipath_write_kreg_port - write a device's per-port 64-bit kernel register
  1672. * @dd: the infinipath device
  1673. * @regno: the register number to write
  1674. * @port: the port containing the register
  1675. * @value: the value to write
  1676. *
  1677. * Registers that vary with the chip implementation constants (port)
  1678. * use this routine.
  1679. */
  1680. void ipath_write_kreg_port(const struct ipath_devdata *dd, ipath_kreg regno,
  1681. unsigned port, u64 value)
  1682. {
  1683. u16 where;
  1684. if (port < dd->ipath_portcnt &&
  1685. (regno == dd->ipath_kregs->kr_rcvhdraddr ||
  1686. regno == dd->ipath_kregs->kr_rcvhdrtailaddr))
  1687. where = regno + port;
  1688. else
  1689. where = -1;
  1690. ipath_write_kreg(dd, where, value);
  1691. }
  1692. /*
  1693. * Following deal with the "obviously simple" task of overriding the state
  1694. * of the LEDS, which normally indicate link physical and logical status.
  1695. * The complications arise in dealing with different hardware mappings
  1696. * and the board-dependent routine being called from interrupts.
  1697. * and then there's the requirement to _flash_ them.
  1698. */
  1699. #define LED_OVER_FREQ_SHIFT 8
  1700. #define LED_OVER_FREQ_MASK (0xFF<<LED_OVER_FREQ_SHIFT)
  1701. /* Below is "non-zero" to force override, but both actual LEDs are off */
  1702. #define LED_OVER_BOTH_OFF (8)
  1703. static void ipath_run_led_override(unsigned long opaque)
  1704. {
  1705. struct ipath_devdata *dd = (struct ipath_devdata *)opaque;
  1706. int timeoff;
  1707. int pidx;
  1708. u64 lstate, ltstate, val;
  1709. if (!(dd->ipath_flags & IPATH_INITTED))
  1710. return;
  1711. pidx = dd->ipath_led_override_phase++ & 1;
  1712. dd->ipath_led_override = dd->ipath_led_override_vals[pidx];
  1713. timeoff = dd->ipath_led_override_timeoff;
  1714. /*
  1715. * below potentially restores the LED values per current status,
  1716. * should also possibly setup the traffic-blink register,
  1717. * but leave that to per-chip functions.
  1718. */
  1719. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_ibcstatus);
  1720. ltstate = (val >> INFINIPATH_IBCS_LINKTRAININGSTATE_SHIFT) &
  1721. dd->ibcs_lts_mask;
  1722. lstate = (val >> dd->ibcs_ls_shift) & INFINIPATH_IBCS_LINKSTATE_MASK;
  1723. dd->ipath_f_setextled(dd, lstate, ltstate);
  1724. mod_timer(&dd->ipath_led_override_timer, jiffies + timeoff);
  1725. }
  1726. void ipath_set_led_override(struct ipath_devdata *dd, unsigned int val)
  1727. {
  1728. int timeoff, freq;
  1729. if (!(dd->ipath_flags & IPATH_INITTED))
  1730. return;
  1731. /* First check if we are blinking. If not, use 1HZ polling */
  1732. timeoff = HZ;
  1733. freq = (val & LED_OVER_FREQ_MASK) >> LED_OVER_FREQ_SHIFT;
  1734. if (freq) {
  1735. /* For blink, set each phase from one nybble of val */
  1736. dd->ipath_led_override_vals[0] = val & 0xF;
  1737. dd->ipath_led_override_vals[1] = (val >> 4) & 0xF;
  1738. timeoff = (HZ << 4)/freq;
  1739. } else {
  1740. /* Non-blink set both phases the same. */
  1741. dd->ipath_led_override_vals[0] = val & 0xF;
  1742. dd->ipath_led_override_vals[1] = val & 0xF;
  1743. }
  1744. dd->ipath_led_override_timeoff = timeoff;
  1745. /*
  1746. * If the timer has not already been started, do so. Use a "quick"
  1747. * timeout so the function will be called soon, to look at our request.
  1748. */
  1749. if (atomic_inc_return(&dd->ipath_led_override_timer_active) == 1) {
  1750. /* Need to start timer */
  1751. init_timer(&dd->ipath_led_override_timer);
  1752. dd->ipath_led_override_timer.function =
  1753. ipath_run_led_override;
  1754. dd->ipath_led_override_timer.data = (unsigned long) dd;
  1755. dd->ipath_led_override_timer.expires = jiffies + 1;
  1756. add_timer(&dd->ipath_led_override_timer);
  1757. } else {
  1758. atomic_dec(&dd->ipath_led_override_timer_active);
  1759. }
  1760. }
  1761. /**
  1762. * ipath_shutdown_device - shut down a device
  1763. * @dd: the infinipath device
  1764. *
  1765. * This is called to make the device quiet when we are about to
  1766. * unload the driver, and also when the device is administratively
  1767. * disabled. It does not free any data structures.
  1768. * Everything it does has to be setup again by ipath_init_chip(dd,1)
  1769. */
  1770. void ipath_shutdown_device(struct ipath_devdata *dd)
  1771. {
  1772. unsigned long flags;
  1773. ipath_dbg("Shutting down the device\n");
  1774. ipath_hol_up(dd); /* make sure user processes aren't suspended */
  1775. dd->ipath_flags |= IPATH_LINKUNK;
  1776. dd->ipath_flags &= ~(IPATH_INITTED | IPATH_LINKDOWN |
  1777. IPATH_LINKINIT | IPATH_LINKARMED |
  1778. IPATH_LINKACTIVE);
  1779. *dd->ipath_statusp &= ~(IPATH_STATUS_IB_CONF |
  1780. IPATH_STATUS_IB_READY);
  1781. /* mask interrupts, but not errors */
  1782. ipath_write_kreg(dd, dd->ipath_kregs->kr_intmask, 0ULL);
  1783. dd->ipath_rcvctrl = 0;
  1784. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
  1785. dd->ipath_rcvctrl);
  1786. /*
  1787. * gracefully stop all sends allowing any in progress to trickle out
  1788. * first.
  1789. */
  1790. spin_lock_irqsave(&dd->ipath_sendctrl_lock, flags);
  1791. dd->ipath_sendctrl = 0;
  1792. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl, dd->ipath_sendctrl);
  1793. /* flush it */
  1794. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  1795. spin_unlock_irqrestore(&dd->ipath_sendctrl_lock, flags);
  1796. /*
  1797. * enough for anything that's going to trickle out to have actually
  1798. * done so.
  1799. */
  1800. udelay(5);
  1801. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKINITCMD_DISABLE <<
  1802. INFINIPATH_IBCC_LINKINITCMD_SHIFT);
  1803. ipath_cancel_sends(dd, 0);
  1804. signal_ib_event(dd, IB_EVENT_PORT_ERR);
  1805. /* disable IBC */
  1806. dd->ipath_control &= ~INFINIPATH_C_LINKENABLE;
  1807. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  1808. dd->ipath_control | INFINIPATH_C_FREEZEMODE);
  1809. /*
  1810. * clear SerdesEnable and turn the leds off; do this here because
  1811. * we are unloading, so don't count on interrupts to move along
  1812. * Turn the LEDs off explictly for the same reason.
  1813. */
  1814. dd->ipath_f_quiet_serdes(dd);
  1815. /* stop all the timers that might still be running */
  1816. del_timer_sync(&dd->ipath_hol_timer);
  1817. if (dd->ipath_stats_timer_active) {
  1818. del_timer_sync(&dd->ipath_stats_timer);
  1819. dd->ipath_stats_timer_active = 0;
  1820. }
  1821. /*
  1822. * clear all interrupts and errors, so that the next time the driver
  1823. * is loaded or device is enabled, we know that whatever is set
  1824. * happened while we were unloaded
  1825. */
  1826. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  1827. ~0ULL & ~INFINIPATH_HWE_MEMBISTFAILED);
  1828. ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear, -1LL);
  1829. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear, -1LL);
  1830. ipath_cdbg(VERBOSE, "Flush time and errors to EEPROM\n");
  1831. ipath_update_eeprom_log(dd);
  1832. }
  1833. /**
  1834. * ipath_free_pddata - free a port's allocated data
  1835. * @dd: the infinipath device
  1836. * @pd: the portdata structure
  1837. *
  1838. * free up any allocated data for a port
  1839. * This should not touch anything that would affect a simultaneous
  1840. * re-allocation of port data, because it is called after ipath_mutex
  1841. * is released (and can be called from reinit as well).
  1842. * It should never change any chip state, or global driver state.
  1843. * (The only exception to global state is freeing the port0 port0_skbs.)
  1844. */
  1845. void ipath_free_pddata(struct ipath_devdata *dd, struct ipath_portdata *pd)
  1846. {
  1847. if (!pd)
  1848. return;
  1849. if (pd->port_rcvhdrq) {
  1850. ipath_cdbg(VERBOSE, "free closed port %d rcvhdrq @ %p "
  1851. "(size=%lu)\n", pd->port_port, pd->port_rcvhdrq,
  1852. (unsigned long) pd->port_rcvhdrq_size);
  1853. dma_free_coherent(&dd->pcidev->dev, pd->port_rcvhdrq_size,
  1854. pd->port_rcvhdrq, pd->port_rcvhdrq_phys);
  1855. pd->port_rcvhdrq = NULL;
  1856. if (pd->port_rcvhdrtail_kvaddr) {
  1857. dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
  1858. pd->port_rcvhdrtail_kvaddr,
  1859. pd->port_rcvhdrqtailaddr_phys);
  1860. pd->port_rcvhdrtail_kvaddr = NULL;
  1861. }
  1862. }
  1863. if (pd->port_port && pd->port_rcvegrbuf) {
  1864. unsigned e;
  1865. for (e = 0; e < pd->port_rcvegrbuf_chunks; e++) {
  1866. void *base = pd->port_rcvegrbuf[e];
  1867. size_t size = pd->port_rcvegrbuf_size;
  1868. ipath_cdbg(VERBOSE, "egrbuf free(%p, %lu), "
  1869. "chunk %u/%u\n", base,
  1870. (unsigned long) size,
  1871. e, pd->port_rcvegrbuf_chunks);
  1872. dma_free_coherent(&dd->pcidev->dev, size,
  1873. base, pd->port_rcvegrbuf_phys[e]);
  1874. }
  1875. kfree(pd->port_rcvegrbuf);
  1876. pd->port_rcvegrbuf = NULL;
  1877. kfree(pd->port_rcvegrbuf_phys);
  1878. pd->port_rcvegrbuf_phys = NULL;
  1879. pd->port_rcvegrbuf_chunks = 0;
  1880. } else if (pd->port_port == 0 && dd->ipath_port0_skbinfo) {
  1881. unsigned e;
  1882. struct ipath_skbinfo *skbinfo = dd->ipath_port0_skbinfo;
  1883. dd->ipath_port0_skbinfo = NULL;
  1884. ipath_cdbg(VERBOSE, "free closed port %d "
  1885. "ipath_port0_skbinfo @ %p\n", pd->port_port,
  1886. skbinfo);
  1887. for (e = 0; e < dd->ipath_rcvegrcnt; e++)
  1888. if (skbinfo[e].skb) {
  1889. pci_unmap_single(dd->pcidev, skbinfo[e].phys,
  1890. dd->ipath_ibmaxlen,
  1891. PCI_DMA_FROMDEVICE);
  1892. dev_kfree_skb(skbinfo[e].skb);
  1893. }
  1894. vfree(skbinfo);
  1895. }
  1896. kfree(pd->port_tid_pg_list);
  1897. vfree(pd->subport_uregbase);
  1898. vfree(pd->subport_rcvegrbuf);
  1899. vfree(pd->subport_rcvhdr_base);
  1900. kfree(pd);
  1901. }
  1902. static int __init infinipath_init(void)
  1903. {
  1904. int ret;
  1905. if (ipath_debug & __IPATH_DBG)
  1906. printk(KERN_INFO DRIVER_LOAD_MSG "%s", ib_ipath_version);
  1907. /*
  1908. * These must be called before the driver is registered with
  1909. * the PCI subsystem.
  1910. */
  1911. idr_init(&unit_table);
  1912. if (!idr_pre_get(&unit_table, GFP_KERNEL)) {
  1913. ret = -ENOMEM;
  1914. goto bail;
  1915. }
  1916. ret = pci_register_driver(&ipath_driver);
  1917. if (ret < 0) {
  1918. printk(KERN_ERR IPATH_DRV_NAME
  1919. ": Unable to register driver: error %d\n", -ret);
  1920. goto bail_unit;
  1921. }
  1922. ret = ipath_init_ipathfs();
  1923. if (ret < 0) {
  1924. printk(KERN_ERR IPATH_DRV_NAME ": Unable to create "
  1925. "ipathfs: error %d\n", -ret);
  1926. goto bail_pci;
  1927. }
  1928. goto bail;
  1929. bail_pci:
  1930. pci_unregister_driver(&ipath_driver);
  1931. bail_unit:
  1932. idr_destroy(&unit_table);
  1933. bail:
  1934. return ret;
  1935. }
  1936. static void __exit infinipath_cleanup(void)
  1937. {
  1938. ipath_exit_ipathfs();
  1939. ipath_cdbg(VERBOSE, "Unregistering pci driver\n");
  1940. pci_unregister_driver(&ipath_driver);
  1941. idr_destroy(&unit_table);
  1942. }
  1943. /**
  1944. * ipath_reset_device - reset the chip if possible
  1945. * @unit: the device to reset
  1946. *
  1947. * Whether or not reset is successful, we attempt to re-initialize the chip
  1948. * (that is, much like a driver unload/reload). We clear the INITTED flag
  1949. * so that the various entry points will fail until we reinitialize. For
  1950. * now, we only allow this if no user ports are open that use chip resources
  1951. */
  1952. int ipath_reset_device(int unit)
  1953. {
  1954. int ret, i;
  1955. struct ipath_devdata *dd = ipath_lookup(unit);
  1956. if (!dd) {
  1957. ret = -ENODEV;
  1958. goto bail;
  1959. }
  1960. if (atomic_read(&dd->ipath_led_override_timer_active)) {
  1961. /* Need to stop LED timer, _then_ shut off LEDs */
  1962. del_timer_sync(&dd->ipath_led_override_timer);
  1963. atomic_set(&dd->ipath_led_override_timer_active, 0);
  1964. }
  1965. /* Shut off LEDs after we are sure timer is not running */
  1966. dd->ipath_led_override = LED_OVER_BOTH_OFF;
  1967. dd->ipath_f_setextled(dd, 0, 0);
  1968. dev_info(&dd->pcidev->dev, "Reset on unit %u requested\n", unit);
  1969. if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT)) {
  1970. dev_info(&dd->pcidev->dev, "Invalid unit number %u or "
  1971. "not initialized or not present\n", unit);
  1972. ret = -ENXIO;
  1973. goto bail;
  1974. }
  1975. if (dd->ipath_pd)
  1976. for (i = 1; i < dd->ipath_cfgports; i++) {
  1977. if (dd->ipath_pd[i] && dd->ipath_pd[i]->port_cnt) {
  1978. ipath_dbg("unit %u port %d is in use "
  1979. "(PID %u cmd %s), can't reset\n",
  1980. unit, i,
  1981. dd->ipath_pd[i]->port_pid,
  1982. dd->ipath_pd[i]->port_comm);
  1983. ret = -EBUSY;
  1984. goto bail;
  1985. }
  1986. }
  1987. dd->ipath_flags &= ~IPATH_INITTED;
  1988. ret = dd->ipath_f_reset(dd);
  1989. if (ret != 1)
  1990. ipath_dbg("reset was not successful\n");
  1991. ipath_dbg("Trying to reinitialize unit %u after reset attempt\n",
  1992. unit);
  1993. ret = ipath_init_chip(dd, 1);
  1994. if (ret)
  1995. ipath_dev_err(dd, "Reinitialize unit %u after "
  1996. "reset failed with %d\n", unit, ret);
  1997. else
  1998. dev_info(&dd->pcidev->dev, "Reinitialized unit %u after "
  1999. "resetting\n", unit);
  2000. bail:
  2001. return ret;
  2002. }
  2003. /*
  2004. * send a signal to all the processes that have the driver open
  2005. * through the normal interfaces (i.e., everything other than diags
  2006. * interface). Returns number of signalled processes.
  2007. */
  2008. static int ipath_signal_procs(struct ipath_devdata *dd, int sig)
  2009. {
  2010. int i, sub, any = 0;
  2011. pid_t pid;
  2012. if (!dd->ipath_pd)
  2013. return 0;
  2014. for (i = 1; i < dd->ipath_cfgports; i++) {
  2015. if (!dd->ipath_pd[i] || !dd->ipath_pd[i]->port_cnt ||
  2016. !dd->ipath_pd[i]->port_pid)
  2017. continue;
  2018. pid = dd->ipath_pd[i]->port_pid;
  2019. dev_info(&dd->pcidev->dev, "context %d in use "
  2020. "(PID %u), sending signal %d\n",
  2021. i, pid, sig);
  2022. kill_proc(pid, sig, 1);
  2023. any++;
  2024. for (sub = 0; sub < INFINIPATH_MAX_SUBPORT; sub++) {
  2025. pid = dd->ipath_pd[i]->port_subpid[sub];
  2026. if (!pid)
  2027. continue;
  2028. dev_info(&dd->pcidev->dev, "sub-context "
  2029. "%d:%d in use (PID %u), sending "
  2030. "signal %d\n", i, sub, pid, sig);
  2031. kill_proc(pid, sig, 1);
  2032. any++;
  2033. }
  2034. }
  2035. return any;
  2036. }
  2037. static void ipath_hol_signal_down(struct ipath_devdata *dd)
  2038. {
  2039. if (ipath_signal_procs(dd, SIGSTOP))
  2040. ipath_dbg("Stopped some processes\n");
  2041. ipath_cancel_sends(dd, 1);
  2042. }
  2043. static void ipath_hol_signal_up(struct ipath_devdata *dd)
  2044. {
  2045. if (ipath_signal_procs(dd, SIGCONT))
  2046. ipath_dbg("Continued some processes\n");
  2047. }
  2048. /*
  2049. * link is down, stop any users processes, and flush pending sends
  2050. * to prevent HoL blocking, then start the HoL timer that
  2051. * periodically continues, then stop procs, so they can detect
  2052. * link down if they want, and do something about it.
  2053. * Timer may already be running, so use __mod_timer, not add_timer.
  2054. */
  2055. void ipath_hol_down(struct ipath_devdata *dd)
  2056. {
  2057. dd->ipath_hol_state = IPATH_HOL_DOWN;
  2058. ipath_hol_signal_down(dd);
  2059. dd->ipath_hol_next = IPATH_HOL_DOWNCONT;
  2060. dd->ipath_hol_timer.expires = jiffies +
  2061. msecs_to_jiffies(ipath_hol_timeout_ms);
  2062. __mod_timer(&dd->ipath_hol_timer, dd->ipath_hol_timer.expires);
  2063. }
  2064. /*
  2065. * link is up, continue any user processes, and ensure timer
  2066. * is a nop, if running. Let timer keep running, if set; it
  2067. * will nop when it sees the link is up
  2068. */
  2069. void ipath_hol_up(struct ipath_devdata *dd)
  2070. {
  2071. ipath_hol_signal_up(dd);
  2072. dd->ipath_hol_state = IPATH_HOL_UP;
  2073. }
  2074. /*
  2075. * toggle the running/not running state of user proceses
  2076. * to prevent HoL blocking on chip resources, but still allow
  2077. * user processes to do link down special case handling.
  2078. * Should only be called via the timer
  2079. */
  2080. void ipath_hol_event(unsigned long opaque)
  2081. {
  2082. struct ipath_devdata *dd = (struct ipath_devdata *)opaque;
  2083. if (dd->ipath_hol_next == IPATH_HOL_DOWNSTOP
  2084. && dd->ipath_hol_state != IPATH_HOL_UP) {
  2085. dd->ipath_hol_next = IPATH_HOL_DOWNCONT;
  2086. ipath_dbg("Stopping processes\n");
  2087. ipath_hol_signal_down(dd);
  2088. } else { /* may do "extra" if also in ipath_hol_up() */
  2089. dd->ipath_hol_next = IPATH_HOL_DOWNSTOP;
  2090. ipath_dbg("Continuing processes\n");
  2091. ipath_hol_signal_up(dd);
  2092. }
  2093. if (dd->ipath_hol_state == IPATH_HOL_UP)
  2094. ipath_dbg("link's up, don't resched timer\n");
  2095. else {
  2096. dd->ipath_hol_timer.expires = jiffies +
  2097. msecs_to_jiffies(ipath_hol_timeout_ms);
  2098. __mod_timer(&dd->ipath_hol_timer,
  2099. dd->ipath_hol_timer.expires);
  2100. }
  2101. }
  2102. int ipath_set_rx_pol_inv(struct ipath_devdata *dd, u8 new_pol_inv)
  2103. {
  2104. u64 val;
  2105. if ( new_pol_inv > INFINIPATH_XGXS_RX_POL_MASK ) {
  2106. return -1;
  2107. }
  2108. if ( dd->ipath_rx_pol_inv != new_pol_inv ) {
  2109. dd->ipath_rx_pol_inv = new_pol_inv;
  2110. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig);
  2111. val &= ~(INFINIPATH_XGXS_RX_POL_MASK <<
  2112. INFINIPATH_XGXS_RX_POL_SHIFT);
  2113. val |= ((u64)dd->ipath_rx_pol_inv) <<
  2114. INFINIPATH_XGXS_RX_POL_SHIFT;
  2115. ipath_write_kreg(dd, dd->ipath_kregs->kr_xgxsconfig, val);
  2116. }
  2117. return 0;
  2118. }
  2119. /*
  2120. * Disable and enable the armlaunch error. Used for PIO bandwidth testing on
  2121. * the 7220, which is count-based, rather than trigger-based. Safe for the
  2122. * driver check, since it's at init. Not completely safe when used for
  2123. * user-mode checking, since some error checking can be lost, but not
  2124. * particularly risky, and only has problematic side-effects in the face of
  2125. * very buggy user code. There is no reference counting, but that's also
  2126. * fine, given the intended use.
  2127. */
  2128. void ipath_enable_armlaunch(struct ipath_devdata *dd)
  2129. {
  2130. dd->ipath_lasterror &= ~INFINIPATH_E_SPIOARMLAUNCH;
  2131. ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear,
  2132. INFINIPATH_E_SPIOARMLAUNCH);
  2133. dd->ipath_errormask |= INFINIPATH_E_SPIOARMLAUNCH;
  2134. ipath_write_kreg(dd, dd->ipath_kregs->kr_errormask,
  2135. dd->ipath_errormask);
  2136. }
  2137. void ipath_disable_armlaunch(struct ipath_devdata *dd)
  2138. {
  2139. /* so don't re-enable if already set */
  2140. dd->ipath_maskederrs &= ~INFINIPATH_E_SPIOARMLAUNCH;
  2141. dd->ipath_errormask &= ~INFINIPATH_E_SPIOARMLAUNCH;
  2142. ipath_write_kreg(dd, dd->ipath_kregs->kr_errormask,
  2143. dd->ipath_errormask);
  2144. }
  2145. module_init(infinipath_init);
  2146. module_exit(infinipath_cleanup);