intel_hdmi.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_crtc.h"
  34. #include "drm_edid.h"
  35. #include "intel_drv.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. struct intel_hdmi {
  39. struct intel_encoder base;
  40. u32 sdvox_reg;
  41. int ddc_bus;
  42. uint32_t color_range;
  43. bool has_hdmi_sink;
  44. bool has_audio;
  45. enum hdmi_force_audio force_audio;
  46. void (*write_infoframe)(struct drm_encoder *encoder,
  47. struct dip_infoframe *frame);
  48. };
  49. static struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  50. {
  51. return container_of(encoder, struct intel_hdmi, base.base);
  52. }
  53. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  54. {
  55. return container_of(intel_attached_encoder(connector),
  56. struct intel_hdmi, base);
  57. }
  58. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  59. {
  60. uint8_t *data = (uint8_t *)frame;
  61. uint8_t sum = 0;
  62. unsigned i;
  63. frame->checksum = 0;
  64. frame->ecc = 0;
  65. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  66. sum += data[i];
  67. frame->checksum = 0x100 - sum;
  68. }
  69. static u32 g4x_infoframe_index(struct dip_infoframe *frame)
  70. {
  71. u32 flags = 0;
  72. switch (frame->type) {
  73. case DIP_TYPE_AVI:
  74. flags |= VIDEO_DIP_SELECT_AVI;
  75. break;
  76. case DIP_TYPE_SPD:
  77. flags |= VIDEO_DIP_SELECT_SPD;
  78. break;
  79. default:
  80. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  81. break;
  82. }
  83. return flags;
  84. }
  85. static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
  86. {
  87. u32 flags = 0;
  88. switch (frame->type) {
  89. case DIP_TYPE_AVI:
  90. flags |= VIDEO_DIP_ENABLE_AVI;
  91. break;
  92. case DIP_TYPE_SPD:
  93. flags |= VIDEO_DIP_ENABLE_SPD;
  94. break;
  95. default:
  96. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  97. break;
  98. }
  99. return flags;
  100. }
  101. static void g4x_write_infoframe(struct drm_encoder *encoder,
  102. struct dip_infoframe *frame)
  103. {
  104. uint32_t *data = (uint32_t *)frame;
  105. struct drm_device *dev = encoder->dev;
  106. struct drm_i915_private *dev_priv = dev->dev_private;
  107. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  108. u32 val = I915_READ(VIDEO_DIP_CTL);
  109. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  110. /* XXX first guess at handling video port, is this corrent? */
  111. val &= ~VIDEO_DIP_PORT_MASK;
  112. if (intel_hdmi->sdvox_reg == SDVOB)
  113. val |= VIDEO_DIP_PORT_B;
  114. else if (intel_hdmi->sdvox_reg == SDVOC)
  115. val |= VIDEO_DIP_PORT_C;
  116. else
  117. return;
  118. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  119. val |= g4x_infoframe_index(frame);
  120. val &= ~g4x_infoframe_enable(frame);
  121. val |= VIDEO_DIP_ENABLE;
  122. I915_WRITE(VIDEO_DIP_CTL, val);
  123. for (i = 0; i < len; i += 4) {
  124. I915_WRITE(VIDEO_DIP_DATA, *data);
  125. data++;
  126. }
  127. val |= g4x_infoframe_enable(frame);
  128. val &= ~VIDEO_DIP_FREQ_MASK;
  129. val |= VIDEO_DIP_FREQ_VSYNC;
  130. I915_WRITE(VIDEO_DIP_CTL, val);
  131. }
  132. static void ibx_write_infoframe(struct drm_encoder *encoder,
  133. struct dip_infoframe *frame)
  134. {
  135. uint32_t *data = (uint32_t *)frame;
  136. struct drm_device *dev = encoder->dev;
  137. struct drm_i915_private *dev_priv = dev->dev_private;
  138. struct drm_crtc *crtc = encoder->crtc;
  139. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  140. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  141. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  142. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  143. u32 val = I915_READ(reg);
  144. val &= ~VIDEO_DIP_PORT_MASK;
  145. switch (intel_hdmi->sdvox_reg) {
  146. case HDMIB:
  147. val |= VIDEO_DIP_PORT_B;
  148. break;
  149. case HDMIC:
  150. val |= VIDEO_DIP_PORT_C;
  151. break;
  152. case HDMID:
  153. val |= VIDEO_DIP_PORT_D;
  154. break;
  155. default:
  156. return;
  157. }
  158. intel_wait_for_vblank(dev, intel_crtc->pipe);
  159. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  160. val |= g4x_infoframe_index(frame);
  161. val &= ~g4x_infoframe_enable(frame);
  162. val |= VIDEO_DIP_ENABLE;
  163. I915_WRITE(reg, val);
  164. for (i = 0; i < len; i += 4) {
  165. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  166. data++;
  167. }
  168. val |= g4x_infoframe_enable(frame);
  169. val &= ~VIDEO_DIP_FREQ_MASK;
  170. val |= VIDEO_DIP_FREQ_VSYNC;
  171. I915_WRITE(reg, val);
  172. }
  173. static void cpt_write_infoframe(struct drm_encoder *encoder,
  174. struct dip_infoframe *frame)
  175. {
  176. uint32_t *data = (uint32_t *)frame;
  177. struct drm_device *dev = encoder->dev;
  178. struct drm_i915_private *dev_priv = dev->dev_private;
  179. struct drm_crtc *crtc = encoder->crtc;
  180. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  181. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  182. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  183. u32 val = I915_READ(reg);
  184. intel_wait_for_vblank(dev, intel_crtc->pipe);
  185. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  186. val |= g4x_infoframe_index(frame);
  187. /* The DIP control register spec says that we need to update the AVI
  188. * infoframe without clearing its enable bit */
  189. if (frame->type == DIP_TYPE_AVI)
  190. val |= VIDEO_DIP_ENABLE_AVI;
  191. else
  192. val &= ~g4x_infoframe_enable(frame);
  193. val |= VIDEO_DIP_ENABLE;
  194. I915_WRITE(reg, val);
  195. for (i = 0; i < len; i += 4) {
  196. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  197. data++;
  198. }
  199. val |= g4x_infoframe_enable(frame);
  200. val &= ~VIDEO_DIP_FREQ_MASK;
  201. val |= VIDEO_DIP_FREQ_VSYNC;
  202. I915_WRITE(reg, val);
  203. }
  204. static void vlv_write_infoframe(struct drm_encoder *encoder,
  205. struct dip_infoframe *frame)
  206. {
  207. uint32_t *data = (uint32_t *)frame;
  208. struct drm_device *dev = encoder->dev;
  209. struct drm_i915_private *dev_priv = dev->dev_private;
  210. struct drm_crtc *crtc = encoder->crtc;
  211. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  212. int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  213. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  214. u32 val = I915_READ(reg);
  215. intel_wait_for_vblank(dev, intel_crtc->pipe);
  216. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  217. val |= g4x_infoframe_index(frame);
  218. val &= ~g4x_infoframe_enable(frame);
  219. val |= VIDEO_DIP_ENABLE;
  220. I915_WRITE(reg, val);
  221. for (i = 0; i < len; i += 4) {
  222. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  223. data++;
  224. }
  225. val |= g4x_infoframe_enable(frame);
  226. val &= ~VIDEO_DIP_FREQ_MASK;
  227. val |= VIDEO_DIP_FREQ_VSYNC;
  228. I915_WRITE(reg, val);
  229. }
  230. static void hsw_write_infoframe(struct drm_encoder *encoder,
  231. struct dip_infoframe *frame)
  232. {
  233. /* Not implemented yet, so avoid doing anything at all.
  234. * This is the placeholder for Paulo Zanoni's infoframe writing patch
  235. */
  236. DRM_DEBUG_DRIVER("Attempting to write infoframe on Haswell, this is not implemented yet.\n");
  237. return;
  238. }
  239. static void intel_set_infoframe(struct drm_encoder *encoder,
  240. struct dip_infoframe *frame)
  241. {
  242. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  243. if (!intel_hdmi->has_hdmi_sink)
  244. return;
  245. intel_dip_infoframe_csum(frame);
  246. intel_hdmi->write_infoframe(encoder, frame);
  247. }
  248. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  249. struct drm_display_mode *adjusted_mode)
  250. {
  251. struct dip_infoframe avi_if = {
  252. .type = DIP_TYPE_AVI,
  253. .ver = DIP_VERSION_AVI,
  254. .len = DIP_LEN_AVI,
  255. };
  256. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  257. avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
  258. intel_set_infoframe(encoder, &avi_if);
  259. }
  260. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  261. {
  262. struct dip_infoframe spd_if;
  263. memset(&spd_if, 0, sizeof(spd_if));
  264. spd_if.type = DIP_TYPE_SPD;
  265. spd_if.ver = DIP_VERSION_SPD;
  266. spd_if.len = DIP_LEN_SPD;
  267. strcpy(spd_if.body.spd.vn, "Intel");
  268. strcpy(spd_if.body.spd.pd, "Integrated gfx");
  269. spd_if.body.spd.sdi = DIP_SPD_PC;
  270. intel_set_infoframe(encoder, &spd_if);
  271. }
  272. static void intel_hdmi_mode_set(struct drm_encoder *encoder,
  273. struct drm_display_mode *mode,
  274. struct drm_display_mode *adjusted_mode)
  275. {
  276. struct drm_device *dev = encoder->dev;
  277. struct drm_i915_private *dev_priv = dev->dev_private;
  278. struct drm_crtc *crtc = encoder->crtc;
  279. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  280. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  281. u32 sdvox;
  282. sdvox = SDVO_ENCODING_HDMI | SDVO_BORDER_ENABLE;
  283. if (!HAS_PCH_SPLIT(dev))
  284. sdvox |= intel_hdmi->color_range;
  285. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  286. sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
  287. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  288. sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
  289. if (intel_crtc->bpp > 24)
  290. sdvox |= COLOR_FORMAT_12bpc;
  291. else
  292. sdvox |= COLOR_FORMAT_8bpc;
  293. /* Required on CPT */
  294. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  295. sdvox |= HDMI_MODE_SELECT;
  296. if (intel_hdmi->has_audio) {
  297. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  298. pipe_name(intel_crtc->pipe));
  299. sdvox |= SDVO_AUDIO_ENABLE;
  300. sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
  301. intel_write_eld(encoder, adjusted_mode);
  302. }
  303. if (HAS_PCH_CPT(dev))
  304. sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  305. else if (intel_crtc->pipe == 1)
  306. sdvox |= SDVO_PIPE_B_SELECT;
  307. I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
  308. POSTING_READ(intel_hdmi->sdvox_reg);
  309. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  310. intel_hdmi_set_spd_infoframe(encoder);
  311. }
  312. static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
  313. {
  314. struct drm_device *dev = encoder->dev;
  315. struct drm_i915_private *dev_priv = dev->dev_private;
  316. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  317. u32 temp;
  318. u32 enable_bits = SDVO_ENABLE;
  319. if (intel_hdmi->has_audio)
  320. enable_bits |= SDVO_AUDIO_ENABLE;
  321. temp = I915_READ(intel_hdmi->sdvox_reg);
  322. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  323. * we do this anyway which shows more stable in testing.
  324. */
  325. if (HAS_PCH_SPLIT(dev)) {
  326. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  327. POSTING_READ(intel_hdmi->sdvox_reg);
  328. }
  329. if (mode != DRM_MODE_DPMS_ON) {
  330. temp &= ~enable_bits;
  331. } else {
  332. temp |= enable_bits;
  333. }
  334. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  335. POSTING_READ(intel_hdmi->sdvox_reg);
  336. /* HW workaround, need to write this twice for issue that may result
  337. * in first write getting masked.
  338. */
  339. if (HAS_PCH_SPLIT(dev)) {
  340. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  341. POSTING_READ(intel_hdmi->sdvox_reg);
  342. }
  343. }
  344. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  345. struct drm_display_mode *mode)
  346. {
  347. if (mode->clock > 165000)
  348. return MODE_CLOCK_HIGH;
  349. if (mode->clock < 20000)
  350. return MODE_CLOCK_LOW;
  351. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  352. return MODE_NO_DBLESCAN;
  353. return MODE_OK;
  354. }
  355. static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
  356. struct drm_display_mode *mode,
  357. struct drm_display_mode *adjusted_mode)
  358. {
  359. return true;
  360. }
  361. static enum drm_connector_status
  362. intel_hdmi_detect(struct drm_connector *connector, bool force)
  363. {
  364. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  365. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  366. struct edid *edid;
  367. enum drm_connector_status status = connector_status_disconnected;
  368. intel_hdmi->has_hdmi_sink = false;
  369. intel_hdmi->has_audio = false;
  370. edid = drm_get_edid(connector,
  371. intel_gmbus_get_adapter(dev_priv,
  372. intel_hdmi->ddc_bus));
  373. if (edid) {
  374. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  375. status = connector_status_connected;
  376. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  377. intel_hdmi->has_hdmi_sink =
  378. drm_detect_hdmi_monitor(edid);
  379. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  380. }
  381. connector->display_info.raw_edid = NULL;
  382. kfree(edid);
  383. }
  384. if (status == connector_status_connected) {
  385. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  386. intel_hdmi->has_audio =
  387. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  388. }
  389. return status;
  390. }
  391. static int intel_hdmi_get_modes(struct drm_connector *connector)
  392. {
  393. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  394. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  395. /* We should parse the EDID data and find out if it's an HDMI sink so
  396. * we can send audio to it.
  397. */
  398. return intel_ddc_get_modes(connector,
  399. intel_gmbus_get_adapter(dev_priv,
  400. intel_hdmi->ddc_bus));
  401. }
  402. static bool
  403. intel_hdmi_detect_audio(struct drm_connector *connector)
  404. {
  405. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  406. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  407. struct edid *edid;
  408. bool has_audio = false;
  409. edid = drm_get_edid(connector,
  410. intel_gmbus_get_adapter(dev_priv,
  411. intel_hdmi->ddc_bus));
  412. if (edid) {
  413. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  414. has_audio = drm_detect_monitor_audio(edid);
  415. connector->display_info.raw_edid = NULL;
  416. kfree(edid);
  417. }
  418. return has_audio;
  419. }
  420. static int
  421. intel_hdmi_set_property(struct drm_connector *connector,
  422. struct drm_property *property,
  423. uint64_t val)
  424. {
  425. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  426. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  427. int ret;
  428. ret = drm_connector_property_set_value(connector, property, val);
  429. if (ret)
  430. return ret;
  431. if (property == dev_priv->force_audio_property) {
  432. enum hdmi_force_audio i = val;
  433. bool has_audio;
  434. if (i == intel_hdmi->force_audio)
  435. return 0;
  436. intel_hdmi->force_audio = i;
  437. if (i == HDMI_AUDIO_AUTO)
  438. has_audio = intel_hdmi_detect_audio(connector);
  439. else
  440. has_audio = (i == HDMI_AUDIO_ON);
  441. if (i == HDMI_AUDIO_OFF_DVI)
  442. intel_hdmi->has_hdmi_sink = 0;
  443. intel_hdmi->has_audio = has_audio;
  444. goto done;
  445. }
  446. if (property == dev_priv->broadcast_rgb_property) {
  447. if (val == !!intel_hdmi->color_range)
  448. return 0;
  449. intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
  450. goto done;
  451. }
  452. return -EINVAL;
  453. done:
  454. if (intel_hdmi->base.base.crtc) {
  455. struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
  456. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  457. crtc->x, crtc->y,
  458. crtc->fb);
  459. }
  460. return 0;
  461. }
  462. static void intel_hdmi_destroy(struct drm_connector *connector)
  463. {
  464. drm_sysfs_connector_remove(connector);
  465. drm_connector_cleanup(connector);
  466. kfree(connector);
  467. }
  468. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
  469. .dpms = intel_hdmi_dpms,
  470. .mode_fixup = intel_hdmi_mode_fixup,
  471. .prepare = intel_encoder_prepare,
  472. .mode_set = intel_hdmi_mode_set,
  473. .commit = intel_encoder_commit,
  474. };
  475. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  476. .dpms = drm_helper_connector_dpms,
  477. .detect = intel_hdmi_detect,
  478. .fill_modes = drm_helper_probe_single_connector_modes,
  479. .set_property = intel_hdmi_set_property,
  480. .destroy = intel_hdmi_destroy,
  481. };
  482. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  483. .get_modes = intel_hdmi_get_modes,
  484. .mode_valid = intel_hdmi_mode_valid,
  485. .best_encoder = intel_best_encoder,
  486. };
  487. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  488. .destroy = intel_encoder_destroy,
  489. };
  490. static void
  491. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  492. {
  493. intel_attach_force_audio_property(connector);
  494. intel_attach_broadcast_rgb_property(connector);
  495. }
  496. void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
  497. {
  498. struct drm_i915_private *dev_priv = dev->dev_private;
  499. struct drm_connector *connector;
  500. struct intel_encoder *intel_encoder;
  501. struct intel_connector *intel_connector;
  502. struct intel_hdmi *intel_hdmi;
  503. int i;
  504. intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
  505. if (!intel_hdmi)
  506. return;
  507. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  508. if (!intel_connector) {
  509. kfree(intel_hdmi);
  510. return;
  511. }
  512. intel_encoder = &intel_hdmi->base;
  513. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  514. DRM_MODE_ENCODER_TMDS);
  515. connector = &intel_connector->base;
  516. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  517. DRM_MODE_CONNECTOR_HDMIA);
  518. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  519. intel_encoder->type = INTEL_OUTPUT_HDMI;
  520. connector->polled = DRM_CONNECTOR_POLL_HPD;
  521. connector->interlace_allowed = 1;
  522. connector->doublescan_allowed = 0;
  523. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  524. /* Set up the DDC bus. */
  525. if (sdvox_reg == SDVOB) {
  526. intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
  527. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  528. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  529. } else if (sdvox_reg == SDVOC) {
  530. intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
  531. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  532. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  533. } else if (sdvox_reg == HDMIB) {
  534. intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
  535. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  536. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  537. } else if (sdvox_reg == HDMIC) {
  538. intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
  539. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  540. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  541. } else if (sdvox_reg == HDMID) {
  542. intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
  543. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  544. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  545. }
  546. intel_hdmi->sdvox_reg = sdvox_reg;
  547. if (!HAS_PCH_SPLIT(dev)) {
  548. intel_hdmi->write_infoframe = g4x_write_infoframe;
  549. I915_WRITE(VIDEO_DIP_CTL, 0);
  550. } else if (IS_VALLEYVIEW(dev)) {
  551. intel_hdmi->write_infoframe = vlv_write_infoframe;
  552. for_each_pipe(i)
  553. I915_WRITE(VLV_TVIDEO_DIP_CTL(i), 0);
  554. } else if (IS_HASWELL(dev)) {
  555. /* FIXME: Haswell has a new set of DIP frame registers, but we are
  556. * just doing the minimal required for HDMI to work at this stage.
  557. */
  558. intel_hdmi->write_infoframe = hsw_write_infoframe;
  559. for_each_pipe(i)
  560. I915_WRITE(HSW_TVIDEO_DIP_CTL(i), 0);
  561. } else if (HAS_PCH_IBX(dev)) {
  562. intel_hdmi->write_infoframe = ibx_write_infoframe;
  563. for_each_pipe(i)
  564. I915_WRITE(TVIDEO_DIP_CTL(i), 0);
  565. } else {
  566. intel_hdmi->write_infoframe = cpt_write_infoframe;
  567. for_each_pipe(i)
  568. I915_WRITE(TVIDEO_DIP_CTL(i), 0);
  569. }
  570. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
  571. intel_hdmi_add_properties(intel_hdmi, connector);
  572. intel_connector_attach_encoder(intel_connector, intel_encoder);
  573. drm_sysfs_connector_add(connector);
  574. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  575. * 0xd. Failure to do so will result in spurious interrupts being
  576. * generated on the port when a cable is not attached.
  577. */
  578. if (IS_G4X(dev) && !IS_GM45(dev)) {
  579. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  580. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  581. }
  582. }