dma.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /*
  2. * arch/arm/plat-omap/include/mach/dma.h
  3. *
  4. * Copyright (C) 2003 Nokia Corporation
  5. * Author: Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #ifndef __ASM_ARCH_DMA_H
  22. #define __ASM_ARCH_DMA_H
  23. #include <linux/platform_device.h>
  24. #define INT_DMA_LCD 25
  25. /* DMA channels for 24xx */
  26. #define OMAP24XX_DMA_NO_DEVICE 0
  27. #define OMAP24XX_DMA_XTI_DMA 1 /* S_DMA_0 */
  28. #define OMAP24XX_DMA_EXT_DMAREQ0 2 /* S_DMA_1 */
  29. #define OMAP24XX_DMA_EXT_DMAREQ1 3 /* S_DMA_2 */
  30. #define OMAP24XX_DMA_GPMC 4 /* S_DMA_3 */
  31. #define OMAP24XX_DMA_GFX 5 /* S_DMA_4 */
  32. #define OMAP24XX_DMA_DSS 6 /* S_DMA_5 */
  33. #define OMAP242X_DMA_VLYNQ_TX 7 /* S_DMA_6 */
  34. #define OMAP24XX_DMA_EXT_DMAREQ2 7 /* S_DMA_6 */
  35. #define OMAP24XX_DMA_CWT 8 /* S_DMA_7 */
  36. #define OMAP24XX_DMA_AES_TX 9 /* S_DMA_8 */
  37. #define OMAP24XX_DMA_AES_RX 10 /* S_DMA_9 */
  38. #define OMAP24XX_DMA_DES_TX 11 /* S_DMA_10 */
  39. #define OMAP24XX_DMA_DES_RX 12 /* S_DMA_11 */
  40. #define OMAP24XX_DMA_SHA1MD5_RX 13 /* S_DMA_12 */
  41. #define OMAP34XX_DMA_SHA2MD5_RX 13 /* S_DMA_12 */
  42. #define OMAP242X_DMA_EXT_DMAREQ2 14 /* S_DMA_13 */
  43. #define OMAP242X_DMA_EXT_DMAREQ3 15 /* S_DMA_14 */
  44. #define OMAP242X_DMA_EXT_DMAREQ4 16 /* S_DMA_15 */
  45. #define OMAP242X_DMA_EAC_AC_RD 17 /* S_DMA_16 */
  46. #define OMAP242X_DMA_EAC_AC_WR 18 /* S_DMA_17 */
  47. #define OMAP242X_DMA_EAC_MD_UL_RD 19 /* S_DMA_18 */
  48. #define OMAP242X_DMA_EAC_MD_UL_WR 20 /* S_DMA_19 */
  49. #define OMAP242X_DMA_EAC_MD_DL_RD 21 /* S_DMA_20 */
  50. #define OMAP242X_DMA_EAC_MD_DL_WR 22 /* S_DMA_21 */
  51. #define OMAP242X_DMA_EAC_BT_UL_RD 23 /* S_DMA_22 */
  52. #define OMAP242X_DMA_EAC_BT_UL_WR 24 /* S_DMA_23 */
  53. #define OMAP242X_DMA_EAC_BT_DL_RD 25 /* S_DMA_24 */
  54. #define OMAP242X_DMA_EAC_BT_DL_WR 26 /* S_DMA_25 */
  55. #define OMAP243X_DMA_EXT_DMAREQ3 14 /* S_DMA_13 */
  56. #define OMAP24XX_DMA_SPI3_TX0 15 /* S_DMA_14 */
  57. #define OMAP24XX_DMA_SPI3_RX0 16 /* S_DMA_15 */
  58. #define OMAP24XX_DMA_MCBSP3_TX 17 /* S_DMA_16 */
  59. #define OMAP24XX_DMA_MCBSP3_RX 18 /* S_DMA_17 */
  60. #define OMAP24XX_DMA_MCBSP4_TX 19 /* S_DMA_18 */
  61. #define OMAP24XX_DMA_MCBSP4_RX 20 /* S_DMA_19 */
  62. #define OMAP24XX_DMA_MCBSP5_TX 21 /* S_DMA_20 */
  63. #define OMAP24XX_DMA_MCBSP5_RX 22 /* S_DMA_21 */
  64. #define OMAP24XX_DMA_SPI3_TX1 23 /* S_DMA_22 */
  65. #define OMAP24XX_DMA_SPI3_RX1 24 /* S_DMA_23 */
  66. #define OMAP243X_DMA_EXT_DMAREQ4 25 /* S_DMA_24 */
  67. #define OMAP243X_DMA_EXT_DMAREQ5 26 /* S_DMA_25 */
  68. #define OMAP34XX_DMA_I2C3_TX 25 /* S_DMA_24 */
  69. #define OMAP34XX_DMA_I2C3_RX 26 /* S_DMA_25 */
  70. #define OMAP24XX_DMA_I2C1_TX 27 /* S_DMA_26 */
  71. #define OMAP24XX_DMA_I2C1_RX 28 /* S_DMA_27 */
  72. #define OMAP24XX_DMA_I2C2_TX 29 /* S_DMA_28 */
  73. #define OMAP24XX_DMA_I2C2_RX 30 /* S_DMA_29 */
  74. #define OMAP24XX_DMA_MCBSP1_TX 31 /* S_DMA_30 */
  75. #define OMAP24XX_DMA_MCBSP1_RX 32 /* S_DMA_31 */
  76. #define OMAP24XX_DMA_MCBSP2_TX 33 /* S_DMA_32 */
  77. #define OMAP24XX_DMA_MCBSP2_RX 34 /* S_DMA_33 */
  78. #define OMAP24XX_DMA_SPI1_TX0 35 /* S_DMA_34 */
  79. #define OMAP24XX_DMA_SPI1_RX0 36 /* S_DMA_35 */
  80. #define OMAP24XX_DMA_SPI1_TX1 37 /* S_DMA_36 */
  81. #define OMAP24XX_DMA_SPI1_RX1 38 /* S_DMA_37 */
  82. #define OMAP24XX_DMA_SPI1_TX2 39 /* S_DMA_38 */
  83. #define OMAP24XX_DMA_SPI1_RX2 40 /* S_DMA_39 */
  84. #define OMAP24XX_DMA_SPI1_TX3 41 /* S_DMA_40 */
  85. #define OMAP24XX_DMA_SPI1_RX3 42 /* S_DMA_41 */
  86. #define OMAP24XX_DMA_SPI2_TX0 43 /* S_DMA_42 */
  87. #define OMAP24XX_DMA_SPI2_RX0 44 /* S_DMA_43 */
  88. #define OMAP24XX_DMA_SPI2_TX1 45 /* S_DMA_44 */
  89. #define OMAP24XX_DMA_SPI2_RX1 46 /* S_DMA_45 */
  90. #define OMAP24XX_DMA_MMC2_TX 47 /* S_DMA_46 */
  91. #define OMAP24XX_DMA_MMC2_RX 48 /* S_DMA_47 */
  92. #define OMAP24XX_DMA_UART1_TX 49 /* S_DMA_48 */
  93. #define OMAP24XX_DMA_UART1_RX 50 /* S_DMA_49 */
  94. #define OMAP24XX_DMA_UART2_TX 51 /* S_DMA_50 */
  95. #define OMAP24XX_DMA_UART2_RX 52 /* S_DMA_51 */
  96. #define OMAP24XX_DMA_UART3_TX 53 /* S_DMA_52 */
  97. #define OMAP24XX_DMA_UART3_RX 54 /* S_DMA_53 */
  98. #define OMAP24XX_DMA_USB_W2FC_TX0 55 /* S_DMA_54 */
  99. #define OMAP24XX_DMA_USB_W2FC_RX0 56 /* S_DMA_55 */
  100. #define OMAP24XX_DMA_USB_W2FC_TX1 57 /* S_DMA_56 */
  101. #define OMAP24XX_DMA_USB_W2FC_RX1 58 /* S_DMA_57 */
  102. #define OMAP24XX_DMA_USB_W2FC_TX2 59 /* S_DMA_58 */
  103. #define OMAP24XX_DMA_USB_W2FC_RX2 60 /* S_DMA_59 */
  104. #define OMAP24XX_DMA_MMC1_TX 61 /* S_DMA_60 */
  105. #define OMAP24XX_DMA_MMC1_RX 62 /* S_DMA_61 */
  106. #define OMAP24XX_DMA_MS 63 /* S_DMA_62 */
  107. #define OMAP242X_DMA_EXT_DMAREQ5 64 /* S_DMA_63 */
  108. #define OMAP243X_DMA_EXT_DMAREQ6 64 /* S_DMA_63 */
  109. #define OMAP34XX_DMA_EXT_DMAREQ3 64 /* S_DMA_63 */
  110. #define OMAP34XX_DMA_AES2_TX 65 /* S_DMA_64 */
  111. #define OMAP34XX_DMA_AES2_RX 66 /* S_DMA_65 */
  112. #define OMAP34XX_DMA_DES2_TX 67 /* S_DMA_66 */
  113. #define OMAP34XX_DMA_DES2_RX 68 /* S_DMA_67 */
  114. #define OMAP34XX_DMA_SHA1MD5_RX 69 /* S_DMA_68 */
  115. #define OMAP34XX_DMA_SPI4_TX0 70 /* S_DMA_69 */
  116. #define OMAP34XX_DMA_SPI4_RX0 71 /* S_DMA_70 */
  117. #define OMAP34XX_DSS_DMA0 72 /* S_DMA_71 */
  118. #define OMAP34XX_DSS_DMA1 73 /* S_DMA_72 */
  119. #define OMAP34XX_DSS_DMA2 74 /* S_DMA_73 */
  120. #define OMAP34XX_DSS_DMA3 75 /* S_DMA_74 */
  121. #define OMAP34XX_DMA_MMC3_TX 77 /* S_DMA_76 */
  122. #define OMAP34XX_DMA_MMC3_RX 78 /* S_DMA_77 */
  123. #define OMAP34XX_DMA_USIM_TX 79 /* S_DMA_78 */
  124. #define OMAP34XX_DMA_USIM_RX 80 /* S_DMA_79 */
  125. #define OMAP36XX_DMA_UART4_TX 81 /* S_DMA_80 */
  126. #define OMAP36XX_DMA_UART4_RX 82 /* S_DMA_81 */
  127. /* Only for AM35xx */
  128. #define AM35XX_DMA_UART4_TX 54
  129. #define AM35XX_DMA_UART4_RX 55
  130. /*----------------------------------------------------------------------------*/
  131. #define OMAP1_DMA_TOUT_IRQ (1 << 0)
  132. #define OMAP_DMA_DROP_IRQ (1 << 1)
  133. #define OMAP_DMA_HALF_IRQ (1 << 2)
  134. #define OMAP_DMA_FRAME_IRQ (1 << 3)
  135. #define OMAP_DMA_LAST_IRQ (1 << 4)
  136. #define OMAP_DMA_BLOCK_IRQ (1 << 5)
  137. #define OMAP1_DMA_SYNC_IRQ (1 << 6)
  138. #define OMAP2_DMA_PKT_IRQ (1 << 7)
  139. #define OMAP2_DMA_TRANS_ERR_IRQ (1 << 8)
  140. #define OMAP2_DMA_SECURE_ERR_IRQ (1 << 9)
  141. #define OMAP2_DMA_SUPERVISOR_ERR_IRQ (1 << 10)
  142. #define OMAP2_DMA_MISALIGNED_ERR_IRQ (1 << 11)
  143. #define OMAP_DMA_CCR_EN (1 << 7)
  144. #define OMAP_DMA_CCR_RD_ACTIVE (1 << 9)
  145. #define OMAP_DMA_CCR_WR_ACTIVE (1 << 10)
  146. #define OMAP_DMA_CCR_SEL_SRC_DST_SYNC (1 << 24)
  147. #define OMAP_DMA_CCR_BUFFERING_DISABLE (1 << 25)
  148. #define OMAP_DMA_DATA_TYPE_S8 0x00
  149. #define OMAP_DMA_DATA_TYPE_S16 0x01
  150. #define OMAP_DMA_DATA_TYPE_S32 0x02
  151. #define OMAP_DMA_SYNC_ELEMENT 0x00
  152. #define OMAP_DMA_SYNC_FRAME 0x01
  153. #define OMAP_DMA_SYNC_BLOCK 0x02
  154. #define OMAP_DMA_SYNC_PACKET 0x03
  155. #define OMAP_DMA_DST_SYNC_PREFETCH 0x02
  156. #define OMAP_DMA_SRC_SYNC 0x01
  157. #define OMAP_DMA_DST_SYNC 0x00
  158. #define OMAP_DMA_PORT_EMIFF 0x00
  159. #define OMAP_DMA_PORT_EMIFS 0x01
  160. #define OMAP_DMA_PORT_OCP_T1 0x02
  161. #define OMAP_DMA_PORT_TIPB 0x03
  162. #define OMAP_DMA_PORT_OCP_T2 0x04
  163. #define OMAP_DMA_PORT_MPUI 0x05
  164. #define OMAP_DMA_AMODE_CONSTANT 0x00
  165. #define OMAP_DMA_AMODE_POST_INC 0x01
  166. #define OMAP_DMA_AMODE_SINGLE_IDX 0x02
  167. #define OMAP_DMA_AMODE_DOUBLE_IDX 0x03
  168. #define DMA_DEFAULT_FIFO_DEPTH 0x10
  169. #define DMA_DEFAULT_ARB_RATE 0x01
  170. /* Pass THREAD_RESERVE ORed with THREAD_FIFO for tparams */
  171. #define DMA_THREAD_RESERVE_NORM (0x00 << 12) /* Def */
  172. #define DMA_THREAD_RESERVE_ONET (0x01 << 12)
  173. #define DMA_THREAD_RESERVE_TWOT (0x02 << 12)
  174. #define DMA_THREAD_RESERVE_THREET (0x03 << 12)
  175. #define DMA_THREAD_FIFO_NONE (0x00 << 14) /* Def */
  176. #define DMA_THREAD_FIFO_75 (0x01 << 14)
  177. #define DMA_THREAD_FIFO_25 (0x02 << 14)
  178. #define DMA_THREAD_FIFO_50 (0x03 << 14)
  179. /* DMA4_OCP_SYSCONFIG bits */
  180. #define DMA_SYSCONFIG_MIDLEMODE_MASK (3 << 12)
  181. #define DMA_SYSCONFIG_CLOCKACTIVITY_MASK (3 << 8)
  182. #define DMA_SYSCONFIG_EMUFREE (1 << 5)
  183. #define DMA_SYSCONFIG_SIDLEMODE_MASK (3 << 3)
  184. #define DMA_SYSCONFIG_SOFTRESET (1 << 2)
  185. #define DMA_SYSCONFIG_AUTOIDLE (1 << 0)
  186. #define DMA_SYSCONFIG_MIDLEMODE(n) ((n) << 12)
  187. #define DMA_SYSCONFIG_SIDLEMODE(n) ((n) << 3)
  188. #define DMA_IDLEMODE_SMARTIDLE 0x2
  189. #define DMA_IDLEMODE_NO_IDLE 0x1
  190. #define DMA_IDLEMODE_FORCE_IDLE 0x0
  191. /* Chaining modes*/
  192. #ifndef CONFIG_ARCH_OMAP1
  193. #define OMAP_DMA_STATIC_CHAIN 0x1
  194. #define OMAP_DMA_DYNAMIC_CHAIN 0x2
  195. #define OMAP_DMA_CHAIN_ACTIVE 0x1
  196. #define OMAP_DMA_CHAIN_INACTIVE 0x0
  197. #endif
  198. #define DMA_CH_PRIO_HIGH 0x1
  199. #define DMA_CH_PRIO_LOW 0x0 /* Def */
  200. /* Errata handling */
  201. #define IS_DMA_ERRATA(id) (errata & (id))
  202. #define SET_DMA_ERRATA(id) (errata |= (id))
  203. #define DMA_ERRATA_IFRAME_BUFFERING BIT(0x0)
  204. #define DMA_ERRATA_PARALLEL_CHANNELS BIT(0x1)
  205. #define DMA_ERRATA_i378 BIT(0x2)
  206. #define DMA_ERRATA_i541 BIT(0x3)
  207. #define DMA_ERRATA_i88 BIT(0x4)
  208. #define DMA_ERRATA_3_3 BIT(0x5)
  209. #define DMA_ROMCODE_BUG BIT(0x6)
  210. /* Attributes for OMAP DMA Contrller */
  211. #define DMA_LINKED_LCH BIT(0x0)
  212. #define GLOBAL_PRIORITY BIT(0x1)
  213. #define RESERVE_CHANNEL BIT(0x2)
  214. #define IS_CSSA_32 BIT(0x3)
  215. #define IS_CDSA_32 BIT(0x4)
  216. #define IS_RW_PRIORITY BIT(0x5)
  217. #define ENABLE_1510_MODE BIT(0x6)
  218. #define SRC_PORT BIT(0x7)
  219. #define DST_PORT BIT(0x8)
  220. #define SRC_INDEX BIT(0x9)
  221. #define DST_INDEX BIT(0xA)
  222. #define IS_BURST_ONLY4 BIT(0xB)
  223. #define CLEAR_CSR_ON_READ BIT(0xC)
  224. #define IS_WORD_16 BIT(0xD)
  225. /* Defines for DMA Capabilities */
  226. #define DMA_HAS_TRANSPARENT_CAPS (0x1 << 18)
  227. #define DMA_HAS_CONSTANT_FILL_CAPS (0x1 << 19)
  228. #define DMA_HAS_DESCRIPTOR_CAPS (0x3 << 20)
  229. enum omap_reg_offsets {
  230. GCR, GSCR, GRST1, HW_ID,
  231. PCH2_ID, PCH0_ID, PCH1_ID, PCHG_ID,
  232. PCHD_ID, CAPS_0, CAPS_1, CAPS_2,
  233. CAPS_3, CAPS_4, PCH2_SR, PCH0_SR,
  234. PCH1_SR, PCHD_SR, REVISION, IRQSTATUS_L0,
  235. IRQSTATUS_L1, IRQSTATUS_L2, IRQSTATUS_L3, IRQENABLE_L0,
  236. IRQENABLE_L1, IRQENABLE_L2, IRQENABLE_L3, SYSSTATUS,
  237. OCP_SYSCONFIG,
  238. /* omap1+ specific */
  239. CPC, CCR2, LCH_CTRL,
  240. /* Common registers for all omap's */
  241. CSDP, CCR, CICR, CSR,
  242. CEN, CFN, CSFI, CSEI,
  243. CSAC, CDAC, CDEI,
  244. CDFI, CLNK_CTRL,
  245. /* Channel specific registers */
  246. CSSA, CDSA, COLOR,
  247. CCEN, CCFN,
  248. /* omap3630 and omap4 specific */
  249. CDP, CNDP, CCDN,
  250. };
  251. enum omap_dma_burst_mode {
  252. OMAP_DMA_DATA_BURST_DIS = 0,
  253. OMAP_DMA_DATA_BURST_4,
  254. OMAP_DMA_DATA_BURST_8,
  255. OMAP_DMA_DATA_BURST_16,
  256. };
  257. enum end_type {
  258. OMAP_DMA_LITTLE_ENDIAN = 0,
  259. OMAP_DMA_BIG_ENDIAN
  260. };
  261. enum omap_dma_color_mode {
  262. OMAP_DMA_COLOR_DIS = 0,
  263. OMAP_DMA_CONSTANT_FILL,
  264. OMAP_DMA_TRANSPARENT_COPY
  265. };
  266. enum omap_dma_write_mode {
  267. OMAP_DMA_WRITE_NON_POSTED = 0,
  268. OMAP_DMA_WRITE_POSTED,
  269. OMAP_DMA_WRITE_LAST_NON_POSTED
  270. };
  271. enum omap_dma_channel_mode {
  272. OMAP_DMA_LCH_2D = 0,
  273. OMAP_DMA_LCH_G,
  274. OMAP_DMA_LCH_P,
  275. OMAP_DMA_LCH_PD
  276. };
  277. struct omap_dma_channel_params {
  278. int data_type; /* data type 8,16,32 */
  279. int elem_count; /* number of elements in a frame */
  280. int frame_count; /* number of frames in a element */
  281. int src_port; /* Only on OMAP1 REVISIT: Is this needed? */
  282. int src_amode; /* constant, post increment, indexed,
  283. double indexed */
  284. unsigned long src_start; /* source address : physical */
  285. int src_ei; /* source element index */
  286. int src_fi; /* source frame index */
  287. int dst_port; /* Only on OMAP1 REVISIT: Is this needed? */
  288. int dst_amode; /* constant, post increment, indexed,
  289. double indexed */
  290. unsigned long dst_start; /* source address : physical */
  291. int dst_ei; /* source element index */
  292. int dst_fi; /* source frame index */
  293. int trigger; /* trigger attached if the channel is
  294. synchronized */
  295. int sync_mode; /* sycn on element, frame , block or packet */
  296. int src_or_dst_synch; /* source synch(1) or destination synch(0) */
  297. int ie; /* interrupt enabled */
  298. unsigned char read_prio;/* read priority */
  299. unsigned char write_prio;/* write priority */
  300. #ifndef CONFIG_ARCH_OMAP1
  301. enum omap_dma_burst_mode burst_mode; /* Burst mode 4/8/16 words */
  302. #endif
  303. };
  304. struct omap_dma_lch {
  305. int next_lch;
  306. int dev_id;
  307. u16 saved_csr;
  308. u16 enabled_irqs;
  309. const char *dev_name;
  310. void (*callback)(int lch, u16 ch_status, void *data);
  311. void *data;
  312. long flags;
  313. /* required for Dynamic chaining */
  314. int prev_linked_ch;
  315. int next_linked_ch;
  316. int state;
  317. int chain_id;
  318. int status;
  319. };
  320. struct omap_dma_dev_attr {
  321. u32 dev_caps;
  322. u16 lch_count;
  323. u16 chan_count;
  324. struct omap_dma_lch *chan;
  325. };
  326. /* System DMA platform data structure */
  327. struct omap_system_dma_plat_info {
  328. struct omap_dma_dev_attr *dma_attr;
  329. u32 errata;
  330. void (*disable_irq_lch)(int lch);
  331. void (*show_dma_caps)(void);
  332. void (*clear_lch_regs)(int lch);
  333. void (*clear_dma)(int lch);
  334. void (*dma_write)(u32 val, int reg, int lch);
  335. u32 (*dma_read)(int reg, int lch);
  336. };
  337. extern void __init omap_init_consistent_dma_size(void);
  338. extern void omap_set_dma_priority(int lch, int dst_port, int priority);
  339. extern int omap_request_dma(int dev_id, const char *dev_name,
  340. void (*callback)(int lch, u16 ch_status, void *data),
  341. void *data, int *dma_ch);
  342. extern void omap_enable_dma_irq(int ch, u16 irq_bits);
  343. extern void omap_disable_dma_irq(int ch, u16 irq_bits);
  344. extern void omap_free_dma(int ch);
  345. extern void omap_start_dma(int lch);
  346. extern void omap_stop_dma(int lch);
  347. extern void omap_set_dma_transfer_params(int lch, int data_type,
  348. int elem_count, int frame_count,
  349. int sync_mode,
  350. int dma_trigger, int src_or_dst_synch);
  351. extern void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode,
  352. u32 color);
  353. extern void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode);
  354. extern void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode);
  355. extern void omap_set_dma_src_params(int lch, int src_port, int src_amode,
  356. unsigned long src_start,
  357. int src_ei, int src_fi);
  358. extern void omap_set_dma_src_index(int lch, int eidx, int fidx);
  359. extern void omap_set_dma_src_data_pack(int lch, int enable);
  360. extern void omap_set_dma_src_burst_mode(int lch,
  361. enum omap_dma_burst_mode burst_mode);
  362. extern void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
  363. unsigned long dest_start,
  364. int dst_ei, int dst_fi);
  365. extern void omap_set_dma_dest_index(int lch, int eidx, int fidx);
  366. extern void omap_set_dma_dest_data_pack(int lch, int enable);
  367. extern void omap_set_dma_dest_burst_mode(int lch,
  368. enum omap_dma_burst_mode burst_mode);
  369. extern void omap_set_dma_params(int lch,
  370. struct omap_dma_channel_params *params);
  371. extern void omap_dma_link_lch(int lch_head, int lch_queue);
  372. extern void omap_dma_unlink_lch(int lch_head, int lch_queue);
  373. extern int omap_set_dma_callback(int lch,
  374. void (*callback)(int lch, u16 ch_status, void *data),
  375. void *data);
  376. extern dma_addr_t omap_get_dma_src_pos(int lch);
  377. extern dma_addr_t omap_get_dma_dst_pos(int lch);
  378. extern void omap_clear_dma(int lch);
  379. extern int omap_get_dma_active_status(int lch);
  380. extern int omap_dma_running(void);
  381. extern void omap_dma_set_global_params(int arb_rate, int max_fifo_depth,
  382. int tparams);
  383. extern int omap_dma_set_prio_lch(int lch, unsigned char read_prio,
  384. unsigned char write_prio);
  385. extern void omap_set_dma_dst_endian_type(int lch, enum end_type etype);
  386. extern void omap_set_dma_src_endian_type(int lch, enum end_type etype);
  387. extern int omap_get_dma_index(int lch, int *ei, int *fi);
  388. void omap_dma_global_context_save(void);
  389. void omap_dma_global_context_restore(void);
  390. extern void omap_dma_disable_irq(int lch);
  391. /* Chaining APIs */
  392. #ifndef CONFIG_ARCH_OMAP1
  393. extern int omap_request_dma_chain(int dev_id, const char *dev_name,
  394. void (*callback) (int lch, u16 ch_status,
  395. void *data),
  396. int *chain_id, int no_of_chans,
  397. int chain_mode,
  398. struct omap_dma_channel_params params);
  399. extern int omap_free_dma_chain(int chain_id);
  400. extern int omap_dma_chain_a_transfer(int chain_id, int src_start,
  401. int dest_start, int elem_count,
  402. int frame_count, void *callbk_data);
  403. extern int omap_start_dma_chain_transfers(int chain_id);
  404. extern int omap_stop_dma_chain_transfers(int chain_id);
  405. extern int omap_get_dma_chain_index(int chain_id, int *ei, int *fi);
  406. extern int omap_get_dma_chain_dst_pos(int chain_id);
  407. extern int omap_get_dma_chain_src_pos(int chain_id);
  408. extern int omap_modify_dma_chain_params(int chain_id,
  409. struct omap_dma_channel_params params);
  410. extern int omap_dma_chain_status(int chain_id);
  411. #endif
  412. #if defined(CONFIG_ARCH_OMAP1) && defined(CONFIG_FB_OMAP)
  413. #include <mach/lcd_dma.h>
  414. #else
  415. static inline int omap_lcd_dma_running(void)
  416. {
  417. return 0;
  418. }
  419. #endif
  420. #endif /* __ASM_ARCH_DMA_H */