iwl-trans-pcie.c 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called LICENSE.GPL.
  26. *
  27. * Contact Information:
  28. * Intel Linux Wireless <ilw@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *
  62. *****************************************************************************/
  63. #include <linux/pci.h>
  64. #include <linux/pci-aspm.h>
  65. #include <linux/interrupt.h>
  66. #include <linux/debugfs.h>
  67. #include <linux/sched.h>
  68. #include <linux/bitops.h>
  69. #include <linux/gfp.h>
  70. #include "iwl-trans.h"
  71. #include "iwl-trans-pcie-int.h"
  72. #include "iwl-csr.h"
  73. #include "iwl-prph.h"
  74. #include "iwl-eeprom.h"
  75. #include "iwl-agn-hw.h"
  76. #define IWL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
  77. #define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
  78. (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
  79. (~(1<<(trans_pcie)->cmd_queue)))
  80. static int iwl_trans_rx_alloc(struct iwl_trans *trans)
  81. {
  82. struct iwl_trans_pcie *trans_pcie =
  83. IWL_TRANS_GET_PCIE_TRANS(trans);
  84. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  85. struct device *dev = trans->dev;
  86. memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
  87. spin_lock_init(&rxq->lock);
  88. if (WARN_ON(rxq->bd || rxq->rb_stts))
  89. return -EINVAL;
  90. /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
  91. rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
  92. &rxq->bd_dma, GFP_KERNEL);
  93. if (!rxq->bd)
  94. goto err_bd;
  95. /*Allocate the driver's pointer to receive buffer status */
  96. rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
  97. &rxq->rb_stts_dma, GFP_KERNEL);
  98. if (!rxq->rb_stts)
  99. goto err_rb_stts;
  100. return 0;
  101. err_rb_stts:
  102. dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
  103. rxq->bd, rxq->bd_dma);
  104. memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
  105. rxq->bd = NULL;
  106. err_bd:
  107. return -ENOMEM;
  108. }
  109. static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
  110. {
  111. struct iwl_trans_pcie *trans_pcie =
  112. IWL_TRANS_GET_PCIE_TRANS(trans);
  113. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  114. int i;
  115. /* Fill the rx_used queue with _all_ of the Rx buffers */
  116. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  117. /* In the reset function, these buffers may have been allocated
  118. * to an SKB, so we need to unmap and free potential storage */
  119. if (rxq->pool[i].page != NULL) {
  120. dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
  121. PAGE_SIZE << trans_pcie->rx_page_order,
  122. DMA_FROM_DEVICE);
  123. __free_pages(rxq->pool[i].page,
  124. trans_pcie->rx_page_order);
  125. rxq->pool[i].page = NULL;
  126. }
  127. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  128. }
  129. }
  130. static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
  131. struct iwl_rx_queue *rxq)
  132. {
  133. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  134. u32 rb_size;
  135. const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
  136. u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
  137. if (trans_pcie->rx_buf_size_8k)
  138. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  139. else
  140. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  141. /* Stop Rx DMA */
  142. iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  143. /* Reset driver's Rx queue write index */
  144. iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  145. /* Tell device where to find RBD circular buffer in DRAM */
  146. iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  147. (u32)(rxq->bd_dma >> 8));
  148. /* Tell device where in DRAM to update its Rx status */
  149. iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
  150. rxq->rb_stts_dma >> 4);
  151. /* Enable Rx DMA
  152. * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
  153. * the credit mechanism in 5000 HW RX FIFO
  154. * Direct rx interrupts to hosts
  155. * Rx buffer size 4 or 8k
  156. * RB timeout 0x10
  157. * 256 RBDs
  158. */
  159. iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
  160. FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  161. FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
  162. FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  163. rb_size|
  164. (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
  165. (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
  166. /* Set interrupt coalescing timer to default (2048 usecs) */
  167. iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
  168. }
  169. static int iwl_rx_init(struct iwl_trans *trans)
  170. {
  171. struct iwl_trans_pcie *trans_pcie =
  172. IWL_TRANS_GET_PCIE_TRANS(trans);
  173. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  174. int i, err;
  175. unsigned long flags;
  176. if (!rxq->bd) {
  177. err = iwl_trans_rx_alloc(trans);
  178. if (err)
  179. return err;
  180. }
  181. spin_lock_irqsave(&rxq->lock, flags);
  182. INIT_LIST_HEAD(&rxq->rx_free);
  183. INIT_LIST_HEAD(&rxq->rx_used);
  184. iwl_trans_rxq_free_rx_bufs(trans);
  185. for (i = 0; i < RX_QUEUE_SIZE; i++)
  186. rxq->queue[i] = NULL;
  187. /* Set us so that we have processed and used all buffers, but have
  188. * not restocked the Rx queue with fresh buffers */
  189. rxq->read = rxq->write = 0;
  190. rxq->write_actual = 0;
  191. rxq->free_count = 0;
  192. spin_unlock_irqrestore(&rxq->lock, flags);
  193. iwlagn_rx_replenish(trans);
  194. iwl_trans_rx_hw_init(trans, rxq);
  195. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  196. rxq->need_update = 1;
  197. iwl_rx_queue_update_write_ptr(trans, rxq);
  198. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  199. return 0;
  200. }
  201. static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
  202. {
  203. struct iwl_trans_pcie *trans_pcie =
  204. IWL_TRANS_GET_PCIE_TRANS(trans);
  205. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  206. unsigned long flags;
  207. /*if rxq->bd is NULL, it means that nothing has been allocated,
  208. * exit now */
  209. if (!rxq->bd) {
  210. IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
  211. return;
  212. }
  213. spin_lock_irqsave(&rxq->lock, flags);
  214. iwl_trans_rxq_free_rx_bufs(trans);
  215. spin_unlock_irqrestore(&rxq->lock, flags);
  216. dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
  217. rxq->bd, rxq->bd_dma);
  218. memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
  219. rxq->bd = NULL;
  220. if (rxq->rb_stts)
  221. dma_free_coherent(trans->dev,
  222. sizeof(struct iwl_rb_status),
  223. rxq->rb_stts, rxq->rb_stts_dma);
  224. else
  225. IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
  226. memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
  227. rxq->rb_stts = NULL;
  228. }
  229. static int iwl_trans_rx_stop(struct iwl_trans *trans)
  230. {
  231. /* stop Rx DMA */
  232. iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  233. return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
  234. FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  235. }
  236. static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
  237. struct iwl_dma_ptr *ptr, size_t size)
  238. {
  239. if (WARN_ON(ptr->addr))
  240. return -EINVAL;
  241. ptr->addr = dma_alloc_coherent(trans->dev, size,
  242. &ptr->dma, GFP_KERNEL);
  243. if (!ptr->addr)
  244. return -ENOMEM;
  245. ptr->size = size;
  246. return 0;
  247. }
  248. static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
  249. struct iwl_dma_ptr *ptr)
  250. {
  251. if (unlikely(!ptr->addr))
  252. return;
  253. dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
  254. memset(ptr, 0, sizeof(*ptr));
  255. }
  256. static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
  257. {
  258. struct iwl_tx_queue *txq = (void *)data;
  259. struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
  260. struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
  261. spin_lock(&txq->lock);
  262. /* check if triggered erroneously */
  263. if (txq->q.read_ptr == txq->q.write_ptr) {
  264. spin_unlock(&txq->lock);
  265. return;
  266. }
  267. spin_unlock(&txq->lock);
  268. IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
  269. jiffies_to_msecs(trans_pcie->wd_timeout));
  270. IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
  271. txq->q.read_ptr, txq->q.write_ptr);
  272. IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
  273. iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq->q.id))
  274. & (TFD_QUEUE_SIZE_MAX - 1),
  275. iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq->q.id)));
  276. iwl_op_mode_nic_error(trans->op_mode);
  277. }
  278. static int iwl_trans_txq_alloc(struct iwl_trans *trans,
  279. struct iwl_tx_queue *txq, int slots_num,
  280. u32 txq_id)
  281. {
  282. size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
  283. int i;
  284. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  285. if (WARN_ON(txq->entries || txq->tfds))
  286. return -EINVAL;
  287. setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
  288. (unsigned long)txq);
  289. txq->trans_pcie = trans_pcie;
  290. txq->q.n_window = slots_num;
  291. txq->entries = kcalloc(slots_num,
  292. sizeof(struct iwl_pcie_tx_queue_entry),
  293. GFP_KERNEL);
  294. if (!txq->entries)
  295. goto error;
  296. if (txq_id == trans_pcie->cmd_queue)
  297. for (i = 0; i < slots_num; i++) {
  298. txq->entries[i].cmd =
  299. kmalloc(sizeof(struct iwl_device_cmd),
  300. GFP_KERNEL);
  301. if (!txq->entries[i].cmd)
  302. goto error;
  303. }
  304. /* Circular buffer of transmit frame descriptors (TFDs),
  305. * shared with device */
  306. txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
  307. &txq->q.dma_addr, GFP_KERNEL);
  308. if (!txq->tfds) {
  309. IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
  310. goto error;
  311. }
  312. txq->q.id = txq_id;
  313. return 0;
  314. error:
  315. if (txq->entries && txq_id == trans_pcie->cmd_queue)
  316. for (i = 0; i < slots_num; i++)
  317. kfree(txq->entries[i].cmd);
  318. kfree(txq->entries);
  319. txq->entries = NULL;
  320. return -ENOMEM;
  321. }
  322. static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
  323. int slots_num, u32 txq_id)
  324. {
  325. int ret;
  326. txq->need_update = 0;
  327. /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
  328. * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
  329. BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
  330. /* Initialize queue's high/low-water marks, and head/tail indexes */
  331. ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
  332. txq_id);
  333. if (ret)
  334. return ret;
  335. spin_lock_init(&txq->lock);
  336. /*
  337. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  338. * given Tx queue, and enable the DMA channel used for that queue.
  339. * Circular buffer (TFD queue in DRAM) physical base address */
  340. iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
  341. txq->q.dma_addr >> 8);
  342. return 0;
  343. }
  344. /**
  345. * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
  346. */
  347. static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
  348. {
  349. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  350. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  351. struct iwl_queue *q = &txq->q;
  352. enum dma_data_direction dma_dir;
  353. if (!q->n_bd)
  354. return;
  355. /* In the command queue, all the TBs are mapped as BIDI
  356. * so unmap them as such.
  357. */
  358. if (txq_id == trans_pcie->cmd_queue)
  359. dma_dir = DMA_BIDIRECTIONAL;
  360. else
  361. dma_dir = DMA_TO_DEVICE;
  362. spin_lock_bh(&txq->lock);
  363. while (q->write_ptr != q->read_ptr) {
  364. /* The read_ptr needs to bound by q->n_window */
  365. iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
  366. dma_dir);
  367. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
  368. }
  369. spin_unlock_bh(&txq->lock);
  370. }
  371. /**
  372. * iwl_tx_queue_free - Deallocate DMA queue.
  373. * @txq: Transmit queue to deallocate.
  374. *
  375. * Empty queue by removing and destroying all BD's.
  376. * Free all buffers.
  377. * 0-fill, but do not free "txq" descriptor structure.
  378. */
  379. static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
  380. {
  381. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  382. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  383. struct device *dev = trans->dev;
  384. int i;
  385. if (WARN_ON(!txq))
  386. return;
  387. iwl_tx_queue_unmap(trans, txq_id);
  388. /* De-alloc array of command/tx buffers */
  389. if (txq_id == trans_pcie->cmd_queue)
  390. for (i = 0; i < txq->q.n_window; i++)
  391. kfree(txq->entries[i].cmd);
  392. /* De-alloc circular buffer of TFDs */
  393. if (txq->q.n_bd) {
  394. dma_free_coherent(dev, sizeof(struct iwl_tfd) *
  395. txq->q.n_bd, txq->tfds, txq->q.dma_addr);
  396. memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
  397. }
  398. kfree(txq->entries);
  399. txq->entries = NULL;
  400. del_timer_sync(&txq->stuck_timer);
  401. /* 0-fill queue descriptor structure */
  402. memset(txq, 0, sizeof(*txq));
  403. }
  404. /**
  405. * iwl_trans_tx_free - Free TXQ Context
  406. *
  407. * Destroy all TX DMA queues and structures
  408. */
  409. static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
  410. {
  411. int txq_id;
  412. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  413. /* Tx queues */
  414. if (trans_pcie->txq) {
  415. for (txq_id = 0;
  416. txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
  417. iwl_tx_queue_free(trans, txq_id);
  418. }
  419. kfree(trans_pcie->txq);
  420. trans_pcie->txq = NULL;
  421. iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
  422. iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
  423. }
  424. /**
  425. * iwl_trans_tx_alloc - allocate TX context
  426. * Allocate all Tx DMA structures and initialize them
  427. *
  428. * @param priv
  429. * @return error code
  430. */
  431. static int iwl_trans_tx_alloc(struct iwl_trans *trans)
  432. {
  433. int ret;
  434. int txq_id, slots_num;
  435. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  436. u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
  437. sizeof(struct iwlagn_scd_bc_tbl);
  438. /*It is not allowed to alloc twice, so warn when this happens.
  439. * We cannot rely on the previous allocation, so free and fail */
  440. if (WARN_ON(trans_pcie->txq)) {
  441. ret = -EINVAL;
  442. goto error;
  443. }
  444. ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
  445. scd_bc_tbls_size);
  446. if (ret) {
  447. IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
  448. goto error;
  449. }
  450. /* Alloc keep-warm buffer */
  451. ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
  452. if (ret) {
  453. IWL_ERR(trans, "Keep Warm allocation failed\n");
  454. goto error;
  455. }
  456. trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
  457. sizeof(struct iwl_tx_queue), GFP_KERNEL);
  458. if (!trans_pcie->txq) {
  459. IWL_ERR(trans, "Not enough memory for txq\n");
  460. ret = ENOMEM;
  461. goto error;
  462. }
  463. /* Alloc and init all Tx queues, including the command queue (#4/#9) */
  464. for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
  465. txq_id++) {
  466. slots_num = (txq_id == trans_pcie->cmd_queue) ?
  467. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  468. ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
  469. slots_num, txq_id);
  470. if (ret) {
  471. IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
  472. goto error;
  473. }
  474. }
  475. return 0;
  476. error:
  477. iwl_trans_pcie_tx_free(trans);
  478. return ret;
  479. }
  480. static int iwl_tx_init(struct iwl_trans *trans)
  481. {
  482. int ret;
  483. int txq_id, slots_num;
  484. unsigned long flags;
  485. bool alloc = false;
  486. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  487. if (!trans_pcie->txq) {
  488. ret = iwl_trans_tx_alloc(trans);
  489. if (ret)
  490. goto error;
  491. alloc = true;
  492. }
  493. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  494. /* Turn off all Tx DMA fifos */
  495. iwl_write_prph(trans, SCD_TXFACT, 0);
  496. /* Tell NIC where to find the "keep warm" buffer */
  497. iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
  498. trans_pcie->kw.dma >> 4);
  499. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  500. /* Alloc and init all Tx queues, including the command queue (#4/#9) */
  501. for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
  502. txq_id++) {
  503. slots_num = (txq_id == trans_pcie->cmd_queue) ?
  504. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  505. ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
  506. slots_num, txq_id);
  507. if (ret) {
  508. IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
  509. goto error;
  510. }
  511. }
  512. return 0;
  513. error:
  514. /*Upon error, free only if we allocated something */
  515. if (alloc)
  516. iwl_trans_pcie_tx_free(trans);
  517. return ret;
  518. }
  519. static void iwl_set_pwr_vmain(struct iwl_trans *trans)
  520. {
  521. /*
  522. * (for documentation purposes)
  523. * to set power to V_AUX, do:
  524. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  525. iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
  526. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  527. ~APMG_PS_CTRL_MSK_PWR_SRC);
  528. */
  529. iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
  530. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  531. ~APMG_PS_CTRL_MSK_PWR_SRC);
  532. }
  533. /* PCI registers */
  534. #define PCI_CFG_RETRY_TIMEOUT 0x041
  535. #define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
  536. #define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
  537. static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
  538. {
  539. int pos;
  540. u16 pci_lnk_ctl;
  541. struct iwl_trans_pcie *trans_pcie =
  542. IWL_TRANS_GET_PCIE_TRANS(trans);
  543. struct pci_dev *pci_dev = trans_pcie->pci_dev;
  544. pos = pci_pcie_cap(pci_dev);
  545. pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
  546. return pci_lnk_ctl;
  547. }
  548. static void iwl_apm_config(struct iwl_trans *trans)
  549. {
  550. /*
  551. * HW bug W/A for instability in PCIe bus L0S->L1 transition.
  552. * Check if BIOS (or OS) enabled L1-ASPM on this device.
  553. * If so (likely), disable L0S, so device moves directly L0->L1;
  554. * costs negligible amount of power savings.
  555. * If not (unlikely), enable L0S, so there is at least some
  556. * power savings, even without L1.
  557. */
  558. u16 lctl = iwl_pciexp_link_ctrl(trans);
  559. if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
  560. PCI_CFG_LINK_CTRL_VAL_L1_EN) {
  561. /* L1-ASPM enabled; disable(!) L0S */
  562. iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  563. dev_printk(KERN_INFO, trans->dev,
  564. "L1 Enabled; Disabling L0S\n");
  565. } else {
  566. /* L1-ASPM disabled; enable(!) L0S */
  567. iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  568. dev_printk(KERN_INFO, trans->dev,
  569. "L1 Disabled; Enabling L0S\n");
  570. }
  571. trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
  572. }
  573. /*
  574. * Start up NIC's basic functionality after it has been reset
  575. * (e.g. after platform boot, or shutdown via iwl_apm_stop())
  576. * NOTE: This does not load uCode nor start the embedded processor
  577. */
  578. static int iwl_apm_init(struct iwl_trans *trans)
  579. {
  580. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  581. int ret = 0;
  582. IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
  583. /*
  584. * Use "set_bit" below rather than "write", to preserve any hardware
  585. * bits already set by default after reset.
  586. */
  587. /* Disable L0S exit timer (platform NMI Work/Around) */
  588. iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
  589. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  590. /*
  591. * Disable L0s without affecting L1;
  592. * don't wait for ICH L0s (ICH bug W/A)
  593. */
  594. iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
  595. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  596. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  597. iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  598. /*
  599. * Enable HAP INTA (interrupt from management bus) to
  600. * wake device's PCI Express link L1a -> L0s
  601. */
  602. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  603. CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
  604. iwl_apm_config(trans);
  605. /* Configure analog phase-lock-loop before activating to D0A */
  606. if (trans->cfg->base_params->pll_cfg_val)
  607. iwl_set_bit(trans, CSR_ANA_PLL_CFG,
  608. trans->cfg->base_params->pll_cfg_val);
  609. /*
  610. * Set "initialization complete" bit to move adapter from
  611. * D0U* --> D0A* (powered-up active) state.
  612. */
  613. iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  614. /*
  615. * Wait for clock stabilization; once stabilized, access to
  616. * device-internal resources is supported, e.g. iwl_write_prph()
  617. * and accesses to uCode SRAM.
  618. */
  619. ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
  620. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  621. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  622. if (ret < 0) {
  623. IWL_DEBUG_INFO(trans, "Failed to init the card\n");
  624. goto out;
  625. }
  626. /*
  627. * Enable DMA clock and wait for it to stabilize.
  628. *
  629. * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
  630. * do not disable clocks. This preserves any hardware bits already
  631. * set by default in "CLK_CTRL_REG" after reset.
  632. */
  633. iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  634. udelay(20);
  635. /* Disable L1-Active */
  636. iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
  637. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  638. set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  639. out:
  640. return ret;
  641. }
  642. static int iwl_apm_stop_master(struct iwl_trans *trans)
  643. {
  644. int ret = 0;
  645. /* stop device's busmaster DMA activity */
  646. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  647. ret = iwl_poll_bit(trans, CSR_RESET,
  648. CSR_RESET_REG_FLAG_MASTER_DISABLED,
  649. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  650. if (ret)
  651. IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
  652. IWL_DEBUG_INFO(trans, "stop master\n");
  653. return ret;
  654. }
  655. static void iwl_apm_stop(struct iwl_trans *trans)
  656. {
  657. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  658. IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
  659. clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  660. /* Stop device's DMA activity */
  661. iwl_apm_stop_master(trans);
  662. /* Reset the entire device */
  663. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  664. udelay(10);
  665. /*
  666. * Clear "initialization complete" bit to move adapter from
  667. * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
  668. */
  669. iwl_clear_bit(trans, CSR_GP_CNTRL,
  670. CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  671. }
  672. static int iwl_nic_init(struct iwl_trans *trans)
  673. {
  674. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  675. unsigned long flags;
  676. /* nic_init */
  677. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  678. iwl_apm_init(trans);
  679. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  680. iwl_write8(trans, CSR_INT_COALESCING,
  681. IWL_HOST_INT_CALIB_TIMEOUT_DEF);
  682. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  683. iwl_set_pwr_vmain(trans);
  684. iwl_op_mode_nic_config(trans->op_mode);
  685. #ifndef CONFIG_IWLWIFI_IDI
  686. /* Allocate the RX queue, or reset if it is already allocated */
  687. iwl_rx_init(trans);
  688. #endif
  689. /* Allocate or reset and init all Tx and Command queues */
  690. if (iwl_tx_init(trans))
  691. return -ENOMEM;
  692. if (trans->cfg->base_params->shadow_reg_enable) {
  693. /* enable shadow regs in HW */
  694. iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
  695. 0x800FFFFF);
  696. }
  697. return 0;
  698. }
  699. #define HW_READY_TIMEOUT (50)
  700. /* Note: returns poll_bit return value, which is >= 0 if success */
  701. static int iwl_set_hw_ready(struct iwl_trans *trans)
  702. {
  703. int ret;
  704. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  705. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  706. /* See if we got it */
  707. ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
  708. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  709. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  710. HW_READY_TIMEOUT);
  711. IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
  712. return ret;
  713. }
  714. /* Note: returns standard 0/-ERROR code */
  715. static int iwl_prepare_card_hw(struct iwl_trans *trans)
  716. {
  717. int ret;
  718. IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
  719. ret = iwl_set_hw_ready(trans);
  720. /* If the card is ready, exit 0 */
  721. if (ret >= 0)
  722. return 0;
  723. /* If HW is not ready, prepare the conditions to check again */
  724. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  725. CSR_HW_IF_CONFIG_REG_PREPARE);
  726. ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
  727. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  728. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  729. if (ret < 0)
  730. return ret;
  731. /* HW should be ready by now, check again. */
  732. ret = iwl_set_hw_ready(trans);
  733. if (ret >= 0)
  734. return 0;
  735. return ret;
  736. }
  737. /*
  738. * ucode
  739. */
  740. static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
  741. const struct fw_desc *section)
  742. {
  743. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  744. dma_addr_t phy_addr = section->p_addr;
  745. u32 byte_cnt = section->len;
  746. u32 dst_addr = section->offset;
  747. int ret;
  748. trans_pcie->ucode_write_complete = false;
  749. iwl_write_direct32(trans,
  750. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  751. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
  752. iwl_write_direct32(trans,
  753. FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
  754. iwl_write_direct32(trans,
  755. FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
  756. phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
  757. iwl_write_direct32(trans,
  758. FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
  759. (iwl_get_dma_hi_addr(phy_addr)
  760. << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
  761. iwl_write_direct32(trans,
  762. FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
  763. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
  764. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
  765. FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
  766. iwl_write_direct32(trans,
  767. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  768. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  769. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
  770. FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
  771. IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
  772. section_num);
  773. ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
  774. trans_pcie->ucode_write_complete, 5 * HZ);
  775. if (!ret) {
  776. IWL_ERR(trans, "Could not load the [%d] uCode section\n",
  777. section_num);
  778. return -ETIMEDOUT;
  779. }
  780. return 0;
  781. }
  782. static int iwl_load_given_ucode(struct iwl_trans *trans,
  783. const struct fw_img *image)
  784. {
  785. int ret = 0;
  786. int i;
  787. for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
  788. if (!image->sec[i].p_addr)
  789. break;
  790. ret = iwl_load_section(trans, i, &image->sec[i]);
  791. if (ret)
  792. return ret;
  793. }
  794. /* Remove all resets to allow NIC to operate */
  795. iwl_write32(trans, CSR_RESET, 0);
  796. return 0;
  797. }
  798. static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
  799. const struct fw_img *fw)
  800. {
  801. int ret;
  802. bool hw_rfkill;
  803. /* This may fail if AMT took ownership of the device */
  804. if (iwl_prepare_card_hw(trans)) {
  805. IWL_WARN(trans, "Exit HW not ready\n");
  806. return -EIO;
  807. }
  808. iwl_enable_rfkill_int(trans);
  809. /* If platform's RF_KILL switch is NOT set to KILL */
  810. hw_rfkill = iwl_is_rfkill_set(trans);
  811. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  812. if (hw_rfkill)
  813. return -ERFKILL;
  814. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  815. ret = iwl_nic_init(trans);
  816. if (ret) {
  817. IWL_ERR(trans, "Unable to init nic\n");
  818. return ret;
  819. }
  820. /* make sure rfkill handshake bits are cleared */
  821. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  822. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
  823. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  824. /* clear (again), then enable host interrupts */
  825. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  826. iwl_enable_interrupts(trans);
  827. /* really make sure rfkill handshake bits are cleared */
  828. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  829. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  830. /* Load the given image to the HW */
  831. return iwl_load_given_ucode(trans, fw);
  832. }
  833. /*
  834. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  835. * must be called under the irq lock and with MAC access
  836. */
  837. static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
  838. {
  839. struct iwl_trans_pcie __maybe_unused *trans_pcie =
  840. IWL_TRANS_GET_PCIE_TRANS(trans);
  841. lockdep_assert_held(&trans_pcie->irq_lock);
  842. iwl_write_prph(trans, SCD_TXFACT, mask);
  843. }
  844. static void iwl_tx_start(struct iwl_trans *trans)
  845. {
  846. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  847. u32 a;
  848. unsigned long flags;
  849. int i, chan;
  850. u32 reg_val;
  851. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  852. trans_pcie->scd_base_addr =
  853. iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
  854. a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
  855. /* reset conext data memory */
  856. for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
  857. a += 4)
  858. iwl_write_targ_mem(trans, a, 0);
  859. /* reset tx status memory */
  860. for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
  861. a += 4)
  862. iwl_write_targ_mem(trans, a, 0);
  863. for (; a < trans_pcie->scd_base_addr +
  864. SCD_TRANS_TBL_OFFSET_QUEUE(
  865. trans->cfg->base_params->num_of_queues);
  866. a += 4)
  867. iwl_write_targ_mem(trans, a, 0);
  868. iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
  869. trans_pcie->scd_bc_tbls.dma >> 10);
  870. /* Enable DMA channel */
  871. for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
  872. iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
  873. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  874. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
  875. /* Update FH chicken bits */
  876. reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
  877. iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
  878. reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
  879. iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
  880. SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie));
  881. iwl_write_prph(trans, SCD_AGGR_SEL, 0);
  882. /* initiate the queues */
  883. for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
  884. iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
  885. iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
  886. iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
  887. SCD_CONTEXT_QUEUE_OFFSET(i), 0);
  888. iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
  889. SCD_CONTEXT_QUEUE_OFFSET(i) +
  890. sizeof(u32),
  891. ((SCD_WIN_SIZE <<
  892. SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
  893. SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
  894. ((SCD_FRAME_LIMIT <<
  895. SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  896. SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
  897. }
  898. iwl_write_prph(trans, SCD_INTERRUPT_MASK,
  899. IWL_MASK(0, trans->cfg->base_params->num_of_queues));
  900. /* Activate all Tx DMA/FIFO channels */
  901. iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
  902. iwl_trans_set_wr_ptrs(trans, trans_pcie->cmd_queue, 0);
  903. /* make sure all queue are not stopped/used */
  904. memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
  905. memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
  906. for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
  907. int fifo = trans_pcie->setup_q_to_fifo[i];
  908. set_bit(i, trans_pcie->queue_used);
  909. iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
  910. fifo, true);
  911. }
  912. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  913. /* Enable L1-Active */
  914. iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
  915. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  916. }
  917. static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
  918. {
  919. iwl_reset_ict(trans);
  920. iwl_tx_start(trans);
  921. }
  922. /**
  923. * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
  924. */
  925. static int iwl_trans_tx_stop(struct iwl_trans *trans)
  926. {
  927. int ch, txq_id, ret;
  928. unsigned long flags;
  929. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  930. /* Turn off all Tx DMA fifos */
  931. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  932. iwl_trans_txq_set_sched(trans, 0);
  933. /* Stop each Tx DMA channel, and wait for it to be idle */
  934. for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
  935. iwl_write_direct32(trans,
  936. FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
  937. ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
  938. FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
  939. 1000);
  940. if (ret < 0)
  941. IWL_ERR(trans, "Failing on timeout while stopping"
  942. " DMA channel %d [0x%08x]", ch,
  943. iwl_read_direct32(trans,
  944. FH_TSSR_TX_STATUS_REG));
  945. }
  946. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  947. if (!trans_pcie->txq) {
  948. IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
  949. return 0;
  950. }
  951. /* Unmap DMA from host system and free skb's */
  952. for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
  953. txq_id++)
  954. iwl_tx_queue_unmap(trans, txq_id);
  955. return 0;
  956. }
  957. static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
  958. {
  959. unsigned long flags;
  960. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  961. /* tell the device to stop sending interrupts */
  962. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  963. iwl_disable_interrupts(trans);
  964. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  965. /* device going down, Stop using ICT table */
  966. iwl_disable_ict(trans);
  967. /*
  968. * If a HW restart happens during firmware loading,
  969. * then the firmware loading might call this function
  970. * and later it might be called again due to the
  971. * restart. So don't process again if the device is
  972. * already dead.
  973. */
  974. if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
  975. iwl_trans_tx_stop(trans);
  976. #ifndef CONFIG_IWLWIFI_IDI
  977. iwl_trans_rx_stop(trans);
  978. #endif
  979. /* Power-down device's busmaster DMA clocks */
  980. iwl_write_prph(trans, APMG_CLK_DIS_REG,
  981. APMG_CLK_VAL_DMA_CLK_RQT);
  982. udelay(5);
  983. }
  984. /* Make sure (redundant) we've released our request to stay awake */
  985. iwl_clear_bit(trans, CSR_GP_CNTRL,
  986. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  987. /* Stop the device, and put it in low power state */
  988. iwl_apm_stop(trans);
  989. /* Upon stop, the APM issues an interrupt if HW RF kill is set.
  990. * Clean again the interrupt here
  991. */
  992. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  993. iwl_disable_interrupts(trans);
  994. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  995. /* wait to make sure we flush pending tasklet*/
  996. synchronize_irq(trans_pcie->irq);
  997. tasklet_kill(&trans_pcie->irq_tasklet);
  998. cancel_work_sync(&trans_pcie->rx_replenish);
  999. /* stop and reset the on-board processor */
  1000. iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  1001. /* clear all status bits */
  1002. clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
  1003. clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
  1004. clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  1005. clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  1006. }
  1007. static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
  1008. {
  1009. /* let the ucode operate on its own */
  1010. iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
  1011. CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
  1012. iwl_disable_interrupts(trans);
  1013. iwl_clear_bit(trans, CSR_GP_CNTRL,
  1014. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  1015. }
  1016. static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
  1017. struct iwl_device_cmd *dev_cmd, int txq_id)
  1018. {
  1019. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1020. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1021. struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
  1022. struct iwl_cmd_meta *out_meta;
  1023. struct iwl_tx_queue *txq;
  1024. struct iwl_queue *q;
  1025. dma_addr_t phys_addr = 0;
  1026. dma_addr_t txcmd_phys;
  1027. dma_addr_t scratch_phys;
  1028. u16 len, firstlen, secondlen;
  1029. u8 wait_write_ptr = 0;
  1030. __le16 fc = hdr->frame_control;
  1031. u8 hdr_len = ieee80211_hdrlen(fc);
  1032. u16 __maybe_unused wifi_seq;
  1033. txq = &trans_pcie->txq[txq_id];
  1034. q = &txq->q;
  1035. if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
  1036. WARN_ON_ONCE(1);
  1037. return -EINVAL;
  1038. }
  1039. spin_lock(&txq->lock);
  1040. /* Set up driver data for this TFD */
  1041. txq->entries[q->write_ptr].skb = skb;
  1042. txq->entries[q->write_ptr].cmd = dev_cmd;
  1043. dev_cmd->hdr.cmd = REPLY_TX;
  1044. dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
  1045. INDEX_TO_SEQ(q->write_ptr)));
  1046. /* Set up first empty entry in queue's array of Tx/cmd buffers */
  1047. out_meta = &txq->entries[q->write_ptr].meta;
  1048. /*
  1049. * Use the first empty entry in this queue's command buffer array
  1050. * to contain the Tx command and MAC header concatenated together
  1051. * (payload data will be in another buffer).
  1052. * Size of this varies, due to varying MAC header length.
  1053. * If end is not dword aligned, we'll have 2 extra bytes at the end
  1054. * of the MAC header (device reads on dword boundaries).
  1055. * We'll tell device about this padding later.
  1056. */
  1057. len = sizeof(struct iwl_tx_cmd) +
  1058. sizeof(struct iwl_cmd_header) + hdr_len;
  1059. firstlen = (len + 3) & ~3;
  1060. /* Tell NIC about any 2-byte padding after MAC header */
  1061. if (firstlen != len)
  1062. tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  1063. /* Physical address of this Tx command's header (not MAC header!),
  1064. * within command buffer array. */
  1065. txcmd_phys = dma_map_single(trans->dev,
  1066. &dev_cmd->hdr, firstlen,
  1067. DMA_BIDIRECTIONAL);
  1068. if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
  1069. goto out_err;
  1070. dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
  1071. dma_unmap_len_set(out_meta, len, firstlen);
  1072. if (!ieee80211_has_morefrags(fc)) {
  1073. txq->need_update = 1;
  1074. } else {
  1075. wait_write_ptr = 1;
  1076. txq->need_update = 0;
  1077. }
  1078. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  1079. * if any (802.11 null frames have no payload). */
  1080. secondlen = skb->len - hdr_len;
  1081. if (secondlen > 0) {
  1082. phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
  1083. secondlen, DMA_TO_DEVICE);
  1084. if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
  1085. dma_unmap_single(trans->dev,
  1086. dma_unmap_addr(out_meta, mapping),
  1087. dma_unmap_len(out_meta, len),
  1088. DMA_BIDIRECTIONAL);
  1089. goto out_err;
  1090. }
  1091. }
  1092. /* Attach buffers to TFD */
  1093. iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
  1094. if (secondlen > 0)
  1095. iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
  1096. secondlen, 0);
  1097. scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
  1098. offsetof(struct iwl_tx_cmd, scratch);
  1099. /* take back ownership of DMA buffer to enable update */
  1100. dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
  1101. DMA_BIDIRECTIONAL);
  1102. tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
  1103. tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
  1104. IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
  1105. le16_to_cpu(dev_cmd->hdr.sequence));
  1106. IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
  1107. /* Set up entry for this TFD in Tx byte-count array */
  1108. iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
  1109. dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
  1110. DMA_BIDIRECTIONAL);
  1111. trace_iwlwifi_dev_tx(trans->dev,
  1112. &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
  1113. sizeof(struct iwl_tfd),
  1114. &dev_cmd->hdr, firstlen,
  1115. skb->data + hdr_len, secondlen);
  1116. /* start timer if queue currently empty */
  1117. if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
  1118. mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
  1119. /* Tell device the write index *just past* this latest filled TFD */
  1120. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  1121. iwl_txq_update_write_ptr(trans, txq);
  1122. /*
  1123. * At this point the frame is "transmitted" successfully
  1124. * and we will get a TX status notification eventually,
  1125. * regardless of the value of ret. "ret" only indicates
  1126. * whether or not we should update the write pointer.
  1127. */
  1128. if (iwl_queue_space(q) < q->high_mark) {
  1129. if (wait_write_ptr) {
  1130. txq->need_update = 1;
  1131. iwl_txq_update_write_ptr(trans, txq);
  1132. } else {
  1133. iwl_stop_queue(trans, txq);
  1134. }
  1135. }
  1136. spin_unlock(&txq->lock);
  1137. return 0;
  1138. out_err:
  1139. spin_unlock(&txq->lock);
  1140. return -1;
  1141. }
  1142. static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
  1143. {
  1144. struct iwl_trans_pcie *trans_pcie =
  1145. IWL_TRANS_GET_PCIE_TRANS(trans);
  1146. int err;
  1147. bool hw_rfkill;
  1148. trans_pcie->inta_mask = CSR_INI_SET_MASK;
  1149. if (!trans_pcie->irq_requested) {
  1150. tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
  1151. iwl_irq_tasklet, (unsigned long)trans);
  1152. iwl_alloc_isr_ict(trans);
  1153. err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
  1154. DRV_NAME, trans);
  1155. if (err) {
  1156. IWL_ERR(trans, "Error allocating IRQ %d\n",
  1157. trans_pcie->irq);
  1158. goto error;
  1159. }
  1160. INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
  1161. trans_pcie->irq_requested = true;
  1162. }
  1163. err = iwl_prepare_card_hw(trans);
  1164. if (err) {
  1165. IWL_ERR(trans, "Error while preparing HW: %d", err);
  1166. goto err_free_irq;
  1167. }
  1168. iwl_apm_init(trans);
  1169. hw_rfkill = iwl_is_rfkill_set(trans);
  1170. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  1171. return err;
  1172. err_free_irq:
  1173. free_irq(trans_pcie->irq, trans);
  1174. error:
  1175. iwl_free_isr_ict(trans);
  1176. tasklet_kill(&trans_pcie->irq_tasklet);
  1177. return err;
  1178. }
  1179. static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans)
  1180. {
  1181. iwl_apm_stop(trans);
  1182. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  1183. /* Even if we stop the HW, we still want the RF kill interrupt */
  1184. iwl_enable_rfkill_int(trans);
  1185. }
  1186. static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
  1187. struct sk_buff_head *skbs)
  1188. {
  1189. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1190. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  1191. /* n_bd is usually 256 => n_bd - 1 = 0xff */
  1192. int tfd_num = ssn & (txq->q.n_bd - 1);
  1193. int freed = 0;
  1194. spin_lock(&txq->lock);
  1195. if (txq->q.read_ptr != tfd_num) {
  1196. IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
  1197. txq_id, txq->q.read_ptr, tfd_num, ssn);
  1198. freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
  1199. if (iwl_queue_space(&txq->q) > txq->q.low_mark)
  1200. iwl_wake_queue(trans, txq);
  1201. }
  1202. spin_unlock(&txq->lock);
  1203. }
  1204. static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
  1205. {
  1206. writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  1207. }
  1208. static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
  1209. {
  1210. writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  1211. }
  1212. static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
  1213. {
  1214. return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  1215. }
  1216. static void iwl_trans_pcie_configure(struct iwl_trans *trans,
  1217. const struct iwl_trans_config *trans_cfg)
  1218. {
  1219. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1220. trans_pcie->cmd_queue = trans_cfg->cmd_queue;
  1221. if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
  1222. trans_pcie->n_no_reclaim_cmds = 0;
  1223. else
  1224. trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
  1225. if (trans_pcie->n_no_reclaim_cmds)
  1226. memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
  1227. trans_pcie->n_no_reclaim_cmds * sizeof(u8));
  1228. trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;
  1229. if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
  1230. trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;
  1231. /* at least the command queue must be mapped */
  1232. WARN_ON(!trans_pcie->n_q_to_fifo);
  1233. memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
  1234. trans_pcie->n_q_to_fifo * sizeof(u8));
  1235. trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
  1236. if (trans_pcie->rx_buf_size_8k)
  1237. trans_pcie->rx_page_order = get_order(8 * 1024);
  1238. else
  1239. trans_pcie->rx_page_order = get_order(4 * 1024);
  1240. trans_pcie->wd_timeout =
  1241. msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
  1242. trans_pcie->command_names = trans_cfg->command_names;
  1243. }
  1244. static void iwl_trans_pcie_free(struct iwl_trans *trans)
  1245. {
  1246. struct iwl_trans_pcie *trans_pcie =
  1247. IWL_TRANS_GET_PCIE_TRANS(trans);
  1248. iwl_trans_pcie_tx_free(trans);
  1249. #ifndef CONFIG_IWLWIFI_IDI
  1250. iwl_trans_pcie_rx_free(trans);
  1251. #endif
  1252. if (trans_pcie->irq_requested == true) {
  1253. free_irq(trans_pcie->irq, trans);
  1254. iwl_free_isr_ict(trans);
  1255. }
  1256. pci_disable_msi(trans_pcie->pci_dev);
  1257. iounmap(trans_pcie->hw_base);
  1258. pci_release_regions(trans_pcie->pci_dev);
  1259. pci_disable_device(trans_pcie->pci_dev);
  1260. kfree(trans);
  1261. }
  1262. static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
  1263. {
  1264. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1265. if (state)
  1266. set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  1267. else
  1268. clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  1269. }
  1270. #ifdef CONFIG_PM_SLEEP
  1271. static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
  1272. {
  1273. return 0;
  1274. }
  1275. static int iwl_trans_pcie_resume(struct iwl_trans *trans)
  1276. {
  1277. bool hw_rfkill;
  1278. iwl_enable_rfkill_int(trans);
  1279. hw_rfkill = iwl_is_rfkill_set(trans);
  1280. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  1281. if (!hw_rfkill)
  1282. iwl_enable_interrupts(trans);
  1283. return 0;
  1284. }
  1285. #endif /* CONFIG_PM_SLEEP */
  1286. #define IWL_FLUSH_WAIT_MS 2000
  1287. static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
  1288. {
  1289. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1290. struct iwl_tx_queue *txq;
  1291. struct iwl_queue *q;
  1292. int cnt;
  1293. unsigned long now = jiffies;
  1294. int ret = 0;
  1295. /* waiting for all the tx frames complete might take a while */
  1296. for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
  1297. if (cnt == trans_pcie->cmd_queue)
  1298. continue;
  1299. txq = &trans_pcie->txq[cnt];
  1300. q = &txq->q;
  1301. while (q->read_ptr != q->write_ptr && !time_after(jiffies,
  1302. now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
  1303. msleep(1);
  1304. if (q->read_ptr != q->write_ptr) {
  1305. IWL_ERR(trans, "fail to flush all tx fifo queues\n");
  1306. ret = -ETIMEDOUT;
  1307. break;
  1308. }
  1309. }
  1310. return ret;
  1311. }
  1312. static const char *get_fh_string(int cmd)
  1313. {
  1314. #define IWL_CMD(x) case x: return #x
  1315. switch (cmd) {
  1316. IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
  1317. IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
  1318. IWL_CMD(FH_RSCSR_CHNL0_WPTR);
  1319. IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
  1320. IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
  1321. IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
  1322. IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
  1323. IWL_CMD(FH_TSSR_TX_STATUS_REG);
  1324. IWL_CMD(FH_TSSR_TX_ERROR_REG);
  1325. default:
  1326. return "UNKNOWN";
  1327. }
  1328. #undef IWL_CMD
  1329. }
  1330. int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
  1331. {
  1332. int i;
  1333. #ifdef CONFIG_IWLWIFI_DEBUG
  1334. int pos = 0;
  1335. size_t bufsz = 0;
  1336. #endif
  1337. static const u32 fh_tbl[] = {
  1338. FH_RSCSR_CHNL0_STTS_WPTR_REG,
  1339. FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  1340. FH_RSCSR_CHNL0_WPTR,
  1341. FH_MEM_RCSR_CHNL0_CONFIG_REG,
  1342. FH_MEM_RSSR_SHARED_CTRL_REG,
  1343. FH_MEM_RSSR_RX_STATUS_REG,
  1344. FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
  1345. FH_TSSR_TX_STATUS_REG,
  1346. FH_TSSR_TX_ERROR_REG
  1347. };
  1348. #ifdef CONFIG_IWLWIFI_DEBUG
  1349. if (display) {
  1350. bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
  1351. *buf = kmalloc(bufsz, GFP_KERNEL);
  1352. if (!*buf)
  1353. return -ENOMEM;
  1354. pos += scnprintf(*buf + pos, bufsz - pos,
  1355. "FH register values:\n");
  1356. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1357. pos += scnprintf(*buf + pos, bufsz - pos,
  1358. " %34s: 0X%08x\n",
  1359. get_fh_string(fh_tbl[i]),
  1360. iwl_read_direct32(trans, fh_tbl[i]));
  1361. }
  1362. return pos;
  1363. }
  1364. #endif
  1365. IWL_ERR(trans, "FH register values:\n");
  1366. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1367. IWL_ERR(trans, " %34s: 0X%08x\n",
  1368. get_fh_string(fh_tbl[i]),
  1369. iwl_read_direct32(trans, fh_tbl[i]));
  1370. }
  1371. return 0;
  1372. }
  1373. static const char *get_csr_string(int cmd)
  1374. {
  1375. #define IWL_CMD(x) case x: return #x
  1376. switch (cmd) {
  1377. IWL_CMD(CSR_HW_IF_CONFIG_REG);
  1378. IWL_CMD(CSR_INT_COALESCING);
  1379. IWL_CMD(CSR_INT);
  1380. IWL_CMD(CSR_INT_MASK);
  1381. IWL_CMD(CSR_FH_INT_STATUS);
  1382. IWL_CMD(CSR_GPIO_IN);
  1383. IWL_CMD(CSR_RESET);
  1384. IWL_CMD(CSR_GP_CNTRL);
  1385. IWL_CMD(CSR_HW_REV);
  1386. IWL_CMD(CSR_EEPROM_REG);
  1387. IWL_CMD(CSR_EEPROM_GP);
  1388. IWL_CMD(CSR_OTP_GP_REG);
  1389. IWL_CMD(CSR_GIO_REG);
  1390. IWL_CMD(CSR_GP_UCODE_REG);
  1391. IWL_CMD(CSR_GP_DRIVER_REG);
  1392. IWL_CMD(CSR_UCODE_DRV_GP1);
  1393. IWL_CMD(CSR_UCODE_DRV_GP2);
  1394. IWL_CMD(CSR_LED_REG);
  1395. IWL_CMD(CSR_DRAM_INT_TBL_REG);
  1396. IWL_CMD(CSR_GIO_CHICKEN_BITS);
  1397. IWL_CMD(CSR_ANA_PLL_CFG);
  1398. IWL_CMD(CSR_HW_REV_WA_REG);
  1399. IWL_CMD(CSR_DBG_HPET_MEM_REG);
  1400. default:
  1401. return "UNKNOWN";
  1402. }
  1403. #undef IWL_CMD
  1404. }
  1405. void iwl_dump_csr(struct iwl_trans *trans)
  1406. {
  1407. int i;
  1408. static const u32 csr_tbl[] = {
  1409. CSR_HW_IF_CONFIG_REG,
  1410. CSR_INT_COALESCING,
  1411. CSR_INT,
  1412. CSR_INT_MASK,
  1413. CSR_FH_INT_STATUS,
  1414. CSR_GPIO_IN,
  1415. CSR_RESET,
  1416. CSR_GP_CNTRL,
  1417. CSR_HW_REV,
  1418. CSR_EEPROM_REG,
  1419. CSR_EEPROM_GP,
  1420. CSR_OTP_GP_REG,
  1421. CSR_GIO_REG,
  1422. CSR_GP_UCODE_REG,
  1423. CSR_GP_DRIVER_REG,
  1424. CSR_UCODE_DRV_GP1,
  1425. CSR_UCODE_DRV_GP2,
  1426. CSR_LED_REG,
  1427. CSR_DRAM_INT_TBL_REG,
  1428. CSR_GIO_CHICKEN_BITS,
  1429. CSR_ANA_PLL_CFG,
  1430. CSR_HW_REV_WA_REG,
  1431. CSR_DBG_HPET_MEM_REG
  1432. };
  1433. IWL_ERR(trans, "CSR values:\n");
  1434. IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
  1435. "CSR_INT_PERIODIC_REG)\n");
  1436. for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
  1437. IWL_ERR(trans, " %25s: 0X%08x\n",
  1438. get_csr_string(csr_tbl[i]),
  1439. iwl_read32(trans, csr_tbl[i]));
  1440. }
  1441. }
  1442. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1443. /* create and remove of files */
  1444. #define DEBUGFS_ADD_FILE(name, parent, mode) do { \
  1445. if (!debugfs_create_file(#name, mode, parent, trans, \
  1446. &iwl_dbgfs_##name##_ops)) \
  1447. return -ENOMEM; \
  1448. } while (0)
  1449. /* file operation */
  1450. #define DEBUGFS_READ_FUNC(name) \
  1451. static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
  1452. char __user *user_buf, \
  1453. size_t count, loff_t *ppos);
  1454. #define DEBUGFS_WRITE_FUNC(name) \
  1455. static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
  1456. const char __user *user_buf, \
  1457. size_t count, loff_t *ppos);
  1458. #define DEBUGFS_READ_FILE_OPS(name) \
  1459. DEBUGFS_READ_FUNC(name); \
  1460. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1461. .read = iwl_dbgfs_##name##_read, \
  1462. .open = simple_open, \
  1463. .llseek = generic_file_llseek, \
  1464. };
  1465. #define DEBUGFS_WRITE_FILE_OPS(name) \
  1466. DEBUGFS_WRITE_FUNC(name); \
  1467. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1468. .write = iwl_dbgfs_##name##_write, \
  1469. .open = simple_open, \
  1470. .llseek = generic_file_llseek, \
  1471. };
  1472. #define DEBUGFS_READ_WRITE_FILE_OPS(name) \
  1473. DEBUGFS_READ_FUNC(name); \
  1474. DEBUGFS_WRITE_FUNC(name); \
  1475. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1476. .write = iwl_dbgfs_##name##_write, \
  1477. .read = iwl_dbgfs_##name##_read, \
  1478. .open = simple_open, \
  1479. .llseek = generic_file_llseek, \
  1480. };
  1481. static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
  1482. char __user *user_buf,
  1483. size_t count, loff_t *ppos)
  1484. {
  1485. struct iwl_trans *trans = file->private_data;
  1486. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1487. struct iwl_tx_queue *txq;
  1488. struct iwl_queue *q;
  1489. char *buf;
  1490. int pos = 0;
  1491. int cnt;
  1492. int ret;
  1493. size_t bufsz;
  1494. bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
  1495. if (!trans_pcie->txq) {
  1496. IWL_ERR(trans, "txq not ready\n");
  1497. return -EAGAIN;
  1498. }
  1499. buf = kzalloc(bufsz, GFP_KERNEL);
  1500. if (!buf)
  1501. return -ENOMEM;
  1502. for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
  1503. txq = &trans_pcie->txq[cnt];
  1504. q = &txq->q;
  1505. pos += scnprintf(buf + pos, bufsz - pos,
  1506. "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
  1507. cnt, q->read_ptr, q->write_ptr,
  1508. !!test_bit(cnt, trans_pcie->queue_used),
  1509. !!test_bit(cnt, trans_pcie->queue_stopped));
  1510. }
  1511. ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1512. kfree(buf);
  1513. return ret;
  1514. }
  1515. static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
  1516. char __user *user_buf,
  1517. size_t count, loff_t *ppos) {
  1518. struct iwl_trans *trans = file->private_data;
  1519. struct iwl_trans_pcie *trans_pcie =
  1520. IWL_TRANS_GET_PCIE_TRANS(trans);
  1521. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  1522. char buf[256];
  1523. int pos = 0;
  1524. const size_t bufsz = sizeof(buf);
  1525. pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
  1526. rxq->read);
  1527. pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
  1528. rxq->write);
  1529. pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
  1530. rxq->free_count);
  1531. if (rxq->rb_stts) {
  1532. pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
  1533. le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
  1534. } else {
  1535. pos += scnprintf(buf + pos, bufsz - pos,
  1536. "closed_rb_num: Not Allocated\n");
  1537. }
  1538. return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1539. }
  1540. static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
  1541. char __user *user_buf,
  1542. size_t count, loff_t *ppos) {
  1543. struct iwl_trans *trans = file->private_data;
  1544. struct iwl_trans_pcie *trans_pcie =
  1545. IWL_TRANS_GET_PCIE_TRANS(trans);
  1546. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  1547. int pos = 0;
  1548. char *buf;
  1549. int bufsz = 24 * 64; /* 24 items * 64 char per item */
  1550. ssize_t ret;
  1551. buf = kzalloc(bufsz, GFP_KERNEL);
  1552. if (!buf) {
  1553. IWL_ERR(trans, "Can not allocate Buffer\n");
  1554. return -ENOMEM;
  1555. }
  1556. pos += scnprintf(buf + pos, bufsz - pos,
  1557. "Interrupt Statistics Report:\n");
  1558. pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
  1559. isr_stats->hw);
  1560. pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
  1561. isr_stats->sw);
  1562. if (isr_stats->sw || isr_stats->hw) {
  1563. pos += scnprintf(buf + pos, bufsz - pos,
  1564. "\tLast Restarting Code: 0x%X\n",
  1565. isr_stats->err_code);
  1566. }
  1567. #ifdef CONFIG_IWLWIFI_DEBUG
  1568. pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
  1569. isr_stats->sch);
  1570. pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
  1571. isr_stats->alive);
  1572. #endif
  1573. pos += scnprintf(buf + pos, bufsz - pos,
  1574. "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
  1575. pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
  1576. isr_stats->ctkill);
  1577. pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
  1578. isr_stats->wakeup);
  1579. pos += scnprintf(buf + pos, bufsz - pos,
  1580. "Rx command responses:\t\t %u\n", isr_stats->rx);
  1581. pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
  1582. isr_stats->tx);
  1583. pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
  1584. isr_stats->unhandled);
  1585. ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1586. kfree(buf);
  1587. return ret;
  1588. }
  1589. static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
  1590. const char __user *user_buf,
  1591. size_t count, loff_t *ppos)
  1592. {
  1593. struct iwl_trans *trans = file->private_data;
  1594. struct iwl_trans_pcie *trans_pcie =
  1595. IWL_TRANS_GET_PCIE_TRANS(trans);
  1596. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  1597. char buf[8];
  1598. int buf_size;
  1599. u32 reset_flag;
  1600. memset(buf, 0, sizeof(buf));
  1601. buf_size = min(count, sizeof(buf) - 1);
  1602. if (copy_from_user(buf, user_buf, buf_size))
  1603. return -EFAULT;
  1604. if (sscanf(buf, "%x", &reset_flag) != 1)
  1605. return -EFAULT;
  1606. if (reset_flag == 0)
  1607. memset(isr_stats, 0, sizeof(*isr_stats));
  1608. return count;
  1609. }
  1610. static ssize_t iwl_dbgfs_csr_write(struct file *file,
  1611. const char __user *user_buf,
  1612. size_t count, loff_t *ppos)
  1613. {
  1614. struct iwl_trans *trans = file->private_data;
  1615. char buf[8];
  1616. int buf_size;
  1617. int csr;
  1618. memset(buf, 0, sizeof(buf));
  1619. buf_size = min(count, sizeof(buf) - 1);
  1620. if (copy_from_user(buf, user_buf, buf_size))
  1621. return -EFAULT;
  1622. if (sscanf(buf, "%d", &csr) != 1)
  1623. return -EFAULT;
  1624. iwl_dump_csr(trans);
  1625. return count;
  1626. }
  1627. static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
  1628. char __user *user_buf,
  1629. size_t count, loff_t *ppos)
  1630. {
  1631. struct iwl_trans *trans = file->private_data;
  1632. char *buf;
  1633. int pos = 0;
  1634. ssize_t ret = -EFAULT;
  1635. ret = pos = iwl_dump_fh(trans, &buf, true);
  1636. if (buf) {
  1637. ret = simple_read_from_buffer(user_buf,
  1638. count, ppos, buf, pos);
  1639. kfree(buf);
  1640. }
  1641. return ret;
  1642. }
  1643. static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
  1644. const char __user *user_buf,
  1645. size_t count, loff_t *ppos)
  1646. {
  1647. struct iwl_trans *trans = file->private_data;
  1648. if (!trans->op_mode)
  1649. return -EAGAIN;
  1650. iwl_op_mode_nic_error(trans->op_mode);
  1651. return count;
  1652. }
  1653. DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
  1654. DEBUGFS_READ_FILE_OPS(fh_reg);
  1655. DEBUGFS_READ_FILE_OPS(rx_queue);
  1656. DEBUGFS_READ_FILE_OPS(tx_queue);
  1657. DEBUGFS_WRITE_FILE_OPS(csr);
  1658. DEBUGFS_WRITE_FILE_OPS(fw_restart);
  1659. /*
  1660. * Create the debugfs files and directories
  1661. *
  1662. */
  1663. static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
  1664. struct dentry *dir)
  1665. {
  1666. DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
  1667. DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
  1668. DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
  1669. DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
  1670. DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
  1671. DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
  1672. return 0;
  1673. }
  1674. #else
  1675. static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
  1676. struct dentry *dir)
  1677. { return 0; }
  1678. #endif /*CONFIG_IWLWIFI_DEBUGFS */
  1679. const struct iwl_trans_ops trans_ops_pcie = {
  1680. .start_hw = iwl_trans_pcie_start_hw,
  1681. .stop_hw = iwl_trans_pcie_stop_hw,
  1682. .fw_alive = iwl_trans_pcie_fw_alive,
  1683. .start_fw = iwl_trans_pcie_start_fw,
  1684. .stop_device = iwl_trans_pcie_stop_device,
  1685. .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
  1686. .send_cmd = iwl_trans_pcie_send_cmd,
  1687. .tx = iwl_trans_pcie_tx,
  1688. .reclaim = iwl_trans_pcie_reclaim,
  1689. .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
  1690. .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
  1691. .free = iwl_trans_pcie_free,
  1692. .dbgfs_register = iwl_trans_pcie_dbgfs_register,
  1693. .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
  1694. #ifdef CONFIG_PM_SLEEP
  1695. .suspend = iwl_trans_pcie_suspend,
  1696. .resume = iwl_trans_pcie_resume,
  1697. #endif
  1698. .write8 = iwl_trans_pcie_write8,
  1699. .write32 = iwl_trans_pcie_write32,
  1700. .read32 = iwl_trans_pcie_read32,
  1701. .configure = iwl_trans_pcie_configure,
  1702. .set_pmi = iwl_trans_pcie_set_pmi,
  1703. };
  1704. struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
  1705. const struct pci_device_id *ent,
  1706. const struct iwl_cfg *cfg)
  1707. {
  1708. struct iwl_trans_pcie *trans_pcie;
  1709. struct iwl_trans *trans;
  1710. u16 pci_cmd;
  1711. int err;
  1712. trans = kzalloc(sizeof(struct iwl_trans) +
  1713. sizeof(struct iwl_trans_pcie), GFP_KERNEL);
  1714. if (WARN_ON(!trans))
  1715. return NULL;
  1716. trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1717. trans->ops = &trans_ops_pcie;
  1718. trans->cfg = cfg;
  1719. trans_pcie->trans = trans;
  1720. spin_lock_init(&trans_pcie->irq_lock);
  1721. init_waitqueue_head(&trans_pcie->ucode_write_waitq);
  1722. /* W/A - seems to solve weird behavior. We need to remove this if we
  1723. * don't want to stay in L1 all the time. This wastes a lot of power */
  1724. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  1725. PCIE_LINK_STATE_CLKPM);
  1726. if (pci_enable_device(pdev)) {
  1727. err = -ENODEV;
  1728. goto out_no_pci;
  1729. }
  1730. pci_set_master(pdev);
  1731. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  1732. if (!err)
  1733. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  1734. if (err) {
  1735. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1736. if (!err)
  1737. err = pci_set_consistent_dma_mask(pdev,
  1738. DMA_BIT_MASK(32));
  1739. /* both attempts failed: */
  1740. if (err) {
  1741. dev_printk(KERN_ERR, &pdev->dev,
  1742. "No suitable DMA available.\n");
  1743. goto out_pci_disable_device;
  1744. }
  1745. }
  1746. err = pci_request_regions(pdev, DRV_NAME);
  1747. if (err) {
  1748. dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
  1749. goto out_pci_disable_device;
  1750. }
  1751. trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
  1752. if (!trans_pcie->hw_base) {
  1753. dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
  1754. err = -ENODEV;
  1755. goto out_pci_release_regions;
  1756. }
  1757. dev_printk(KERN_INFO, &pdev->dev,
  1758. "pci_resource_len = 0x%08llx\n",
  1759. (unsigned long long) pci_resource_len(pdev, 0));
  1760. dev_printk(KERN_INFO, &pdev->dev,
  1761. "pci_resource_base = %p\n", trans_pcie->hw_base);
  1762. dev_printk(KERN_INFO, &pdev->dev,
  1763. "HW Revision ID = 0x%X\n", pdev->revision);
  1764. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  1765. * PCI Tx retries from interfering with C3 CPU state */
  1766. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  1767. err = pci_enable_msi(pdev);
  1768. if (err)
  1769. dev_printk(KERN_ERR, &pdev->dev,
  1770. "pci_enable_msi failed(0X%x)", err);
  1771. trans->dev = &pdev->dev;
  1772. trans_pcie->irq = pdev->irq;
  1773. trans_pcie->pci_dev = pdev;
  1774. trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
  1775. trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
  1776. snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
  1777. "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
  1778. /* TODO: Move this away, not needed if not MSI */
  1779. /* enable rfkill interrupt: hw bug w/a */
  1780. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  1781. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  1782. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  1783. pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
  1784. }
  1785. /* Initialize the wait queue for commands */
  1786. init_waitqueue_head(&trans->wait_command_queue);
  1787. return trans;
  1788. out_pci_release_regions:
  1789. pci_release_regions(pdev);
  1790. out_pci_disable_device:
  1791. pci_disable_device(pdev);
  1792. out_no_pci:
  1793. kfree(trans);
  1794. return NULL;
  1795. }