rme96.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432
  1. /*
  2. * ALSA driver for RME Digi96, Digi96/8 and Digi96/8 PRO/PAD/PST audio
  3. * interfaces
  4. *
  5. * Copyright (c) 2000, 2001 Anders Torger <torger@ludd.luth.se>
  6. *
  7. * Thanks to Henk Hesselink <henk@anda.nl> for the analog volume control
  8. * code.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. *
  24. */
  25. #include <sound/driver.h>
  26. #include <linux/delay.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/pci.h>
  30. #include <linux/slab.h>
  31. #include <linux/moduleparam.h>
  32. #include <sound/core.h>
  33. #include <sound/info.h>
  34. #include <sound/control.h>
  35. #include <sound/pcm.h>
  36. #include <sound/pcm_params.h>
  37. #include <sound/asoundef.h>
  38. #include <sound/initval.h>
  39. #include <asm/io.h>
  40. /* note, two last pcis should be equal, it is not a bug */
  41. MODULE_AUTHOR("Anders Torger <torger@ludd.luth.se>");
  42. MODULE_DESCRIPTION("RME Digi96, Digi96/8, Digi96/8 PRO, Digi96/8 PST, "
  43. "Digi96/8 PAD");
  44. MODULE_LICENSE("GPL");
  45. MODULE_SUPPORTED_DEVICE("{{RME,Digi96},"
  46. "{RME,Digi96/8},"
  47. "{RME,Digi96/8 PRO},"
  48. "{RME,Digi96/8 PST},"
  49. "{RME,Digi96/8 PAD}}");
  50. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  51. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  52. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable this card */
  53. module_param_array(index, int, NULL, 0444);
  54. MODULE_PARM_DESC(index, "Index value for RME Digi96 soundcard.");
  55. module_param_array(id, charp, NULL, 0444);
  56. MODULE_PARM_DESC(id, "ID string for RME Digi96 soundcard.");
  57. module_param_array(enable, bool, NULL, 0444);
  58. MODULE_PARM_DESC(enable, "Enable RME Digi96 soundcard.");
  59. /*
  60. * Defines for RME Digi96 series, from internal RME reference documents
  61. * dated 12.01.00
  62. */
  63. #define RME96_SPDIF_NCHANNELS 2
  64. /* Playback and capture buffer size */
  65. #define RME96_BUFFER_SIZE 0x10000
  66. /* IO area size */
  67. #define RME96_IO_SIZE 0x60000
  68. /* IO area offsets */
  69. #define RME96_IO_PLAY_BUFFER 0x0
  70. #define RME96_IO_REC_BUFFER 0x10000
  71. #define RME96_IO_CONTROL_REGISTER 0x20000
  72. #define RME96_IO_ADDITIONAL_REG 0x20004
  73. #define RME96_IO_CONFIRM_PLAY_IRQ 0x20008
  74. #define RME96_IO_CONFIRM_REC_IRQ 0x2000C
  75. #define RME96_IO_SET_PLAY_POS 0x40000
  76. #define RME96_IO_RESET_PLAY_POS 0x4FFFC
  77. #define RME96_IO_SET_REC_POS 0x50000
  78. #define RME96_IO_RESET_REC_POS 0x5FFFC
  79. #define RME96_IO_GET_PLAY_POS 0x20000
  80. #define RME96_IO_GET_REC_POS 0x30000
  81. /* Write control register bits */
  82. #define RME96_WCR_START (1 << 0)
  83. #define RME96_WCR_START_2 (1 << 1)
  84. #define RME96_WCR_GAIN_0 (1 << 2)
  85. #define RME96_WCR_GAIN_1 (1 << 3)
  86. #define RME96_WCR_MODE24 (1 << 4)
  87. #define RME96_WCR_MODE24_2 (1 << 5)
  88. #define RME96_WCR_BM (1 << 6)
  89. #define RME96_WCR_BM_2 (1 << 7)
  90. #define RME96_WCR_ADAT (1 << 8)
  91. #define RME96_WCR_FREQ_0 (1 << 9)
  92. #define RME96_WCR_FREQ_1 (1 << 10)
  93. #define RME96_WCR_DS (1 << 11)
  94. #define RME96_WCR_PRO (1 << 12)
  95. #define RME96_WCR_EMP (1 << 13)
  96. #define RME96_WCR_SEL (1 << 14)
  97. #define RME96_WCR_MASTER (1 << 15)
  98. #define RME96_WCR_PD (1 << 16)
  99. #define RME96_WCR_INP_0 (1 << 17)
  100. #define RME96_WCR_INP_1 (1 << 18)
  101. #define RME96_WCR_THRU_0 (1 << 19)
  102. #define RME96_WCR_THRU_1 (1 << 20)
  103. #define RME96_WCR_THRU_2 (1 << 21)
  104. #define RME96_WCR_THRU_3 (1 << 22)
  105. #define RME96_WCR_THRU_4 (1 << 23)
  106. #define RME96_WCR_THRU_5 (1 << 24)
  107. #define RME96_WCR_THRU_6 (1 << 25)
  108. #define RME96_WCR_THRU_7 (1 << 26)
  109. #define RME96_WCR_DOLBY (1 << 27)
  110. #define RME96_WCR_MONITOR_0 (1 << 28)
  111. #define RME96_WCR_MONITOR_1 (1 << 29)
  112. #define RME96_WCR_ISEL (1 << 30)
  113. #define RME96_WCR_IDIS (1 << 31)
  114. #define RME96_WCR_BITPOS_GAIN_0 2
  115. #define RME96_WCR_BITPOS_GAIN_1 3
  116. #define RME96_WCR_BITPOS_FREQ_0 9
  117. #define RME96_WCR_BITPOS_FREQ_1 10
  118. #define RME96_WCR_BITPOS_INP_0 17
  119. #define RME96_WCR_BITPOS_INP_1 18
  120. #define RME96_WCR_BITPOS_MONITOR_0 28
  121. #define RME96_WCR_BITPOS_MONITOR_1 29
  122. /* Read control register bits */
  123. #define RME96_RCR_AUDIO_ADDR_MASK 0xFFFF
  124. #define RME96_RCR_IRQ_2 (1 << 16)
  125. #define RME96_RCR_T_OUT (1 << 17)
  126. #define RME96_RCR_DEV_ID_0 (1 << 21)
  127. #define RME96_RCR_DEV_ID_1 (1 << 22)
  128. #define RME96_RCR_LOCK (1 << 23)
  129. #define RME96_RCR_VERF (1 << 26)
  130. #define RME96_RCR_F0 (1 << 27)
  131. #define RME96_RCR_F1 (1 << 28)
  132. #define RME96_RCR_F2 (1 << 29)
  133. #define RME96_RCR_AUTOSYNC (1 << 30)
  134. #define RME96_RCR_IRQ (1 << 31)
  135. #define RME96_RCR_BITPOS_F0 27
  136. #define RME96_RCR_BITPOS_F1 28
  137. #define RME96_RCR_BITPOS_F2 29
  138. /* Additonal register bits */
  139. #define RME96_AR_WSEL (1 << 0)
  140. #define RME96_AR_ANALOG (1 << 1)
  141. #define RME96_AR_FREQPAD_0 (1 << 2)
  142. #define RME96_AR_FREQPAD_1 (1 << 3)
  143. #define RME96_AR_FREQPAD_2 (1 << 4)
  144. #define RME96_AR_PD2 (1 << 5)
  145. #define RME96_AR_DAC_EN (1 << 6)
  146. #define RME96_AR_CLATCH (1 << 7)
  147. #define RME96_AR_CCLK (1 << 8)
  148. #define RME96_AR_CDATA (1 << 9)
  149. #define RME96_AR_BITPOS_F0 2
  150. #define RME96_AR_BITPOS_F1 3
  151. #define RME96_AR_BITPOS_F2 4
  152. /* Monitor tracks */
  153. #define RME96_MONITOR_TRACKS_1_2 0
  154. #define RME96_MONITOR_TRACKS_3_4 1
  155. #define RME96_MONITOR_TRACKS_5_6 2
  156. #define RME96_MONITOR_TRACKS_7_8 3
  157. /* Attenuation */
  158. #define RME96_ATTENUATION_0 0
  159. #define RME96_ATTENUATION_6 1
  160. #define RME96_ATTENUATION_12 2
  161. #define RME96_ATTENUATION_18 3
  162. /* Input types */
  163. #define RME96_INPUT_OPTICAL 0
  164. #define RME96_INPUT_COAXIAL 1
  165. #define RME96_INPUT_INTERNAL 2
  166. #define RME96_INPUT_XLR 3
  167. #define RME96_INPUT_ANALOG 4
  168. /* Clock modes */
  169. #define RME96_CLOCKMODE_SLAVE 0
  170. #define RME96_CLOCKMODE_MASTER 1
  171. #define RME96_CLOCKMODE_WORDCLOCK 2
  172. /* Block sizes in bytes */
  173. #define RME96_SMALL_BLOCK_SIZE 2048
  174. #define RME96_LARGE_BLOCK_SIZE 8192
  175. /* Volume control */
  176. #define RME96_AD1852_VOL_BITS 14
  177. #define RME96_AD1855_VOL_BITS 10
  178. struct rme96 {
  179. spinlock_t lock;
  180. int irq;
  181. unsigned long port;
  182. void __iomem *iobase;
  183. u32 wcreg; /* cached write control register value */
  184. u32 wcreg_spdif; /* S/PDIF setup */
  185. u32 wcreg_spdif_stream; /* S/PDIF setup (temporary) */
  186. u32 rcreg; /* cached read control register value */
  187. u32 areg; /* cached additional register value */
  188. u16 vol[2]; /* cached volume of analog output */
  189. u8 rev; /* card revision number */
  190. struct snd_pcm_substream *playback_substream;
  191. struct snd_pcm_substream *capture_substream;
  192. int playback_frlog; /* log2 of framesize */
  193. int capture_frlog;
  194. size_t playback_periodsize; /* in bytes, zero if not used */
  195. size_t capture_periodsize; /* in bytes, zero if not used */
  196. struct snd_card *card;
  197. struct snd_pcm *spdif_pcm;
  198. struct snd_pcm *adat_pcm;
  199. struct pci_dev *pci;
  200. struct snd_kcontrol *spdif_ctl;
  201. };
  202. static struct pci_device_id snd_rme96_ids[] = {
  203. { PCI_VENDOR_ID_XILINX, PCI_DEVICE_ID_RME_DIGI96,
  204. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0, },
  205. { PCI_VENDOR_ID_XILINX, PCI_DEVICE_ID_RME_DIGI96_8,
  206. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0, },
  207. { PCI_VENDOR_ID_XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PRO,
  208. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0, },
  209. { PCI_VENDOR_ID_XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST,
  210. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0, },
  211. { 0, }
  212. };
  213. MODULE_DEVICE_TABLE(pci, snd_rme96_ids);
  214. #define RME96_ISPLAYING(rme96) ((rme96)->wcreg & RME96_WCR_START)
  215. #define RME96_ISRECORDING(rme96) ((rme96)->wcreg & RME96_WCR_START_2)
  216. #define RME96_HAS_ANALOG_IN(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  217. #define RME96_HAS_ANALOG_OUT(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO || \
  218. (rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  219. #define RME96_DAC_IS_1852(rme96) (RME96_HAS_ANALOG_OUT(rme96) && (rme96)->rev >= 4)
  220. #define RME96_DAC_IS_1855(rme96) (((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && (rme96)->rev < 4) || \
  221. ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO && (rme96)->rev == 2))
  222. #define RME96_185X_MAX_OUT(rme96) ((1 << (RME96_DAC_IS_1852(rme96) ? RME96_AD1852_VOL_BITS : RME96_AD1855_VOL_BITS)) - 1)
  223. static int
  224. snd_rme96_playback_prepare(struct snd_pcm_substream *substream);
  225. static int
  226. snd_rme96_capture_prepare(struct snd_pcm_substream *substream);
  227. static int
  228. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  229. int cmd);
  230. static int
  231. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  232. int cmd);
  233. static snd_pcm_uframes_t
  234. snd_rme96_playback_pointer(struct snd_pcm_substream *substream);
  235. static snd_pcm_uframes_t
  236. snd_rme96_capture_pointer(struct snd_pcm_substream *substream);
  237. static void __devinit
  238. snd_rme96_proc_init(struct rme96 *rme96);
  239. static int
  240. snd_rme96_create_switches(struct snd_card *card,
  241. struct rme96 *rme96);
  242. static int
  243. snd_rme96_getinputtype(struct rme96 *rme96);
  244. static inline unsigned int
  245. snd_rme96_playback_ptr(struct rme96 *rme96)
  246. {
  247. return (readl(rme96->iobase + RME96_IO_GET_PLAY_POS)
  248. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->playback_frlog;
  249. }
  250. static inline unsigned int
  251. snd_rme96_capture_ptr(struct rme96 *rme96)
  252. {
  253. return (readl(rme96->iobase + RME96_IO_GET_REC_POS)
  254. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->capture_frlog;
  255. }
  256. static int
  257. snd_rme96_ratecode(int rate)
  258. {
  259. switch (rate) {
  260. case 32000: return SNDRV_PCM_RATE_32000;
  261. case 44100: return SNDRV_PCM_RATE_44100;
  262. case 48000: return SNDRV_PCM_RATE_48000;
  263. case 64000: return SNDRV_PCM_RATE_64000;
  264. case 88200: return SNDRV_PCM_RATE_88200;
  265. case 96000: return SNDRV_PCM_RATE_96000;
  266. }
  267. return 0;
  268. }
  269. static int
  270. snd_rme96_playback_silence(struct snd_pcm_substream *substream,
  271. int channel, /* not used (interleaved data) */
  272. snd_pcm_uframes_t pos,
  273. snd_pcm_uframes_t count)
  274. {
  275. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  276. count <<= rme96->playback_frlog;
  277. pos <<= rme96->playback_frlog;
  278. memset_io(rme96->iobase + RME96_IO_PLAY_BUFFER + pos,
  279. 0, count);
  280. return 0;
  281. }
  282. static int
  283. snd_rme96_playback_copy(struct snd_pcm_substream *substream,
  284. int channel, /* not used (interleaved data) */
  285. snd_pcm_uframes_t pos,
  286. void __user *src,
  287. snd_pcm_uframes_t count)
  288. {
  289. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  290. count <<= rme96->playback_frlog;
  291. pos <<= rme96->playback_frlog;
  292. copy_from_user_toio(rme96->iobase + RME96_IO_PLAY_BUFFER + pos, src,
  293. count);
  294. return 0;
  295. }
  296. static int
  297. snd_rme96_capture_copy(struct snd_pcm_substream *substream,
  298. int channel, /* not used (interleaved data) */
  299. snd_pcm_uframes_t pos,
  300. void __user *dst,
  301. snd_pcm_uframes_t count)
  302. {
  303. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  304. count <<= rme96->capture_frlog;
  305. pos <<= rme96->capture_frlog;
  306. copy_to_user_fromio(dst, rme96->iobase + RME96_IO_REC_BUFFER + pos,
  307. count);
  308. return 0;
  309. }
  310. /*
  311. * Digital output capabilites (S/PDIF)
  312. */
  313. static struct snd_pcm_hardware snd_rme96_playback_spdif_info =
  314. {
  315. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  316. SNDRV_PCM_INFO_MMAP_VALID |
  317. SNDRV_PCM_INFO_INTERLEAVED |
  318. SNDRV_PCM_INFO_PAUSE),
  319. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  320. SNDRV_PCM_FMTBIT_S32_LE),
  321. .rates = (SNDRV_PCM_RATE_32000 |
  322. SNDRV_PCM_RATE_44100 |
  323. SNDRV_PCM_RATE_48000 |
  324. SNDRV_PCM_RATE_64000 |
  325. SNDRV_PCM_RATE_88200 |
  326. SNDRV_PCM_RATE_96000),
  327. .rate_min = 32000,
  328. .rate_max = 96000,
  329. .channels_min = 2,
  330. .channels_max = 2,
  331. .buffer_bytes_max = RME96_BUFFER_SIZE,
  332. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  333. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  334. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  335. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  336. .fifo_size = 0,
  337. };
  338. /*
  339. * Digital input capabilites (S/PDIF)
  340. */
  341. static struct snd_pcm_hardware snd_rme96_capture_spdif_info =
  342. {
  343. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  344. SNDRV_PCM_INFO_MMAP_VALID |
  345. SNDRV_PCM_INFO_INTERLEAVED |
  346. SNDRV_PCM_INFO_PAUSE),
  347. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  348. SNDRV_PCM_FMTBIT_S32_LE),
  349. .rates = (SNDRV_PCM_RATE_32000 |
  350. SNDRV_PCM_RATE_44100 |
  351. SNDRV_PCM_RATE_48000 |
  352. SNDRV_PCM_RATE_64000 |
  353. SNDRV_PCM_RATE_88200 |
  354. SNDRV_PCM_RATE_96000),
  355. .rate_min = 32000,
  356. .rate_max = 96000,
  357. .channels_min = 2,
  358. .channels_max = 2,
  359. .buffer_bytes_max = RME96_BUFFER_SIZE,
  360. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  361. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  362. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  363. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  364. .fifo_size = 0,
  365. };
  366. /*
  367. * Digital output capabilites (ADAT)
  368. */
  369. static struct snd_pcm_hardware snd_rme96_playback_adat_info =
  370. {
  371. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  372. SNDRV_PCM_INFO_MMAP_VALID |
  373. SNDRV_PCM_INFO_INTERLEAVED |
  374. SNDRV_PCM_INFO_PAUSE),
  375. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  376. SNDRV_PCM_FMTBIT_S32_LE),
  377. .rates = (SNDRV_PCM_RATE_44100 |
  378. SNDRV_PCM_RATE_48000),
  379. .rate_min = 44100,
  380. .rate_max = 48000,
  381. .channels_min = 8,
  382. .channels_max = 8,
  383. .buffer_bytes_max = RME96_BUFFER_SIZE,
  384. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  385. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  386. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  387. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  388. .fifo_size = 0,
  389. };
  390. /*
  391. * Digital input capabilites (ADAT)
  392. */
  393. static struct snd_pcm_hardware snd_rme96_capture_adat_info =
  394. {
  395. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  396. SNDRV_PCM_INFO_MMAP_VALID |
  397. SNDRV_PCM_INFO_INTERLEAVED |
  398. SNDRV_PCM_INFO_PAUSE),
  399. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  400. SNDRV_PCM_FMTBIT_S32_LE),
  401. .rates = (SNDRV_PCM_RATE_44100 |
  402. SNDRV_PCM_RATE_48000),
  403. .rate_min = 44100,
  404. .rate_max = 48000,
  405. .channels_min = 8,
  406. .channels_max = 8,
  407. .buffer_bytes_max = RME96_BUFFER_SIZE,
  408. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  409. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  410. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  411. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  412. .fifo_size = 0,
  413. };
  414. /*
  415. * The CDATA, CCLK and CLATCH bits can be used to write to the SPI interface
  416. * of the AD1852 or AD1852 D/A converter on the board. CDATA must be set up
  417. * on the falling edge of CCLK and be stable on the rising edge. The rising
  418. * edge of CLATCH after the last data bit clocks in the whole data word.
  419. * A fast processor could probably drive the SPI interface faster than the
  420. * DAC can handle (3MHz for the 1855, unknown for the 1852). The udelay(1)
  421. * limits the data rate to 500KHz and only causes a delay of 33 microsecs.
  422. *
  423. * NOTE: increased delay from 1 to 10, since there where problems setting
  424. * the volume.
  425. */
  426. static void
  427. snd_rme96_write_SPI(struct rme96 *rme96, u16 val)
  428. {
  429. int i;
  430. for (i = 0; i < 16; i++) {
  431. if (val & 0x8000) {
  432. rme96->areg |= RME96_AR_CDATA;
  433. } else {
  434. rme96->areg &= ~RME96_AR_CDATA;
  435. }
  436. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CLATCH);
  437. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  438. udelay(10);
  439. rme96->areg |= RME96_AR_CCLK;
  440. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  441. udelay(10);
  442. val <<= 1;
  443. }
  444. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CDATA);
  445. rme96->areg |= RME96_AR_CLATCH;
  446. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  447. udelay(10);
  448. rme96->areg &= ~RME96_AR_CLATCH;
  449. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  450. }
  451. static void
  452. snd_rme96_apply_dac_volume(struct rme96 *rme96)
  453. {
  454. if (RME96_DAC_IS_1852(rme96)) {
  455. snd_rme96_write_SPI(rme96, (rme96->vol[0] << 2) | 0x0);
  456. snd_rme96_write_SPI(rme96, (rme96->vol[1] << 2) | 0x2);
  457. } else if (RME96_DAC_IS_1855(rme96)) {
  458. snd_rme96_write_SPI(rme96, (rme96->vol[0] & 0x3FF) | 0x000);
  459. snd_rme96_write_SPI(rme96, (rme96->vol[1] & 0x3FF) | 0x400);
  460. }
  461. }
  462. static void
  463. snd_rme96_reset_dac(struct rme96 *rme96)
  464. {
  465. writel(rme96->wcreg | RME96_WCR_PD,
  466. rme96->iobase + RME96_IO_CONTROL_REGISTER);
  467. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  468. }
  469. static int
  470. snd_rme96_getmontracks(struct rme96 *rme96)
  471. {
  472. return ((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_0) & 1) +
  473. (((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_1) & 1) << 1);
  474. }
  475. static int
  476. snd_rme96_setmontracks(struct rme96 *rme96,
  477. int montracks)
  478. {
  479. if (montracks & 1) {
  480. rme96->wcreg |= RME96_WCR_MONITOR_0;
  481. } else {
  482. rme96->wcreg &= ~RME96_WCR_MONITOR_0;
  483. }
  484. if (montracks & 2) {
  485. rme96->wcreg |= RME96_WCR_MONITOR_1;
  486. } else {
  487. rme96->wcreg &= ~RME96_WCR_MONITOR_1;
  488. }
  489. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  490. return 0;
  491. }
  492. static int
  493. snd_rme96_getattenuation(struct rme96 *rme96)
  494. {
  495. return ((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_0) & 1) +
  496. (((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_1) & 1) << 1);
  497. }
  498. static int
  499. snd_rme96_setattenuation(struct rme96 *rme96,
  500. int attenuation)
  501. {
  502. switch (attenuation) {
  503. case 0:
  504. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) &
  505. ~RME96_WCR_GAIN_1;
  506. break;
  507. case 1:
  508. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) &
  509. ~RME96_WCR_GAIN_1;
  510. break;
  511. case 2:
  512. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) |
  513. RME96_WCR_GAIN_1;
  514. break;
  515. case 3:
  516. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) |
  517. RME96_WCR_GAIN_1;
  518. break;
  519. default:
  520. return -EINVAL;
  521. }
  522. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  523. return 0;
  524. }
  525. static int
  526. snd_rme96_capture_getrate(struct rme96 *rme96,
  527. int *is_adat)
  528. {
  529. int n, rate;
  530. *is_adat = 0;
  531. if (rme96->areg & RME96_AR_ANALOG) {
  532. /* Analog input, overrides S/PDIF setting */
  533. n = ((rme96->areg >> RME96_AR_BITPOS_F0) & 1) +
  534. (((rme96->areg >> RME96_AR_BITPOS_F1) & 1) << 1);
  535. switch (n) {
  536. case 1:
  537. rate = 32000;
  538. break;
  539. case 2:
  540. rate = 44100;
  541. break;
  542. case 3:
  543. rate = 48000;
  544. break;
  545. default:
  546. return -1;
  547. }
  548. return (rme96->areg & RME96_AR_BITPOS_F2) ? rate << 1 : rate;
  549. }
  550. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  551. if (rme96->rcreg & RME96_RCR_LOCK) {
  552. /* ADAT rate */
  553. *is_adat = 1;
  554. if (rme96->rcreg & RME96_RCR_T_OUT) {
  555. return 48000;
  556. }
  557. return 44100;
  558. }
  559. if (rme96->rcreg & RME96_RCR_VERF) {
  560. return -1;
  561. }
  562. /* S/PDIF rate */
  563. n = ((rme96->rcreg >> RME96_RCR_BITPOS_F0) & 1) +
  564. (((rme96->rcreg >> RME96_RCR_BITPOS_F1) & 1) << 1) +
  565. (((rme96->rcreg >> RME96_RCR_BITPOS_F2) & 1) << 2);
  566. switch (n) {
  567. case 0:
  568. if (rme96->rcreg & RME96_RCR_T_OUT) {
  569. return 64000;
  570. }
  571. return -1;
  572. case 3: return 96000;
  573. case 4: return 88200;
  574. case 5: return 48000;
  575. case 6: return 44100;
  576. case 7: return 32000;
  577. default:
  578. break;
  579. }
  580. return -1;
  581. }
  582. static int
  583. snd_rme96_playback_getrate(struct rme96 *rme96)
  584. {
  585. int rate, dummy;
  586. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  587. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  588. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  589. {
  590. /* slave clock */
  591. return rate;
  592. }
  593. rate = ((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_0) & 1) +
  594. (((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_1) & 1) << 1);
  595. switch (rate) {
  596. case 1:
  597. rate = 32000;
  598. break;
  599. case 2:
  600. rate = 44100;
  601. break;
  602. case 3:
  603. rate = 48000;
  604. break;
  605. default:
  606. return -1;
  607. }
  608. return (rme96->wcreg & RME96_WCR_DS) ? rate << 1 : rate;
  609. }
  610. static int
  611. snd_rme96_playback_setrate(struct rme96 *rme96,
  612. int rate)
  613. {
  614. int ds;
  615. ds = rme96->wcreg & RME96_WCR_DS;
  616. switch (rate) {
  617. case 32000:
  618. rme96->wcreg &= ~RME96_WCR_DS;
  619. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  620. ~RME96_WCR_FREQ_1;
  621. break;
  622. case 44100:
  623. rme96->wcreg &= ~RME96_WCR_DS;
  624. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  625. ~RME96_WCR_FREQ_0;
  626. break;
  627. case 48000:
  628. rme96->wcreg &= ~RME96_WCR_DS;
  629. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  630. RME96_WCR_FREQ_1;
  631. break;
  632. case 64000:
  633. rme96->wcreg |= RME96_WCR_DS;
  634. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  635. ~RME96_WCR_FREQ_1;
  636. break;
  637. case 88200:
  638. rme96->wcreg |= RME96_WCR_DS;
  639. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  640. ~RME96_WCR_FREQ_0;
  641. break;
  642. case 96000:
  643. rme96->wcreg |= RME96_WCR_DS;
  644. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  645. RME96_WCR_FREQ_1;
  646. break;
  647. default:
  648. return -EINVAL;
  649. }
  650. if ((!ds && rme96->wcreg & RME96_WCR_DS) ||
  651. (ds && !(rme96->wcreg & RME96_WCR_DS)))
  652. {
  653. /* change to/from double-speed: reset the DAC (if available) */
  654. snd_rme96_reset_dac(rme96);
  655. } else {
  656. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  657. }
  658. return 0;
  659. }
  660. static int
  661. snd_rme96_capture_analog_setrate(struct rme96 *rme96,
  662. int rate)
  663. {
  664. switch (rate) {
  665. case 32000:
  666. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  667. ~RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  668. break;
  669. case 44100:
  670. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  671. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  672. break;
  673. case 48000:
  674. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  675. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  676. break;
  677. case 64000:
  678. if (rme96->rev < 4) {
  679. return -EINVAL;
  680. }
  681. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  682. ~RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  683. break;
  684. case 88200:
  685. if (rme96->rev < 4) {
  686. return -EINVAL;
  687. }
  688. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  689. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  690. break;
  691. case 96000:
  692. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  693. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  694. break;
  695. default:
  696. return -EINVAL;
  697. }
  698. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  699. return 0;
  700. }
  701. static int
  702. snd_rme96_setclockmode(struct rme96 *rme96,
  703. int mode)
  704. {
  705. switch (mode) {
  706. case RME96_CLOCKMODE_SLAVE:
  707. /* AutoSync */
  708. rme96->wcreg &= ~RME96_WCR_MASTER;
  709. rme96->areg &= ~RME96_AR_WSEL;
  710. break;
  711. case RME96_CLOCKMODE_MASTER:
  712. /* Internal */
  713. rme96->wcreg |= RME96_WCR_MASTER;
  714. rme96->areg &= ~RME96_AR_WSEL;
  715. break;
  716. case RME96_CLOCKMODE_WORDCLOCK:
  717. /* Word clock is a master mode */
  718. rme96->wcreg |= RME96_WCR_MASTER;
  719. rme96->areg |= RME96_AR_WSEL;
  720. break;
  721. default:
  722. return -EINVAL;
  723. }
  724. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  725. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  726. return 0;
  727. }
  728. static int
  729. snd_rme96_getclockmode(struct rme96 *rme96)
  730. {
  731. if (rme96->areg & RME96_AR_WSEL) {
  732. return RME96_CLOCKMODE_WORDCLOCK;
  733. }
  734. return (rme96->wcreg & RME96_WCR_MASTER) ? RME96_CLOCKMODE_MASTER :
  735. RME96_CLOCKMODE_SLAVE;
  736. }
  737. static int
  738. snd_rme96_setinputtype(struct rme96 *rme96,
  739. int type)
  740. {
  741. int n;
  742. switch (type) {
  743. case RME96_INPUT_OPTICAL:
  744. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) &
  745. ~RME96_WCR_INP_1;
  746. break;
  747. case RME96_INPUT_COAXIAL:
  748. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) &
  749. ~RME96_WCR_INP_1;
  750. break;
  751. case RME96_INPUT_INTERNAL:
  752. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) |
  753. RME96_WCR_INP_1;
  754. break;
  755. case RME96_INPUT_XLR:
  756. if ((rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  757. rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PRO) ||
  758. (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  759. rme96->rev > 4))
  760. {
  761. /* Only Digi96/8 PRO and Digi96/8 PAD supports XLR */
  762. return -EINVAL;
  763. }
  764. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) |
  765. RME96_WCR_INP_1;
  766. break;
  767. case RME96_INPUT_ANALOG:
  768. if (!RME96_HAS_ANALOG_IN(rme96)) {
  769. return -EINVAL;
  770. }
  771. rme96->areg |= RME96_AR_ANALOG;
  772. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  773. if (rme96->rev < 4) {
  774. /*
  775. * Revision less than 004 does not support 64 and
  776. * 88.2 kHz
  777. */
  778. if (snd_rme96_capture_getrate(rme96, &n) == 88200) {
  779. snd_rme96_capture_analog_setrate(rme96, 44100);
  780. }
  781. if (snd_rme96_capture_getrate(rme96, &n) == 64000) {
  782. snd_rme96_capture_analog_setrate(rme96, 32000);
  783. }
  784. }
  785. return 0;
  786. default:
  787. return -EINVAL;
  788. }
  789. if (type != RME96_INPUT_ANALOG && RME96_HAS_ANALOG_IN(rme96)) {
  790. rme96->areg &= ~RME96_AR_ANALOG;
  791. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  792. }
  793. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  794. return 0;
  795. }
  796. static int
  797. snd_rme96_getinputtype(struct rme96 *rme96)
  798. {
  799. if (rme96->areg & RME96_AR_ANALOG) {
  800. return RME96_INPUT_ANALOG;
  801. }
  802. return ((rme96->wcreg >> RME96_WCR_BITPOS_INP_0) & 1) +
  803. (((rme96->wcreg >> RME96_WCR_BITPOS_INP_1) & 1) << 1);
  804. }
  805. static void
  806. snd_rme96_setframelog(struct rme96 *rme96,
  807. int n_channels,
  808. int is_playback)
  809. {
  810. int frlog;
  811. if (n_channels == 2) {
  812. frlog = 1;
  813. } else {
  814. /* assume 8 channels */
  815. frlog = 3;
  816. }
  817. if (is_playback) {
  818. frlog += (rme96->wcreg & RME96_WCR_MODE24) ? 2 : 1;
  819. rme96->playback_frlog = frlog;
  820. } else {
  821. frlog += (rme96->wcreg & RME96_WCR_MODE24_2) ? 2 : 1;
  822. rme96->capture_frlog = frlog;
  823. }
  824. }
  825. static int
  826. snd_rme96_playback_setformat(struct rme96 *rme96,
  827. int format)
  828. {
  829. switch (format) {
  830. case SNDRV_PCM_FORMAT_S16_LE:
  831. rme96->wcreg &= ~RME96_WCR_MODE24;
  832. break;
  833. case SNDRV_PCM_FORMAT_S32_LE:
  834. rme96->wcreg |= RME96_WCR_MODE24;
  835. break;
  836. default:
  837. return -EINVAL;
  838. }
  839. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  840. return 0;
  841. }
  842. static int
  843. snd_rme96_capture_setformat(struct rme96 *rme96,
  844. int format)
  845. {
  846. switch (format) {
  847. case SNDRV_PCM_FORMAT_S16_LE:
  848. rme96->wcreg &= ~RME96_WCR_MODE24_2;
  849. break;
  850. case SNDRV_PCM_FORMAT_S32_LE:
  851. rme96->wcreg |= RME96_WCR_MODE24_2;
  852. break;
  853. default:
  854. return -EINVAL;
  855. }
  856. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  857. return 0;
  858. }
  859. static void
  860. snd_rme96_set_period_properties(struct rme96 *rme96,
  861. size_t period_bytes)
  862. {
  863. switch (period_bytes) {
  864. case RME96_LARGE_BLOCK_SIZE:
  865. rme96->wcreg &= ~RME96_WCR_ISEL;
  866. break;
  867. case RME96_SMALL_BLOCK_SIZE:
  868. rme96->wcreg |= RME96_WCR_ISEL;
  869. break;
  870. default:
  871. snd_BUG();
  872. break;
  873. }
  874. rme96->wcreg &= ~RME96_WCR_IDIS;
  875. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  876. }
  877. static int
  878. snd_rme96_playback_hw_params(struct snd_pcm_substream *substream,
  879. struct snd_pcm_hw_params *params)
  880. {
  881. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  882. struct snd_pcm_runtime *runtime = substream->runtime;
  883. int err, rate, dummy;
  884. runtime->dma_area = (void __force *)(rme96->iobase +
  885. RME96_IO_PLAY_BUFFER);
  886. runtime->dma_addr = rme96->port + RME96_IO_PLAY_BUFFER;
  887. runtime->dma_bytes = RME96_BUFFER_SIZE;
  888. spin_lock_irq(&rme96->lock);
  889. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  890. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  891. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  892. {
  893. /* slave clock */
  894. if ((int)params_rate(params) != rate) {
  895. spin_unlock_irq(&rme96->lock);
  896. return -EIO;
  897. }
  898. } else if ((err = snd_rme96_playback_setrate(rme96, params_rate(params))) < 0) {
  899. spin_unlock_irq(&rme96->lock);
  900. return err;
  901. }
  902. if ((err = snd_rme96_playback_setformat(rme96, params_format(params))) < 0) {
  903. spin_unlock_irq(&rme96->lock);
  904. return err;
  905. }
  906. snd_rme96_setframelog(rme96, params_channels(params), 1);
  907. if (rme96->capture_periodsize != 0) {
  908. if (params_period_size(params) << rme96->playback_frlog !=
  909. rme96->capture_periodsize)
  910. {
  911. spin_unlock_irq(&rme96->lock);
  912. return -EBUSY;
  913. }
  914. }
  915. rme96->playback_periodsize =
  916. params_period_size(params) << rme96->playback_frlog;
  917. snd_rme96_set_period_properties(rme96, rme96->playback_periodsize);
  918. /* S/PDIF setup */
  919. if ((rme96->wcreg & RME96_WCR_ADAT) == 0) {
  920. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  921. writel(rme96->wcreg |= rme96->wcreg_spdif_stream, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  922. }
  923. spin_unlock_irq(&rme96->lock);
  924. return 0;
  925. }
  926. static int
  927. snd_rme96_capture_hw_params(struct snd_pcm_substream *substream,
  928. struct snd_pcm_hw_params *params)
  929. {
  930. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  931. struct snd_pcm_runtime *runtime = substream->runtime;
  932. int err, isadat, rate;
  933. runtime->dma_area = (void __force *)(rme96->iobase +
  934. RME96_IO_REC_BUFFER);
  935. runtime->dma_addr = rme96->port + RME96_IO_REC_BUFFER;
  936. runtime->dma_bytes = RME96_BUFFER_SIZE;
  937. spin_lock_irq(&rme96->lock);
  938. if ((err = snd_rme96_capture_setformat(rme96, params_format(params))) < 0) {
  939. spin_unlock_irq(&rme96->lock);
  940. return err;
  941. }
  942. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  943. if ((err = snd_rme96_capture_analog_setrate(rme96,
  944. params_rate(params))) < 0)
  945. {
  946. spin_unlock_irq(&rme96->lock);
  947. return err;
  948. }
  949. } else if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  950. if ((int)params_rate(params) != rate) {
  951. spin_unlock_irq(&rme96->lock);
  952. return -EIO;
  953. }
  954. if ((isadat && runtime->hw.channels_min == 2) ||
  955. (!isadat && runtime->hw.channels_min == 8))
  956. {
  957. spin_unlock_irq(&rme96->lock);
  958. return -EIO;
  959. }
  960. }
  961. snd_rme96_setframelog(rme96, params_channels(params), 0);
  962. if (rme96->playback_periodsize != 0) {
  963. if (params_period_size(params) << rme96->capture_frlog !=
  964. rme96->playback_periodsize)
  965. {
  966. spin_unlock_irq(&rme96->lock);
  967. return -EBUSY;
  968. }
  969. }
  970. rme96->capture_periodsize =
  971. params_period_size(params) << rme96->capture_frlog;
  972. snd_rme96_set_period_properties(rme96, rme96->capture_periodsize);
  973. spin_unlock_irq(&rme96->lock);
  974. return 0;
  975. }
  976. static void
  977. snd_rme96_playback_start(struct rme96 *rme96,
  978. int from_pause)
  979. {
  980. if (!from_pause) {
  981. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  982. }
  983. rme96->wcreg |= RME96_WCR_START;
  984. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  985. }
  986. static void
  987. snd_rme96_capture_start(struct rme96 *rme96,
  988. int from_pause)
  989. {
  990. if (!from_pause) {
  991. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  992. }
  993. rme96->wcreg |= RME96_WCR_START_2;
  994. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  995. }
  996. static void
  997. snd_rme96_playback_stop(struct rme96 *rme96)
  998. {
  999. /*
  1000. * Check if there is an unconfirmed IRQ, if so confirm it, or else
  1001. * the hardware will not stop generating interrupts
  1002. */
  1003. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1004. if (rme96->rcreg & RME96_RCR_IRQ) {
  1005. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  1006. }
  1007. rme96->wcreg &= ~RME96_WCR_START;
  1008. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1009. }
  1010. static void
  1011. snd_rme96_capture_stop(struct rme96 *rme96)
  1012. {
  1013. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1014. if (rme96->rcreg & RME96_RCR_IRQ_2) {
  1015. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1016. }
  1017. rme96->wcreg &= ~RME96_WCR_START_2;
  1018. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1019. }
  1020. static irqreturn_t
  1021. snd_rme96_interrupt(int irq,
  1022. void *dev_id,
  1023. struct pt_regs *regs)
  1024. {
  1025. struct rme96 *rme96 = (struct rme96 *)dev_id;
  1026. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1027. /* fastpath out, to ease interrupt sharing */
  1028. if (!((rme96->rcreg & RME96_RCR_IRQ) ||
  1029. (rme96->rcreg & RME96_RCR_IRQ_2)))
  1030. {
  1031. return IRQ_NONE;
  1032. }
  1033. if (rme96->rcreg & RME96_RCR_IRQ) {
  1034. /* playback */
  1035. snd_pcm_period_elapsed(rme96->playback_substream);
  1036. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  1037. }
  1038. if (rme96->rcreg & RME96_RCR_IRQ_2) {
  1039. /* capture */
  1040. snd_pcm_period_elapsed(rme96->capture_substream);
  1041. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1042. }
  1043. return IRQ_HANDLED;
  1044. }
  1045. static unsigned int period_bytes[] = { RME96_SMALL_BLOCK_SIZE, RME96_LARGE_BLOCK_SIZE };
  1046. static struct snd_pcm_hw_constraint_list hw_constraints_period_bytes = {
  1047. .count = ARRAY_SIZE(period_bytes),
  1048. .list = period_bytes,
  1049. .mask = 0
  1050. };
  1051. static int
  1052. snd_rme96_playback_spdif_open(struct snd_pcm_substream *substream)
  1053. {
  1054. int rate, dummy;
  1055. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1056. struct snd_pcm_runtime *runtime = substream->runtime;
  1057. snd_pcm_set_sync(substream);
  1058. spin_lock_irq(&rme96->lock);
  1059. if (rme96->playback_substream != NULL) {
  1060. spin_unlock_irq(&rme96->lock);
  1061. return -EBUSY;
  1062. }
  1063. rme96->wcreg &= ~RME96_WCR_ADAT;
  1064. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1065. rme96->playback_substream = substream;
  1066. spin_unlock_irq(&rme96->lock);
  1067. runtime->hw = snd_rme96_playback_spdif_info;
  1068. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1069. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1070. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1071. {
  1072. /* slave clock */
  1073. runtime->hw.rates = snd_rme96_ratecode(rate);
  1074. runtime->hw.rate_min = rate;
  1075. runtime->hw.rate_max = rate;
  1076. }
  1077. snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_BYTES, RME96_BUFFER_SIZE, RME96_BUFFER_SIZE);
  1078. snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES, &hw_constraints_period_bytes);
  1079. rme96->wcreg_spdif_stream = rme96->wcreg_spdif;
  1080. rme96->spdif_ctl->vd[0].access &= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1081. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1082. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1083. return 0;
  1084. }
  1085. static int
  1086. snd_rme96_capture_spdif_open(struct snd_pcm_substream *substream)
  1087. {
  1088. int isadat, rate;
  1089. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1090. struct snd_pcm_runtime *runtime = substream->runtime;
  1091. snd_pcm_set_sync(substream);
  1092. runtime->hw = snd_rme96_capture_spdif_info;
  1093. if (snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1094. (rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0)
  1095. {
  1096. if (isadat) {
  1097. return -EIO;
  1098. }
  1099. runtime->hw.rates = snd_rme96_ratecode(rate);
  1100. runtime->hw.rate_min = rate;
  1101. runtime->hw.rate_max = rate;
  1102. }
  1103. spin_lock_irq(&rme96->lock);
  1104. if (rme96->capture_substream != NULL) {
  1105. spin_unlock_irq(&rme96->lock);
  1106. return -EBUSY;
  1107. }
  1108. rme96->capture_substream = substream;
  1109. spin_unlock_irq(&rme96->lock);
  1110. snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_BYTES, RME96_BUFFER_SIZE, RME96_BUFFER_SIZE);
  1111. snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES, &hw_constraints_period_bytes);
  1112. return 0;
  1113. }
  1114. static int
  1115. snd_rme96_playback_adat_open(struct snd_pcm_substream *substream)
  1116. {
  1117. int rate, dummy;
  1118. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1119. struct snd_pcm_runtime *runtime = substream->runtime;
  1120. snd_pcm_set_sync(substream);
  1121. spin_lock_irq(&rme96->lock);
  1122. if (rme96->playback_substream != NULL) {
  1123. spin_unlock_irq(&rme96->lock);
  1124. return -EBUSY;
  1125. }
  1126. rme96->wcreg |= RME96_WCR_ADAT;
  1127. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1128. rme96->playback_substream = substream;
  1129. spin_unlock_irq(&rme96->lock);
  1130. runtime->hw = snd_rme96_playback_adat_info;
  1131. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1132. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1133. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1134. {
  1135. /* slave clock */
  1136. runtime->hw.rates = snd_rme96_ratecode(rate);
  1137. runtime->hw.rate_min = rate;
  1138. runtime->hw.rate_max = rate;
  1139. }
  1140. snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_BYTES, RME96_BUFFER_SIZE, RME96_BUFFER_SIZE);
  1141. snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES, &hw_constraints_period_bytes);
  1142. return 0;
  1143. }
  1144. static int
  1145. snd_rme96_capture_adat_open(struct snd_pcm_substream *substream)
  1146. {
  1147. int isadat, rate;
  1148. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1149. struct snd_pcm_runtime *runtime = substream->runtime;
  1150. snd_pcm_set_sync(substream);
  1151. runtime->hw = snd_rme96_capture_adat_info;
  1152. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1153. /* makes no sense to use analog input. Note that analog
  1154. expension cards AEB4/8-I are RME96_INPUT_INTERNAL */
  1155. return -EIO;
  1156. }
  1157. if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  1158. if (!isadat) {
  1159. return -EIO;
  1160. }
  1161. runtime->hw.rates = snd_rme96_ratecode(rate);
  1162. runtime->hw.rate_min = rate;
  1163. runtime->hw.rate_max = rate;
  1164. }
  1165. spin_lock_irq(&rme96->lock);
  1166. if (rme96->capture_substream != NULL) {
  1167. spin_unlock_irq(&rme96->lock);
  1168. return -EBUSY;
  1169. }
  1170. rme96->capture_substream = substream;
  1171. spin_unlock_irq(&rme96->lock);
  1172. snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_BYTES, RME96_BUFFER_SIZE, RME96_BUFFER_SIZE);
  1173. snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES, &hw_constraints_period_bytes);
  1174. return 0;
  1175. }
  1176. static int
  1177. snd_rme96_playback_close(struct snd_pcm_substream *substream)
  1178. {
  1179. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1180. int spdif = 0;
  1181. spin_lock_irq(&rme96->lock);
  1182. if (RME96_ISPLAYING(rme96)) {
  1183. snd_rme96_playback_stop(rme96);
  1184. }
  1185. rme96->playback_substream = NULL;
  1186. rme96->playback_periodsize = 0;
  1187. spdif = (rme96->wcreg & RME96_WCR_ADAT) == 0;
  1188. spin_unlock_irq(&rme96->lock);
  1189. if (spdif) {
  1190. rme96->spdif_ctl->vd[0].access |= SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1191. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1192. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1193. }
  1194. return 0;
  1195. }
  1196. static int
  1197. snd_rme96_capture_close(struct snd_pcm_substream *substream)
  1198. {
  1199. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1200. spin_lock_irq(&rme96->lock);
  1201. if (RME96_ISRECORDING(rme96)) {
  1202. snd_rme96_capture_stop(rme96);
  1203. }
  1204. rme96->capture_substream = NULL;
  1205. rme96->capture_periodsize = 0;
  1206. spin_unlock_irq(&rme96->lock);
  1207. return 0;
  1208. }
  1209. static int
  1210. snd_rme96_playback_prepare(struct snd_pcm_substream *substream)
  1211. {
  1212. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1213. spin_lock_irq(&rme96->lock);
  1214. if (RME96_ISPLAYING(rme96)) {
  1215. snd_rme96_playback_stop(rme96);
  1216. }
  1217. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1218. spin_unlock_irq(&rme96->lock);
  1219. return 0;
  1220. }
  1221. static int
  1222. snd_rme96_capture_prepare(struct snd_pcm_substream *substream)
  1223. {
  1224. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1225. spin_lock_irq(&rme96->lock);
  1226. if (RME96_ISRECORDING(rme96)) {
  1227. snd_rme96_capture_stop(rme96);
  1228. }
  1229. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1230. spin_unlock_irq(&rme96->lock);
  1231. return 0;
  1232. }
  1233. static int
  1234. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  1235. int cmd)
  1236. {
  1237. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1238. switch (cmd) {
  1239. case SNDRV_PCM_TRIGGER_START:
  1240. if (!RME96_ISPLAYING(rme96)) {
  1241. if (substream != rme96->playback_substream) {
  1242. return -EBUSY;
  1243. }
  1244. snd_rme96_playback_start(rme96, 0);
  1245. }
  1246. break;
  1247. case SNDRV_PCM_TRIGGER_STOP:
  1248. if (RME96_ISPLAYING(rme96)) {
  1249. if (substream != rme96->playback_substream) {
  1250. return -EBUSY;
  1251. }
  1252. snd_rme96_playback_stop(rme96);
  1253. }
  1254. break;
  1255. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1256. if (RME96_ISPLAYING(rme96)) {
  1257. snd_rme96_playback_stop(rme96);
  1258. }
  1259. break;
  1260. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1261. if (!RME96_ISPLAYING(rme96)) {
  1262. snd_rme96_playback_start(rme96, 1);
  1263. }
  1264. break;
  1265. default:
  1266. return -EINVAL;
  1267. }
  1268. return 0;
  1269. }
  1270. static int
  1271. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  1272. int cmd)
  1273. {
  1274. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1275. switch (cmd) {
  1276. case SNDRV_PCM_TRIGGER_START:
  1277. if (!RME96_ISRECORDING(rme96)) {
  1278. if (substream != rme96->capture_substream) {
  1279. return -EBUSY;
  1280. }
  1281. snd_rme96_capture_start(rme96, 0);
  1282. }
  1283. break;
  1284. case SNDRV_PCM_TRIGGER_STOP:
  1285. if (RME96_ISRECORDING(rme96)) {
  1286. if (substream != rme96->capture_substream) {
  1287. return -EBUSY;
  1288. }
  1289. snd_rme96_capture_stop(rme96);
  1290. }
  1291. break;
  1292. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1293. if (RME96_ISRECORDING(rme96)) {
  1294. snd_rme96_capture_stop(rme96);
  1295. }
  1296. break;
  1297. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1298. if (!RME96_ISRECORDING(rme96)) {
  1299. snd_rme96_capture_start(rme96, 1);
  1300. }
  1301. break;
  1302. default:
  1303. return -EINVAL;
  1304. }
  1305. return 0;
  1306. }
  1307. static snd_pcm_uframes_t
  1308. snd_rme96_playback_pointer(struct snd_pcm_substream *substream)
  1309. {
  1310. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1311. return snd_rme96_playback_ptr(rme96);
  1312. }
  1313. static snd_pcm_uframes_t
  1314. snd_rme96_capture_pointer(struct snd_pcm_substream *substream)
  1315. {
  1316. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1317. return snd_rme96_capture_ptr(rme96);
  1318. }
  1319. static struct snd_pcm_ops snd_rme96_playback_spdif_ops = {
  1320. .open = snd_rme96_playback_spdif_open,
  1321. .close = snd_rme96_playback_close,
  1322. .ioctl = snd_pcm_lib_ioctl,
  1323. .hw_params = snd_rme96_playback_hw_params,
  1324. .prepare = snd_rme96_playback_prepare,
  1325. .trigger = snd_rme96_playback_trigger,
  1326. .pointer = snd_rme96_playback_pointer,
  1327. .copy = snd_rme96_playback_copy,
  1328. .silence = snd_rme96_playback_silence,
  1329. .mmap = snd_pcm_lib_mmap_iomem,
  1330. };
  1331. static struct snd_pcm_ops snd_rme96_capture_spdif_ops = {
  1332. .open = snd_rme96_capture_spdif_open,
  1333. .close = snd_rme96_capture_close,
  1334. .ioctl = snd_pcm_lib_ioctl,
  1335. .hw_params = snd_rme96_capture_hw_params,
  1336. .prepare = snd_rme96_capture_prepare,
  1337. .trigger = snd_rme96_capture_trigger,
  1338. .pointer = snd_rme96_capture_pointer,
  1339. .copy = snd_rme96_capture_copy,
  1340. .mmap = snd_pcm_lib_mmap_iomem,
  1341. };
  1342. static struct snd_pcm_ops snd_rme96_playback_adat_ops = {
  1343. .open = snd_rme96_playback_adat_open,
  1344. .close = snd_rme96_playback_close,
  1345. .ioctl = snd_pcm_lib_ioctl,
  1346. .hw_params = snd_rme96_playback_hw_params,
  1347. .prepare = snd_rme96_playback_prepare,
  1348. .trigger = snd_rme96_playback_trigger,
  1349. .pointer = snd_rme96_playback_pointer,
  1350. .copy = snd_rme96_playback_copy,
  1351. .silence = snd_rme96_playback_silence,
  1352. .mmap = snd_pcm_lib_mmap_iomem,
  1353. };
  1354. static struct snd_pcm_ops snd_rme96_capture_adat_ops = {
  1355. .open = snd_rme96_capture_adat_open,
  1356. .close = snd_rme96_capture_close,
  1357. .ioctl = snd_pcm_lib_ioctl,
  1358. .hw_params = snd_rme96_capture_hw_params,
  1359. .prepare = snd_rme96_capture_prepare,
  1360. .trigger = snd_rme96_capture_trigger,
  1361. .pointer = snd_rme96_capture_pointer,
  1362. .copy = snd_rme96_capture_copy,
  1363. .mmap = snd_pcm_lib_mmap_iomem,
  1364. };
  1365. static void
  1366. snd_rme96_free(void *private_data)
  1367. {
  1368. struct rme96 *rme96 = (struct rme96 *)private_data;
  1369. if (rme96 == NULL) {
  1370. return;
  1371. }
  1372. if (rme96->irq >= 0) {
  1373. snd_rme96_playback_stop(rme96);
  1374. snd_rme96_capture_stop(rme96);
  1375. rme96->areg &= ~RME96_AR_DAC_EN;
  1376. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1377. free_irq(rme96->irq, (void *)rme96);
  1378. rme96->irq = -1;
  1379. }
  1380. if (rme96->iobase) {
  1381. iounmap(rme96->iobase);
  1382. rme96->iobase = NULL;
  1383. }
  1384. if (rme96->port) {
  1385. pci_release_regions(rme96->pci);
  1386. rme96->port = 0;
  1387. }
  1388. pci_disable_device(rme96->pci);
  1389. }
  1390. static void
  1391. snd_rme96_free_spdif_pcm(struct snd_pcm *pcm)
  1392. {
  1393. struct rme96 *rme96 = (struct rme96 *) pcm->private_data;
  1394. rme96->spdif_pcm = NULL;
  1395. }
  1396. static void
  1397. snd_rme96_free_adat_pcm(struct snd_pcm *pcm)
  1398. {
  1399. struct rme96 *rme96 = (struct rme96 *) pcm->private_data;
  1400. rme96->adat_pcm = NULL;
  1401. }
  1402. static int __devinit
  1403. snd_rme96_create(struct rme96 *rme96)
  1404. {
  1405. struct pci_dev *pci = rme96->pci;
  1406. int err;
  1407. rme96->irq = -1;
  1408. spin_lock_init(&rme96->lock);
  1409. if ((err = pci_enable_device(pci)) < 0)
  1410. return err;
  1411. if ((err = pci_request_regions(pci, "RME96")) < 0)
  1412. return err;
  1413. rme96->port = pci_resource_start(rme96->pci, 0);
  1414. if (request_irq(pci->irq, snd_rme96_interrupt, SA_INTERRUPT|SA_SHIRQ, "RME96", (void *)rme96)) {
  1415. snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
  1416. return -EBUSY;
  1417. }
  1418. rme96->irq = pci->irq;
  1419. if ((rme96->iobase = ioremap_nocache(rme96->port, RME96_IO_SIZE)) == 0) {
  1420. snd_printk(KERN_ERR "unable to remap memory region 0x%lx-0x%lx\n", rme96->port, rme96->port + RME96_IO_SIZE - 1);
  1421. return -ENOMEM;
  1422. }
  1423. /* read the card's revision number */
  1424. pci_read_config_byte(pci, 8, &rme96->rev);
  1425. /* set up ALSA pcm device for S/PDIF */
  1426. if ((err = snd_pcm_new(rme96->card, "Digi96 IEC958", 0,
  1427. 1, 1, &rme96->spdif_pcm)) < 0)
  1428. {
  1429. return err;
  1430. }
  1431. rme96->spdif_pcm->private_data = rme96;
  1432. rme96->spdif_pcm->private_free = snd_rme96_free_spdif_pcm;
  1433. strcpy(rme96->spdif_pcm->name, "Digi96 IEC958");
  1434. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_spdif_ops);
  1435. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_spdif_ops);
  1436. rme96->spdif_pcm->info_flags = 0;
  1437. /* set up ALSA pcm device for ADAT */
  1438. if (pci->device == PCI_DEVICE_ID_RME_DIGI96) {
  1439. /* ADAT is not available on the base model */
  1440. rme96->adat_pcm = NULL;
  1441. } else {
  1442. if ((err = snd_pcm_new(rme96->card, "Digi96 ADAT", 1,
  1443. 1, 1, &rme96->adat_pcm)) < 0)
  1444. {
  1445. return err;
  1446. }
  1447. rme96->adat_pcm->private_data = rme96;
  1448. rme96->adat_pcm->private_free = snd_rme96_free_adat_pcm;
  1449. strcpy(rme96->adat_pcm->name, "Digi96 ADAT");
  1450. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_adat_ops);
  1451. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_adat_ops);
  1452. rme96->adat_pcm->info_flags = 0;
  1453. }
  1454. rme96->playback_periodsize = 0;
  1455. rme96->capture_periodsize = 0;
  1456. /* make sure playback/capture is stopped, if by some reason active */
  1457. snd_rme96_playback_stop(rme96);
  1458. snd_rme96_capture_stop(rme96);
  1459. /* set default values in registers */
  1460. rme96->wcreg =
  1461. RME96_WCR_FREQ_1 | /* set 44.1 kHz playback */
  1462. RME96_WCR_SEL | /* normal playback */
  1463. RME96_WCR_MASTER | /* set to master clock mode */
  1464. RME96_WCR_INP_0; /* set coaxial input */
  1465. rme96->areg = RME96_AR_FREQPAD_1; /* set 44.1 kHz analog capture */
  1466. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1467. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1468. /* reset the ADC */
  1469. writel(rme96->areg | RME96_AR_PD2,
  1470. rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1471. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1472. /* reset and enable the DAC (order is important). */
  1473. snd_rme96_reset_dac(rme96);
  1474. rme96->areg |= RME96_AR_DAC_EN;
  1475. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1476. /* reset playback and record buffer pointers */
  1477. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1478. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1479. /* reset volume */
  1480. rme96->vol[0] = rme96->vol[1] = 0;
  1481. if (RME96_HAS_ANALOG_OUT(rme96)) {
  1482. snd_rme96_apply_dac_volume(rme96);
  1483. }
  1484. /* init switch interface */
  1485. if ((err = snd_rme96_create_switches(rme96->card, rme96)) < 0) {
  1486. return err;
  1487. }
  1488. /* init proc interface */
  1489. snd_rme96_proc_init(rme96);
  1490. return 0;
  1491. }
  1492. /*
  1493. * proc interface
  1494. */
  1495. static void
  1496. snd_rme96_proc_read(struct snd_info_entry *entry, struct snd_info_buffer *buffer)
  1497. {
  1498. int n;
  1499. struct rme96 *rme96 = (struct rme96 *)entry->private_data;
  1500. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1501. snd_iprintf(buffer, rme96->card->longname);
  1502. snd_iprintf(buffer, " (index #%d)\n", rme96->card->number + 1);
  1503. snd_iprintf(buffer, "\nGeneral settings\n");
  1504. if (rme96->wcreg & RME96_WCR_IDIS) {
  1505. snd_iprintf(buffer, " period size: N/A (interrupts "
  1506. "disabled)\n");
  1507. } else if (rme96->wcreg & RME96_WCR_ISEL) {
  1508. snd_iprintf(buffer, " period size: 2048 bytes\n");
  1509. } else {
  1510. snd_iprintf(buffer, " period size: 8192 bytes\n");
  1511. }
  1512. snd_iprintf(buffer, "\nInput settings\n");
  1513. switch (snd_rme96_getinputtype(rme96)) {
  1514. case RME96_INPUT_OPTICAL:
  1515. snd_iprintf(buffer, " input: optical");
  1516. break;
  1517. case RME96_INPUT_COAXIAL:
  1518. snd_iprintf(buffer, " input: coaxial");
  1519. break;
  1520. case RME96_INPUT_INTERNAL:
  1521. snd_iprintf(buffer, " input: internal");
  1522. break;
  1523. case RME96_INPUT_XLR:
  1524. snd_iprintf(buffer, " input: XLR");
  1525. break;
  1526. case RME96_INPUT_ANALOG:
  1527. snd_iprintf(buffer, " input: analog");
  1528. break;
  1529. }
  1530. if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1531. snd_iprintf(buffer, "\n sample rate: no valid signal\n");
  1532. } else {
  1533. if (n) {
  1534. snd_iprintf(buffer, " (8 channels)\n");
  1535. } else {
  1536. snd_iprintf(buffer, " (2 channels)\n");
  1537. }
  1538. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1539. snd_rme96_capture_getrate(rme96, &n));
  1540. }
  1541. if (rme96->wcreg & RME96_WCR_MODE24_2) {
  1542. snd_iprintf(buffer, " sample format: 24 bit\n");
  1543. } else {
  1544. snd_iprintf(buffer, " sample format: 16 bit\n");
  1545. }
  1546. snd_iprintf(buffer, "\nOutput settings\n");
  1547. if (rme96->wcreg & RME96_WCR_SEL) {
  1548. snd_iprintf(buffer, " output signal: normal playback\n");
  1549. } else {
  1550. snd_iprintf(buffer, " output signal: same as input\n");
  1551. }
  1552. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1553. snd_rme96_playback_getrate(rme96));
  1554. if (rme96->wcreg & RME96_WCR_MODE24) {
  1555. snd_iprintf(buffer, " sample format: 24 bit\n");
  1556. } else {
  1557. snd_iprintf(buffer, " sample format: 16 bit\n");
  1558. }
  1559. if (rme96->areg & RME96_AR_WSEL) {
  1560. snd_iprintf(buffer, " sample clock source: word clock\n");
  1561. } else if (rme96->wcreg & RME96_WCR_MASTER) {
  1562. snd_iprintf(buffer, " sample clock source: internal\n");
  1563. } else if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1564. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to analog input setting)\n");
  1565. } else if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1566. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to no valid signal)\n");
  1567. } else {
  1568. snd_iprintf(buffer, " sample clock source: autosync\n");
  1569. }
  1570. if (rme96->wcreg & RME96_WCR_PRO) {
  1571. snd_iprintf(buffer, " format: AES/EBU (professional)\n");
  1572. } else {
  1573. snd_iprintf(buffer, " format: IEC958 (consumer)\n");
  1574. }
  1575. if (rme96->wcreg & RME96_WCR_EMP) {
  1576. snd_iprintf(buffer, " emphasis: on\n");
  1577. } else {
  1578. snd_iprintf(buffer, " emphasis: off\n");
  1579. }
  1580. if (rme96->wcreg & RME96_WCR_DOLBY) {
  1581. snd_iprintf(buffer, " non-audio (dolby): on\n");
  1582. } else {
  1583. snd_iprintf(buffer, " non-audio (dolby): off\n");
  1584. }
  1585. if (RME96_HAS_ANALOG_IN(rme96)) {
  1586. snd_iprintf(buffer, "\nAnalog output settings\n");
  1587. switch (snd_rme96_getmontracks(rme96)) {
  1588. case RME96_MONITOR_TRACKS_1_2:
  1589. snd_iprintf(buffer, " monitored ADAT tracks: 1+2\n");
  1590. break;
  1591. case RME96_MONITOR_TRACKS_3_4:
  1592. snd_iprintf(buffer, " monitored ADAT tracks: 3+4\n");
  1593. break;
  1594. case RME96_MONITOR_TRACKS_5_6:
  1595. snd_iprintf(buffer, " monitored ADAT tracks: 5+6\n");
  1596. break;
  1597. case RME96_MONITOR_TRACKS_7_8:
  1598. snd_iprintf(buffer, " monitored ADAT tracks: 7+8\n");
  1599. break;
  1600. }
  1601. switch (snd_rme96_getattenuation(rme96)) {
  1602. case RME96_ATTENUATION_0:
  1603. snd_iprintf(buffer, " attenuation: 0 dB\n");
  1604. break;
  1605. case RME96_ATTENUATION_6:
  1606. snd_iprintf(buffer, " attenuation: -6 dB\n");
  1607. break;
  1608. case RME96_ATTENUATION_12:
  1609. snd_iprintf(buffer, " attenuation: -12 dB\n");
  1610. break;
  1611. case RME96_ATTENUATION_18:
  1612. snd_iprintf(buffer, " attenuation: -18 dB\n");
  1613. break;
  1614. }
  1615. snd_iprintf(buffer, " volume left: %u\n", rme96->vol[0]);
  1616. snd_iprintf(buffer, " volume right: %u\n", rme96->vol[1]);
  1617. }
  1618. }
  1619. static void __devinit
  1620. snd_rme96_proc_init(struct rme96 *rme96)
  1621. {
  1622. struct snd_info_entry *entry;
  1623. if (! snd_card_proc_new(rme96->card, "rme96", &entry))
  1624. snd_info_set_text_ops(entry, rme96, 1024, snd_rme96_proc_read);
  1625. }
  1626. /*
  1627. * control interface
  1628. */
  1629. static int
  1630. snd_rme96_info_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1631. {
  1632. uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
  1633. uinfo->count = 1;
  1634. uinfo->value.integer.min = 0;
  1635. uinfo->value.integer.max = 1;
  1636. return 0;
  1637. }
  1638. static int
  1639. snd_rme96_get_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1640. {
  1641. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1642. spin_lock_irq(&rme96->lock);
  1643. ucontrol->value.integer.value[0] = rme96->wcreg & RME96_WCR_SEL ? 0 : 1;
  1644. spin_unlock_irq(&rme96->lock);
  1645. return 0;
  1646. }
  1647. static int
  1648. snd_rme96_put_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1649. {
  1650. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1651. unsigned int val;
  1652. int change;
  1653. val = ucontrol->value.integer.value[0] ? 0 : RME96_WCR_SEL;
  1654. spin_lock_irq(&rme96->lock);
  1655. val = (rme96->wcreg & ~RME96_WCR_SEL) | val;
  1656. change = val != rme96->wcreg;
  1657. rme96->wcreg = val;
  1658. writel(val, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1659. spin_unlock_irq(&rme96->lock);
  1660. return change;
  1661. }
  1662. static int
  1663. snd_rme96_info_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1664. {
  1665. static char *_texts[5] = { "Optical", "Coaxial", "Internal", "XLR", "Analog" };
  1666. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1667. char *texts[5] = { _texts[0], _texts[1], _texts[2], _texts[3], _texts[4] };
  1668. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1669. uinfo->count = 1;
  1670. switch (rme96->pci->device) {
  1671. case PCI_DEVICE_ID_RME_DIGI96:
  1672. case PCI_DEVICE_ID_RME_DIGI96_8:
  1673. uinfo->value.enumerated.items = 3;
  1674. break;
  1675. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1676. uinfo->value.enumerated.items = 4;
  1677. break;
  1678. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1679. if (rme96->rev > 4) {
  1680. /* PST */
  1681. uinfo->value.enumerated.items = 4;
  1682. texts[3] = _texts[4]; /* Analog instead of XLR */
  1683. } else {
  1684. /* PAD */
  1685. uinfo->value.enumerated.items = 5;
  1686. }
  1687. break;
  1688. default:
  1689. snd_BUG();
  1690. break;
  1691. }
  1692. if (uinfo->value.enumerated.item > uinfo->value.enumerated.items - 1) {
  1693. uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
  1694. }
  1695. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1696. return 0;
  1697. }
  1698. static int
  1699. snd_rme96_get_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1700. {
  1701. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1702. unsigned int items = 3;
  1703. spin_lock_irq(&rme96->lock);
  1704. ucontrol->value.enumerated.item[0] = snd_rme96_getinputtype(rme96);
  1705. switch (rme96->pci->device) {
  1706. case PCI_DEVICE_ID_RME_DIGI96:
  1707. case PCI_DEVICE_ID_RME_DIGI96_8:
  1708. items = 3;
  1709. break;
  1710. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1711. items = 4;
  1712. break;
  1713. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1714. if (rme96->rev > 4) {
  1715. /* for handling PST case, (INPUT_ANALOG is moved to INPUT_XLR */
  1716. if (ucontrol->value.enumerated.item[0] == RME96_INPUT_ANALOG) {
  1717. ucontrol->value.enumerated.item[0] = RME96_INPUT_XLR;
  1718. }
  1719. items = 4;
  1720. } else {
  1721. items = 5;
  1722. }
  1723. break;
  1724. default:
  1725. snd_BUG();
  1726. break;
  1727. }
  1728. if (ucontrol->value.enumerated.item[0] >= items) {
  1729. ucontrol->value.enumerated.item[0] = items - 1;
  1730. }
  1731. spin_unlock_irq(&rme96->lock);
  1732. return 0;
  1733. }
  1734. static int
  1735. snd_rme96_put_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1736. {
  1737. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1738. unsigned int val;
  1739. int change, items = 3;
  1740. switch (rme96->pci->device) {
  1741. case PCI_DEVICE_ID_RME_DIGI96:
  1742. case PCI_DEVICE_ID_RME_DIGI96_8:
  1743. items = 3;
  1744. break;
  1745. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1746. items = 4;
  1747. break;
  1748. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1749. if (rme96->rev > 4) {
  1750. items = 4;
  1751. } else {
  1752. items = 5;
  1753. }
  1754. break;
  1755. default:
  1756. snd_BUG();
  1757. break;
  1758. }
  1759. val = ucontrol->value.enumerated.item[0] % items;
  1760. /* special case for PST */
  1761. if (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && rme96->rev > 4) {
  1762. if (val == RME96_INPUT_XLR) {
  1763. val = RME96_INPUT_ANALOG;
  1764. }
  1765. }
  1766. spin_lock_irq(&rme96->lock);
  1767. change = (int)val != snd_rme96_getinputtype(rme96);
  1768. snd_rme96_setinputtype(rme96, val);
  1769. spin_unlock_irq(&rme96->lock);
  1770. return change;
  1771. }
  1772. static int
  1773. snd_rme96_info_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1774. {
  1775. static char *texts[3] = { "AutoSync", "Internal", "Word" };
  1776. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1777. uinfo->count = 1;
  1778. uinfo->value.enumerated.items = 3;
  1779. if (uinfo->value.enumerated.item > 2) {
  1780. uinfo->value.enumerated.item = 2;
  1781. }
  1782. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1783. return 0;
  1784. }
  1785. static int
  1786. snd_rme96_get_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1787. {
  1788. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1789. spin_lock_irq(&rme96->lock);
  1790. ucontrol->value.enumerated.item[0] = snd_rme96_getclockmode(rme96);
  1791. spin_unlock_irq(&rme96->lock);
  1792. return 0;
  1793. }
  1794. static int
  1795. snd_rme96_put_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1796. {
  1797. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1798. unsigned int val;
  1799. int change;
  1800. val = ucontrol->value.enumerated.item[0] % 3;
  1801. spin_lock_irq(&rme96->lock);
  1802. change = (int)val != snd_rme96_getclockmode(rme96);
  1803. snd_rme96_setclockmode(rme96, val);
  1804. spin_unlock_irq(&rme96->lock);
  1805. return change;
  1806. }
  1807. static int
  1808. snd_rme96_info_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1809. {
  1810. static char *texts[4] = { "0 dB", "-6 dB", "-12 dB", "-18 dB" };
  1811. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1812. uinfo->count = 1;
  1813. uinfo->value.enumerated.items = 4;
  1814. if (uinfo->value.enumerated.item > 3) {
  1815. uinfo->value.enumerated.item = 3;
  1816. }
  1817. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1818. return 0;
  1819. }
  1820. static int
  1821. snd_rme96_get_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1822. {
  1823. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1824. spin_lock_irq(&rme96->lock);
  1825. ucontrol->value.enumerated.item[0] = snd_rme96_getattenuation(rme96);
  1826. spin_unlock_irq(&rme96->lock);
  1827. return 0;
  1828. }
  1829. static int
  1830. snd_rme96_put_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1831. {
  1832. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1833. unsigned int val;
  1834. int change;
  1835. val = ucontrol->value.enumerated.item[0] % 4;
  1836. spin_lock_irq(&rme96->lock);
  1837. change = (int)val != snd_rme96_getattenuation(rme96);
  1838. snd_rme96_setattenuation(rme96, val);
  1839. spin_unlock_irq(&rme96->lock);
  1840. return change;
  1841. }
  1842. static int
  1843. snd_rme96_info_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1844. {
  1845. static char *texts[4] = { "1+2", "3+4", "5+6", "7+8" };
  1846. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1847. uinfo->count = 1;
  1848. uinfo->value.enumerated.items = 4;
  1849. if (uinfo->value.enumerated.item > 3) {
  1850. uinfo->value.enumerated.item = 3;
  1851. }
  1852. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1853. return 0;
  1854. }
  1855. static int
  1856. snd_rme96_get_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1857. {
  1858. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1859. spin_lock_irq(&rme96->lock);
  1860. ucontrol->value.enumerated.item[0] = snd_rme96_getmontracks(rme96);
  1861. spin_unlock_irq(&rme96->lock);
  1862. return 0;
  1863. }
  1864. static int
  1865. snd_rme96_put_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1866. {
  1867. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1868. unsigned int val;
  1869. int change;
  1870. val = ucontrol->value.enumerated.item[0] % 4;
  1871. spin_lock_irq(&rme96->lock);
  1872. change = (int)val != snd_rme96_getmontracks(rme96);
  1873. snd_rme96_setmontracks(rme96, val);
  1874. spin_unlock_irq(&rme96->lock);
  1875. return change;
  1876. }
  1877. static u32 snd_rme96_convert_from_aes(struct snd_aes_iec958 *aes)
  1878. {
  1879. u32 val = 0;
  1880. val |= (aes->status[0] & IEC958_AES0_PROFESSIONAL) ? RME96_WCR_PRO : 0;
  1881. val |= (aes->status[0] & IEC958_AES0_NONAUDIO) ? RME96_WCR_DOLBY : 0;
  1882. if (val & RME96_WCR_PRO)
  1883. val |= (aes->status[0] & IEC958_AES0_PRO_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1884. else
  1885. val |= (aes->status[0] & IEC958_AES0_CON_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1886. return val;
  1887. }
  1888. static void snd_rme96_convert_to_aes(struct snd_aes_iec958 *aes, u32 val)
  1889. {
  1890. aes->status[0] = ((val & RME96_WCR_PRO) ? IEC958_AES0_PROFESSIONAL : 0) |
  1891. ((val & RME96_WCR_DOLBY) ? IEC958_AES0_NONAUDIO : 0);
  1892. if (val & RME96_WCR_PRO)
  1893. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_PRO_EMPHASIS_5015 : 0;
  1894. else
  1895. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_CON_EMPHASIS_5015 : 0;
  1896. }
  1897. static int snd_rme96_control_spdif_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1898. {
  1899. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1900. uinfo->count = 1;
  1901. return 0;
  1902. }
  1903. static int snd_rme96_control_spdif_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1904. {
  1905. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1906. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif);
  1907. return 0;
  1908. }
  1909. static int snd_rme96_control_spdif_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1910. {
  1911. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1912. int change;
  1913. u32 val;
  1914. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1915. spin_lock_irq(&rme96->lock);
  1916. change = val != rme96->wcreg_spdif;
  1917. rme96->wcreg_spdif = val;
  1918. spin_unlock_irq(&rme96->lock);
  1919. return change;
  1920. }
  1921. static int snd_rme96_control_spdif_stream_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1922. {
  1923. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1924. uinfo->count = 1;
  1925. return 0;
  1926. }
  1927. static int snd_rme96_control_spdif_stream_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1928. {
  1929. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1930. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif_stream);
  1931. return 0;
  1932. }
  1933. static int snd_rme96_control_spdif_stream_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1934. {
  1935. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1936. int change;
  1937. u32 val;
  1938. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1939. spin_lock_irq(&rme96->lock);
  1940. change = val != rme96->wcreg_spdif_stream;
  1941. rme96->wcreg_spdif_stream = val;
  1942. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  1943. rme96->wcreg |= val;
  1944. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1945. spin_unlock_irq(&rme96->lock);
  1946. return change;
  1947. }
  1948. static int snd_rme96_control_spdif_mask_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1949. {
  1950. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1951. uinfo->count = 1;
  1952. return 0;
  1953. }
  1954. static int snd_rme96_control_spdif_mask_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1955. {
  1956. ucontrol->value.iec958.status[0] = kcontrol->private_value;
  1957. return 0;
  1958. }
  1959. static int
  1960. snd_rme96_dac_volume_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1961. {
  1962. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1963. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  1964. uinfo->count = 2;
  1965. uinfo->value.integer.min = 0;
  1966. uinfo->value.integer.max = RME96_185X_MAX_OUT(rme96);
  1967. return 0;
  1968. }
  1969. static int
  1970. snd_rme96_dac_volume_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  1971. {
  1972. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1973. spin_lock_irq(&rme96->lock);
  1974. u->value.integer.value[0] = rme96->vol[0];
  1975. u->value.integer.value[1] = rme96->vol[1];
  1976. spin_unlock_irq(&rme96->lock);
  1977. return 0;
  1978. }
  1979. static int
  1980. snd_rme96_dac_volume_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  1981. {
  1982. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1983. int change = 0;
  1984. if (!RME96_HAS_ANALOG_OUT(rme96)) {
  1985. return -EINVAL;
  1986. }
  1987. spin_lock_irq(&rme96->lock);
  1988. if (u->value.integer.value[0] != rme96->vol[0]) {
  1989. rme96->vol[0] = u->value.integer.value[0];
  1990. change = 1;
  1991. }
  1992. if (u->value.integer.value[1] != rme96->vol[1]) {
  1993. rme96->vol[1] = u->value.integer.value[1];
  1994. change = 1;
  1995. }
  1996. if (change) {
  1997. snd_rme96_apply_dac_volume(rme96);
  1998. }
  1999. spin_unlock_irq(&rme96->lock);
  2000. return change;
  2001. }
  2002. static struct snd_kcontrol_new snd_rme96_controls[] = {
  2003. {
  2004. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2005. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,DEFAULT),
  2006. .info = snd_rme96_control_spdif_info,
  2007. .get = snd_rme96_control_spdif_get,
  2008. .put = snd_rme96_control_spdif_put
  2009. },
  2010. {
  2011. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_INACTIVE,
  2012. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2013. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PCM_STREAM),
  2014. .info = snd_rme96_control_spdif_stream_info,
  2015. .get = snd_rme96_control_spdif_stream_get,
  2016. .put = snd_rme96_control_spdif_stream_put
  2017. },
  2018. {
  2019. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2020. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2021. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,CON_MASK),
  2022. .info = snd_rme96_control_spdif_mask_info,
  2023. .get = snd_rme96_control_spdif_mask_get,
  2024. .private_value = IEC958_AES0_NONAUDIO |
  2025. IEC958_AES0_PROFESSIONAL |
  2026. IEC958_AES0_CON_EMPHASIS
  2027. },
  2028. {
  2029. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2030. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2031. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PRO_MASK),
  2032. .info = snd_rme96_control_spdif_mask_info,
  2033. .get = snd_rme96_control_spdif_mask_get,
  2034. .private_value = IEC958_AES0_NONAUDIO |
  2035. IEC958_AES0_PROFESSIONAL |
  2036. IEC958_AES0_PRO_EMPHASIS
  2037. },
  2038. {
  2039. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2040. .name = "Input Connector",
  2041. .info = snd_rme96_info_inputtype_control,
  2042. .get = snd_rme96_get_inputtype_control,
  2043. .put = snd_rme96_put_inputtype_control
  2044. },
  2045. {
  2046. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2047. .name = "Loopback Input",
  2048. .info = snd_rme96_info_loopback_control,
  2049. .get = snd_rme96_get_loopback_control,
  2050. .put = snd_rme96_put_loopback_control
  2051. },
  2052. {
  2053. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2054. .name = "Sample Clock Source",
  2055. .info = snd_rme96_info_clockmode_control,
  2056. .get = snd_rme96_get_clockmode_control,
  2057. .put = snd_rme96_put_clockmode_control
  2058. },
  2059. {
  2060. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2061. .name = "Monitor Tracks",
  2062. .info = snd_rme96_info_montracks_control,
  2063. .get = snd_rme96_get_montracks_control,
  2064. .put = snd_rme96_put_montracks_control
  2065. },
  2066. {
  2067. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2068. .name = "Attenuation",
  2069. .info = snd_rme96_info_attenuation_control,
  2070. .get = snd_rme96_get_attenuation_control,
  2071. .put = snd_rme96_put_attenuation_control
  2072. },
  2073. {
  2074. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2075. .name = "DAC Playback Volume",
  2076. .info = snd_rme96_dac_volume_info,
  2077. .get = snd_rme96_dac_volume_get,
  2078. .put = snd_rme96_dac_volume_put
  2079. }
  2080. };
  2081. static int
  2082. snd_rme96_create_switches(struct snd_card *card,
  2083. struct rme96 *rme96)
  2084. {
  2085. int idx, err;
  2086. struct snd_kcontrol *kctl;
  2087. for (idx = 0; idx < 7; idx++) {
  2088. if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2089. return err;
  2090. if (idx == 1) /* IEC958 (S/PDIF) Stream */
  2091. rme96->spdif_ctl = kctl;
  2092. }
  2093. if (RME96_HAS_ANALOG_OUT(rme96)) {
  2094. for (idx = 7; idx < 10; idx++)
  2095. if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2096. return err;
  2097. }
  2098. return 0;
  2099. }
  2100. /*
  2101. * Card initialisation
  2102. */
  2103. static void snd_rme96_card_free(struct snd_card *card)
  2104. {
  2105. snd_rme96_free(card->private_data);
  2106. }
  2107. static int __devinit
  2108. snd_rme96_probe(struct pci_dev *pci,
  2109. const struct pci_device_id *pci_id)
  2110. {
  2111. static int dev;
  2112. struct rme96 *rme96;
  2113. struct snd_card *card;
  2114. int err;
  2115. u8 val;
  2116. if (dev >= SNDRV_CARDS) {
  2117. return -ENODEV;
  2118. }
  2119. if (!enable[dev]) {
  2120. dev++;
  2121. return -ENOENT;
  2122. }
  2123. if ((card = snd_card_new(index[dev], id[dev], THIS_MODULE,
  2124. sizeof(struct rme96))) == NULL)
  2125. return -ENOMEM;
  2126. card->private_free = snd_rme96_card_free;
  2127. rme96 = (struct rme96 *)card->private_data;
  2128. rme96->card = card;
  2129. rme96->pci = pci;
  2130. snd_card_set_dev(card, &pci->dev);
  2131. if ((err = snd_rme96_create(rme96)) < 0) {
  2132. snd_card_free(card);
  2133. return err;
  2134. }
  2135. strcpy(card->driver, "Digi96");
  2136. switch (rme96->pci->device) {
  2137. case PCI_DEVICE_ID_RME_DIGI96:
  2138. strcpy(card->shortname, "RME Digi96");
  2139. break;
  2140. case PCI_DEVICE_ID_RME_DIGI96_8:
  2141. strcpy(card->shortname, "RME Digi96/8");
  2142. break;
  2143. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  2144. strcpy(card->shortname, "RME Digi96/8 PRO");
  2145. break;
  2146. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  2147. pci_read_config_byte(rme96->pci, 8, &val);
  2148. if (val < 5) {
  2149. strcpy(card->shortname, "RME Digi96/8 PAD");
  2150. } else {
  2151. strcpy(card->shortname, "RME Digi96/8 PST");
  2152. }
  2153. break;
  2154. }
  2155. sprintf(card->longname, "%s at 0x%lx, irq %d", card->shortname,
  2156. rme96->port, rme96->irq);
  2157. if ((err = snd_card_register(card)) < 0) {
  2158. snd_card_free(card);
  2159. return err;
  2160. }
  2161. pci_set_drvdata(pci, card);
  2162. dev++;
  2163. return 0;
  2164. }
  2165. static void __devexit snd_rme96_remove(struct pci_dev *pci)
  2166. {
  2167. snd_card_free(pci_get_drvdata(pci));
  2168. pci_set_drvdata(pci, NULL);
  2169. }
  2170. static struct pci_driver driver = {
  2171. .name = "RME Digi96",
  2172. .id_table = snd_rme96_ids,
  2173. .probe = snd_rme96_probe,
  2174. .remove = __devexit_p(snd_rme96_remove),
  2175. };
  2176. static int __init alsa_card_rme96_init(void)
  2177. {
  2178. return pci_register_driver(&driver);
  2179. }
  2180. static void __exit alsa_card_rme96_exit(void)
  2181. {
  2182. pci_unregister_driver(&driver);
  2183. }
  2184. module_init(alsa_card_rme96_init)
  2185. module_exit(alsa_card_rme96_exit)