hda_intel.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base for Intel HD Audio.
  4. *
  5. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  6. *
  7. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  8. * PeiSen Hou <pshou@realtek.com.tw>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the Free
  12. * Software Foundation; either version 2 of the License, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; if not, write to the Free Software Foundation, Inc., 59
  22. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. * CONTACTS:
  25. *
  26. * Matt Jared matt.jared@intel.com
  27. * Andy Kopp andy.kopp@intel.com
  28. * Dan Kogan dan.d.kogan@intel.com
  29. *
  30. * CHANGES:
  31. *
  32. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  33. *
  34. */
  35. #include <sound/driver.h>
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/init.h>
  43. #include <linux/slab.h>
  44. #include <linux/pci.h>
  45. #include <sound/core.h>
  46. #include <sound/initval.h>
  47. #include "hda_codec.h"
  48. static int index = SNDRV_DEFAULT_IDX1;
  49. static char *id = SNDRV_DEFAULT_STR1;
  50. static char *model;
  51. static int position_fix;
  52. static int probe_mask = -1;
  53. module_param(index, int, 0444);
  54. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  55. module_param(id, charp, 0444);
  56. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  57. module_param(model, charp, 0444);
  58. MODULE_PARM_DESC(model, "Use the given board model.");
  59. module_param(position_fix, int, 0444);
  60. MODULE_PARM_DESC(position_fix, "Fix DMA pointer (0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
  61. module_param(probe_mask, int, 0444);
  62. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  63. /* just for backward compatibility */
  64. static int enable;
  65. module_param(enable, bool, 0444);
  66. MODULE_LICENSE("GPL");
  67. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  68. "{Intel, ICH6M},"
  69. "{Intel, ICH7},"
  70. "{Intel, ESB2},"
  71. "{Intel, ICH8},"
  72. "{ATI, SB450},"
  73. "{VIA, VT8251},"
  74. "{VIA, VT8237A},"
  75. "{SiS, SIS966},"
  76. "{ULI, M5461}}");
  77. MODULE_DESCRIPTION("Intel HDA driver");
  78. #define SFX "hda-intel: "
  79. /*
  80. * registers
  81. */
  82. #define ICH6_REG_GCAP 0x00
  83. #define ICH6_REG_VMIN 0x02
  84. #define ICH6_REG_VMAJ 0x03
  85. #define ICH6_REG_OUTPAY 0x04
  86. #define ICH6_REG_INPAY 0x06
  87. #define ICH6_REG_GCTL 0x08
  88. #define ICH6_REG_WAKEEN 0x0c
  89. #define ICH6_REG_STATESTS 0x0e
  90. #define ICH6_REG_GSTS 0x10
  91. #define ICH6_REG_INTCTL 0x20
  92. #define ICH6_REG_INTSTS 0x24
  93. #define ICH6_REG_WALCLK 0x30
  94. #define ICH6_REG_SYNC 0x34
  95. #define ICH6_REG_CORBLBASE 0x40
  96. #define ICH6_REG_CORBUBASE 0x44
  97. #define ICH6_REG_CORBWP 0x48
  98. #define ICH6_REG_CORBRP 0x4A
  99. #define ICH6_REG_CORBCTL 0x4c
  100. #define ICH6_REG_CORBSTS 0x4d
  101. #define ICH6_REG_CORBSIZE 0x4e
  102. #define ICH6_REG_RIRBLBASE 0x50
  103. #define ICH6_REG_RIRBUBASE 0x54
  104. #define ICH6_REG_RIRBWP 0x58
  105. #define ICH6_REG_RINTCNT 0x5a
  106. #define ICH6_REG_RIRBCTL 0x5c
  107. #define ICH6_REG_RIRBSTS 0x5d
  108. #define ICH6_REG_RIRBSIZE 0x5e
  109. #define ICH6_REG_IC 0x60
  110. #define ICH6_REG_IR 0x64
  111. #define ICH6_REG_IRS 0x68
  112. #define ICH6_IRS_VALID (1<<1)
  113. #define ICH6_IRS_BUSY (1<<0)
  114. #define ICH6_REG_DPLBASE 0x70
  115. #define ICH6_REG_DPUBASE 0x74
  116. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  117. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  118. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  119. /* stream register offsets from stream base */
  120. #define ICH6_REG_SD_CTL 0x00
  121. #define ICH6_REG_SD_STS 0x03
  122. #define ICH6_REG_SD_LPIB 0x04
  123. #define ICH6_REG_SD_CBL 0x08
  124. #define ICH6_REG_SD_LVI 0x0c
  125. #define ICH6_REG_SD_FIFOW 0x0e
  126. #define ICH6_REG_SD_FIFOSIZE 0x10
  127. #define ICH6_REG_SD_FORMAT 0x12
  128. #define ICH6_REG_SD_BDLPL 0x18
  129. #define ICH6_REG_SD_BDLPU 0x1c
  130. /* PCI space */
  131. #define ICH6_PCIREG_TCSEL 0x44
  132. /*
  133. * other constants
  134. */
  135. /* max number of SDs */
  136. /* ICH, ATI and VIA have 4 playback and 4 capture */
  137. #define ICH6_CAPTURE_INDEX 0
  138. #define ICH6_NUM_CAPTURE 4
  139. #define ICH6_PLAYBACK_INDEX 4
  140. #define ICH6_NUM_PLAYBACK 4
  141. /* ULI has 6 playback and 5 capture */
  142. #define ULI_CAPTURE_INDEX 0
  143. #define ULI_NUM_CAPTURE 5
  144. #define ULI_PLAYBACK_INDEX 5
  145. #define ULI_NUM_PLAYBACK 6
  146. /* this number is statically defined for simplicity */
  147. #define MAX_AZX_DEV 16
  148. /* max number of fragments - we may use more if allocating more pages for BDL */
  149. #define BDL_SIZE PAGE_ALIGN(8192)
  150. #define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
  151. /* max buffer size - no h/w limit, you can increase as you like */
  152. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  153. /* max number of PCM devics per card */
  154. #define AZX_MAX_AUDIO_PCMS 6
  155. #define AZX_MAX_MODEM_PCMS 2
  156. #define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
  157. /* RIRB int mask: overrun[2], response[0] */
  158. #define RIRB_INT_RESPONSE 0x01
  159. #define RIRB_INT_OVERRUN 0x04
  160. #define RIRB_INT_MASK 0x05
  161. /* STATESTS int mask: SD2,SD1,SD0 */
  162. #define STATESTS_INT_MASK 0x07
  163. #define AZX_MAX_CODECS 4
  164. /* SD_CTL bits */
  165. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  166. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  167. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  168. #define SD_CTL_STREAM_TAG_SHIFT 20
  169. /* SD_CTL and SD_STS */
  170. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  171. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  172. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  173. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|SD_INT_COMPLETE)
  174. /* SD_STS */
  175. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  176. /* INTCTL and INTSTS */
  177. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  178. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  179. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  180. /* GCTL unsolicited response enable bit */
  181. #define ICH6_GCTL_UREN (1<<8)
  182. /* GCTL reset bit */
  183. #define ICH6_GCTL_RESET (1<<0)
  184. /* CORB/RIRB control, read/write pointer */
  185. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  186. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  187. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  188. /* below are so far hardcoded - should read registers in future */
  189. #define ICH6_MAX_CORB_ENTRIES 256
  190. #define ICH6_MAX_RIRB_ENTRIES 256
  191. /* position fix mode */
  192. enum {
  193. POS_FIX_AUTO,
  194. POS_FIX_NONE,
  195. POS_FIX_POSBUF,
  196. POS_FIX_FIFO,
  197. };
  198. /* Defines for ATI HD Audio support in SB450 south bridge */
  199. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  200. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  201. /* Defines for Nvidia HDA support */
  202. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  203. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  204. /*
  205. * Use CORB/RIRB for communication from/to codecs.
  206. * This is the way recommended by Intel (see below).
  207. */
  208. #define USE_CORB_RIRB
  209. /*
  210. */
  211. struct azx_dev {
  212. u32 *bdl; /* virtual address of the BDL */
  213. dma_addr_t bdl_addr; /* physical address of the BDL */
  214. volatile u32 *posbuf; /* position buffer pointer */
  215. unsigned int bufsize; /* size of the play buffer in bytes */
  216. unsigned int fragsize; /* size of each period in bytes */
  217. unsigned int frags; /* number for period in the play buffer */
  218. unsigned int fifo_size; /* FIFO size */
  219. unsigned int last_pos; /* last updated period position */
  220. void __iomem *sd_addr; /* stream descriptor pointer */
  221. u32 sd_int_sta_mask; /* stream int status mask */
  222. /* pcm support */
  223. struct snd_pcm_substream *substream; /* assigned substream, set in PCM open */
  224. unsigned int format_val; /* format value to be set in the controller and the codec */
  225. unsigned char stream_tag; /* assigned stream */
  226. unsigned char index; /* stream index */
  227. unsigned int opened: 1;
  228. unsigned int running: 1;
  229. unsigned int period_updating: 1;
  230. };
  231. /* CORB/RIRB */
  232. struct azx_rb {
  233. u32 *buf; /* CORB/RIRB buffer
  234. * Each CORB entry is 4byte, RIRB is 8byte
  235. */
  236. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  237. /* for RIRB */
  238. unsigned short rp, wp; /* read/write pointers */
  239. int cmds; /* number of pending requests */
  240. u32 res; /* last read value */
  241. };
  242. struct azx {
  243. struct snd_card *card;
  244. struct pci_dev *pci;
  245. /* chip type specific */
  246. int driver_type;
  247. int playback_streams;
  248. int playback_index_offset;
  249. int capture_streams;
  250. int capture_index_offset;
  251. int num_streams;
  252. /* pci resources */
  253. unsigned long addr;
  254. void __iomem *remap_addr;
  255. int irq;
  256. /* locks */
  257. spinlock_t reg_lock;
  258. struct semaphore open_mutex;
  259. /* streams (x num_streams) */
  260. struct azx_dev *azx_dev;
  261. /* PCM */
  262. unsigned int pcm_devs;
  263. struct snd_pcm *pcm[AZX_MAX_PCMS];
  264. /* HD codec */
  265. unsigned short codec_mask;
  266. struct hda_bus *bus;
  267. /* CORB/RIRB */
  268. struct azx_rb corb;
  269. struct azx_rb rirb;
  270. /* BDL, CORB/RIRB and position buffers */
  271. struct snd_dma_buffer bdl;
  272. struct snd_dma_buffer rb;
  273. struct snd_dma_buffer posbuf;
  274. /* flags */
  275. int position_fix;
  276. unsigned int initialized: 1;
  277. };
  278. /* driver types */
  279. enum {
  280. AZX_DRIVER_ICH,
  281. AZX_DRIVER_ATI,
  282. AZX_DRIVER_VIA,
  283. AZX_DRIVER_SIS,
  284. AZX_DRIVER_ULI,
  285. AZX_DRIVER_NVIDIA,
  286. };
  287. static char *driver_short_names[] __devinitdata = {
  288. [AZX_DRIVER_ICH] = "HDA Intel",
  289. [AZX_DRIVER_ATI] = "HDA ATI SB",
  290. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  291. [AZX_DRIVER_SIS] = "HDA SIS966",
  292. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  293. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  294. };
  295. /*
  296. * macros for easy use
  297. */
  298. #define azx_writel(chip,reg,value) \
  299. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  300. #define azx_readl(chip,reg) \
  301. readl((chip)->remap_addr + ICH6_REG_##reg)
  302. #define azx_writew(chip,reg,value) \
  303. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  304. #define azx_readw(chip,reg) \
  305. readw((chip)->remap_addr + ICH6_REG_##reg)
  306. #define azx_writeb(chip,reg,value) \
  307. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  308. #define azx_readb(chip,reg) \
  309. readb((chip)->remap_addr + ICH6_REG_##reg)
  310. #define azx_sd_writel(dev,reg,value) \
  311. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  312. #define azx_sd_readl(dev,reg) \
  313. readl((dev)->sd_addr + ICH6_REG_##reg)
  314. #define azx_sd_writew(dev,reg,value) \
  315. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  316. #define azx_sd_readw(dev,reg) \
  317. readw((dev)->sd_addr + ICH6_REG_##reg)
  318. #define azx_sd_writeb(dev,reg,value) \
  319. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  320. #define azx_sd_readb(dev,reg) \
  321. readb((dev)->sd_addr + ICH6_REG_##reg)
  322. /* for pcm support */
  323. #define get_azx_dev(substream) (substream->runtime->private_data)
  324. /* Get the upper 32bit of the given dma_addr_t
  325. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  326. */
  327. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  328. /*
  329. * Interface for HD codec
  330. */
  331. #ifdef USE_CORB_RIRB
  332. /*
  333. * CORB / RIRB interface
  334. */
  335. static int azx_alloc_cmd_io(struct azx *chip)
  336. {
  337. int err;
  338. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  339. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  340. PAGE_SIZE, &chip->rb);
  341. if (err < 0) {
  342. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  343. return err;
  344. }
  345. return 0;
  346. }
  347. static void azx_init_cmd_io(struct azx *chip)
  348. {
  349. /* CORB set up */
  350. chip->corb.addr = chip->rb.addr;
  351. chip->corb.buf = (u32 *)chip->rb.area;
  352. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  353. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  354. /* set the corb size to 256 entries (ULI requires explicitly) */
  355. azx_writeb(chip, CORBSIZE, 0x02);
  356. /* set the corb write pointer to 0 */
  357. azx_writew(chip, CORBWP, 0);
  358. /* reset the corb hw read pointer */
  359. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  360. /* enable corb dma */
  361. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  362. /* RIRB set up */
  363. chip->rirb.addr = chip->rb.addr + 2048;
  364. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  365. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  366. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  367. /* set the rirb size to 256 entries (ULI requires explicitly) */
  368. azx_writeb(chip, RIRBSIZE, 0x02);
  369. /* reset the rirb hw write pointer */
  370. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  371. /* set N=1, get RIRB response interrupt for new entry */
  372. azx_writew(chip, RINTCNT, 1);
  373. /* enable rirb dma and response irq */
  374. #ifdef USE_CORB_RIRB
  375. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  376. #else
  377. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN);
  378. #endif
  379. chip->rirb.rp = chip->rirb.cmds = 0;
  380. }
  381. static void azx_free_cmd_io(struct azx *chip)
  382. {
  383. /* disable ringbuffer DMAs */
  384. azx_writeb(chip, RIRBCTL, 0);
  385. azx_writeb(chip, CORBCTL, 0);
  386. }
  387. /* send a command */
  388. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
  389. unsigned int verb, unsigned int para)
  390. {
  391. struct azx *chip = codec->bus->private_data;
  392. unsigned int wp;
  393. u32 val;
  394. val = (u32)(codec->addr & 0x0f) << 28;
  395. val |= (u32)direct << 27;
  396. val |= (u32)nid << 20;
  397. val |= verb << 8;
  398. val |= para;
  399. /* add command to corb */
  400. wp = azx_readb(chip, CORBWP);
  401. wp++;
  402. wp %= ICH6_MAX_CORB_ENTRIES;
  403. spin_lock_irq(&chip->reg_lock);
  404. chip->rirb.cmds++;
  405. chip->corb.buf[wp] = cpu_to_le32(val);
  406. azx_writel(chip, CORBWP, wp);
  407. spin_unlock_irq(&chip->reg_lock);
  408. return 0;
  409. }
  410. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  411. /* retrieve RIRB entry - called from interrupt handler */
  412. static void azx_update_rirb(struct azx *chip)
  413. {
  414. unsigned int rp, wp;
  415. u32 res, res_ex;
  416. wp = azx_readb(chip, RIRBWP);
  417. if (wp == chip->rirb.wp)
  418. return;
  419. chip->rirb.wp = wp;
  420. while (chip->rirb.rp != wp) {
  421. chip->rirb.rp++;
  422. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  423. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  424. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  425. res = le32_to_cpu(chip->rirb.buf[rp]);
  426. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  427. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  428. else if (chip->rirb.cmds) {
  429. chip->rirb.cmds--;
  430. chip->rirb.res = res;
  431. }
  432. }
  433. }
  434. /* receive a response */
  435. static unsigned int azx_get_response(struct hda_codec *codec)
  436. {
  437. struct azx *chip = codec->bus->private_data;
  438. int timeout = 50;
  439. while (chip->rirb.cmds) {
  440. if (! --timeout) {
  441. if (printk_ratelimit())
  442. snd_printk(KERN_ERR
  443. "azx_get_response timeout\n");
  444. chip->rirb.rp = azx_readb(chip, RIRBWP);
  445. chip->rirb.cmds = 0;
  446. return -1;
  447. }
  448. msleep(1);
  449. }
  450. return chip->rirb.res; /* the last value */
  451. }
  452. #else
  453. /*
  454. * Use the single immediate command instead of CORB/RIRB for simplicity
  455. *
  456. * Note: according to Intel, this is not preferred use. The command was
  457. * intended for the BIOS only, and may get confused with unsolicited
  458. * responses. So, we shouldn't use it for normal operation from the
  459. * driver.
  460. * I left the codes, however, for debugging/testing purposes.
  461. */
  462. #define azx_alloc_cmd_io(chip) 0
  463. #define azx_init_cmd_io(chip)
  464. #define azx_free_cmd_io(chip)
  465. /* send a command */
  466. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
  467. unsigned int verb, unsigned int para)
  468. {
  469. struct azx *chip = codec->bus->private_data;
  470. u32 val;
  471. int timeout = 50;
  472. val = (u32)(codec->addr & 0x0f) << 28;
  473. val |= (u32)direct << 27;
  474. val |= (u32)nid << 20;
  475. val |= verb << 8;
  476. val |= para;
  477. while (timeout--) {
  478. /* check ICB busy bit */
  479. if (! (azx_readw(chip, IRS) & ICH6_IRS_BUSY)) {
  480. /* Clear IRV valid bit */
  481. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_VALID);
  482. azx_writel(chip, IC, val);
  483. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_BUSY);
  484. return 0;
  485. }
  486. udelay(1);
  487. }
  488. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n", azx_readw(chip, IRS), val);
  489. return -EIO;
  490. }
  491. /* receive a response */
  492. static unsigned int azx_get_response(struct hda_codec *codec)
  493. {
  494. struct azx *chip = codec->bus->private_data;
  495. int timeout = 50;
  496. while (timeout--) {
  497. /* check IRV busy bit */
  498. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  499. return azx_readl(chip, IR);
  500. udelay(1);
  501. }
  502. snd_printd(SFX "get_response timeout: IRS=0x%x\n", azx_readw(chip, IRS));
  503. return (unsigned int)-1;
  504. }
  505. #define azx_update_rirb(chip)
  506. #endif /* USE_CORB_RIRB */
  507. /* reset codec link */
  508. static int azx_reset(struct azx *chip)
  509. {
  510. int count;
  511. /* reset controller */
  512. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  513. count = 50;
  514. while (azx_readb(chip, GCTL) && --count)
  515. msleep(1);
  516. /* delay for >= 100us for codec PLL to settle per spec
  517. * Rev 0.9 section 5.5.1
  518. */
  519. msleep(1);
  520. /* Bring controller out of reset */
  521. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  522. count = 50;
  523. while (! azx_readb(chip, GCTL) && --count)
  524. msleep(1);
  525. /* Brent Chartrand said to wait >= 540us for codecs to intialize */
  526. msleep(1);
  527. /* check to see if controller is ready */
  528. if (! azx_readb(chip, GCTL)) {
  529. snd_printd("azx_reset: controller not ready!\n");
  530. return -EBUSY;
  531. }
  532. /* Accept unsolicited responses */
  533. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  534. /* detect codecs */
  535. if (! chip->codec_mask) {
  536. chip->codec_mask = azx_readw(chip, STATESTS);
  537. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  538. }
  539. return 0;
  540. }
  541. /*
  542. * Lowlevel interface
  543. */
  544. /* enable interrupts */
  545. static void azx_int_enable(struct azx *chip)
  546. {
  547. /* enable controller CIE and GIE */
  548. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  549. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  550. }
  551. /* disable interrupts */
  552. static void azx_int_disable(struct azx *chip)
  553. {
  554. int i;
  555. /* disable interrupts in stream descriptor */
  556. for (i = 0; i < chip->num_streams; i++) {
  557. struct azx_dev *azx_dev = &chip->azx_dev[i];
  558. azx_sd_writeb(azx_dev, SD_CTL,
  559. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  560. }
  561. /* disable SIE for all streams */
  562. azx_writeb(chip, INTCTL, 0);
  563. /* disable controller CIE and GIE */
  564. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  565. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  566. }
  567. /* clear interrupts */
  568. static void azx_int_clear(struct azx *chip)
  569. {
  570. int i;
  571. /* clear stream status */
  572. for (i = 0; i < chip->num_streams; i++) {
  573. struct azx_dev *azx_dev = &chip->azx_dev[i];
  574. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  575. }
  576. /* clear STATESTS */
  577. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  578. /* clear rirb status */
  579. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  580. /* clear int status */
  581. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  582. }
  583. /* start a stream */
  584. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  585. {
  586. /* enable SIE */
  587. azx_writeb(chip, INTCTL,
  588. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  589. /* set DMA start and interrupt mask */
  590. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  591. SD_CTL_DMA_START | SD_INT_MASK);
  592. }
  593. /* stop a stream */
  594. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  595. {
  596. /* stop DMA */
  597. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  598. ~(SD_CTL_DMA_START | SD_INT_MASK));
  599. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  600. /* disable SIE */
  601. azx_writeb(chip, INTCTL,
  602. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  603. }
  604. /*
  605. * initialize the chip
  606. */
  607. static void azx_init_chip(struct azx *chip)
  608. {
  609. unsigned char reg;
  610. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  611. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  612. * Ensuring these bits are 0 clears playback static on some HD Audio codecs
  613. */
  614. pci_read_config_byte (chip->pci, ICH6_PCIREG_TCSEL, &reg);
  615. pci_write_config_byte(chip->pci, ICH6_PCIREG_TCSEL, reg & 0xf8);
  616. /* reset controller */
  617. azx_reset(chip);
  618. /* initialize interrupts */
  619. azx_int_clear(chip);
  620. azx_int_enable(chip);
  621. /* initialize the codec command I/O */
  622. azx_init_cmd_io(chip);
  623. /* program the position buffer */
  624. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  625. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  626. switch (chip->driver_type) {
  627. case AZX_DRIVER_ATI:
  628. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  629. pci_read_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  630. &reg);
  631. pci_write_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  632. (reg & 0xf8) | ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  633. break;
  634. case AZX_DRIVER_NVIDIA:
  635. /* For NVIDIA HDA, enable snoop */
  636. pci_read_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR, &reg);
  637. pci_write_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR,
  638. (reg & 0xf0) | NVIDIA_HDA_ENABLE_COHBITS);
  639. break;
  640. }
  641. }
  642. /*
  643. * interrupt handler
  644. */
  645. static irqreturn_t azx_interrupt(int irq, void* dev_id, struct pt_regs *regs)
  646. {
  647. struct azx *chip = dev_id;
  648. struct azx_dev *azx_dev;
  649. u32 status;
  650. int i;
  651. spin_lock(&chip->reg_lock);
  652. status = azx_readl(chip, INTSTS);
  653. if (status == 0) {
  654. spin_unlock(&chip->reg_lock);
  655. return IRQ_NONE;
  656. }
  657. for (i = 0; i < chip->num_streams; i++) {
  658. azx_dev = &chip->azx_dev[i];
  659. if (status & azx_dev->sd_int_sta_mask) {
  660. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  661. if (azx_dev->substream && azx_dev->running) {
  662. azx_dev->period_updating = 1;
  663. spin_unlock(&chip->reg_lock);
  664. snd_pcm_period_elapsed(azx_dev->substream);
  665. spin_lock(&chip->reg_lock);
  666. azx_dev->period_updating = 0;
  667. }
  668. }
  669. }
  670. /* clear rirb int */
  671. status = azx_readb(chip, RIRBSTS);
  672. if (status & RIRB_INT_MASK) {
  673. if (status & RIRB_INT_RESPONSE)
  674. azx_update_rirb(chip);
  675. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  676. }
  677. #if 0
  678. /* clear state status int */
  679. if (azx_readb(chip, STATESTS) & 0x04)
  680. azx_writeb(chip, STATESTS, 0x04);
  681. #endif
  682. spin_unlock(&chip->reg_lock);
  683. return IRQ_HANDLED;
  684. }
  685. /*
  686. * set up BDL entries
  687. */
  688. static void azx_setup_periods(struct azx_dev *azx_dev)
  689. {
  690. u32 *bdl = azx_dev->bdl;
  691. dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
  692. int idx;
  693. /* reset BDL address */
  694. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  695. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  696. /* program the initial BDL entries */
  697. for (idx = 0; idx < azx_dev->frags; idx++) {
  698. unsigned int off = idx << 2; /* 4 dword step */
  699. dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
  700. /* program the address field of the BDL entry */
  701. bdl[off] = cpu_to_le32((u32)addr);
  702. bdl[off+1] = cpu_to_le32(upper_32bit(addr));
  703. /* program the size field of the BDL entry */
  704. bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
  705. /* program the IOC to enable interrupt when buffer completes */
  706. bdl[off+3] = cpu_to_le32(0x01);
  707. }
  708. }
  709. /*
  710. * set up the SD for streaming
  711. */
  712. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  713. {
  714. unsigned char val;
  715. int timeout;
  716. /* make sure the run bit is zero for SD */
  717. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & ~SD_CTL_DMA_START);
  718. /* reset stream */
  719. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | SD_CTL_STREAM_RESET);
  720. udelay(3);
  721. timeout = 300;
  722. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  723. --timeout)
  724. ;
  725. val &= ~SD_CTL_STREAM_RESET;
  726. azx_sd_writeb(azx_dev, SD_CTL, val);
  727. udelay(3);
  728. timeout = 300;
  729. /* waiting for hardware to report that the stream is out of reset */
  730. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  731. --timeout)
  732. ;
  733. /* program the stream_tag */
  734. azx_sd_writel(azx_dev, SD_CTL,
  735. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK) |
  736. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  737. /* program the length of samples in cyclic buffer */
  738. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  739. /* program the stream format */
  740. /* this value needs to be the same as the one programmed */
  741. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  742. /* program the stream LVI (last valid index) of the BDL */
  743. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  744. /* program the BDL address */
  745. /* lower BDL address */
  746. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
  747. /* upper BDL address */
  748. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
  749. /* enable the position buffer */
  750. if (! (azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  751. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  752. /* set the interrupt enable bits in the descriptor control register */
  753. azx_sd_writel(azx_dev, SD_CTL, azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  754. return 0;
  755. }
  756. /*
  757. * Codec initialization
  758. */
  759. static int __devinit azx_codec_create(struct azx *chip, const char *model)
  760. {
  761. struct hda_bus_template bus_temp;
  762. int c, codecs, err;
  763. memset(&bus_temp, 0, sizeof(bus_temp));
  764. bus_temp.private_data = chip;
  765. bus_temp.modelname = model;
  766. bus_temp.pci = chip->pci;
  767. bus_temp.ops.command = azx_send_cmd;
  768. bus_temp.ops.get_response = azx_get_response;
  769. if ((err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus)) < 0)
  770. return err;
  771. codecs = 0;
  772. for (c = 0; c < AZX_MAX_CODECS; c++) {
  773. if ((chip->codec_mask & (1 << c)) & probe_mask) {
  774. err = snd_hda_codec_new(chip->bus, c, NULL);
  775. if (err < 0)
  776. continue;
  777. codecs++;
  778. }
  779. }
  780. if (! codecs) {
  781. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  782. return -ENXIO;
  783. }
  784. return 0;
  785. }
  786. /*
  787. * PCM support
  788. */
  789. /* assign a stream for the PCM */
  790. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  791. {
  792. int dev, i, nums;
  793. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  794. dev = chip->playback_index_offset;
  795. nums = chip->playback_streams;
  796. } else {
  797. dev = chip->capture_index_offset;
  798. nums = chip->capture_streams;
  799. }
  800. for (i = 0; i < nums; i++, dev++)
  801. if (! chip->azx_dev[dev].opened) {
  802. chip->azx_dev[dev].opened = 1;
  803. return &chip->azx_dev[dev];
  804. }
  805. return NULL;
  806. }
  807. /* release the assigned stream */
  808. static inline void azx_release_device(struct azx_dev *azx_dev)
  809. {
  810. azx_dev->opened = 0;
  811. }
  812. static struct snd_pcm_hardware azx_pcm_hw = {
  813. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  814. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  815. SNDRV_PCM_INFO_MMAP_VALID |
  816. SNDRV_PCM_INFO_PAUSE /*|*/
  817. /*SNDRV_PCM_INFO_RESUME*/),
  818. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  819. .rates = SNDRV_PCM_RATE_48000,
  820. .rate_min = 48000,
  821. .rate_max = 48000,
  822. .channels_min = 2,
  823. .channels_max = 2,
  824. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  825. .period_bytes_min = 128,
  826. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  827. .periods_min = 2,
  828. .periods_max = AZX_MAX_FRAG,
  829. .fifo_size = 0,
  830. };
  831. struct azx_pcm {
  832. struct azx *chip;
  833. struct hda_codec *codec;
  834. struct hda_pcm_stream *hinfo[2];
  835. };
  836. static int azx_pcm_open(struct snd_pcm_substream *substream)
  837. {
  838. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  839. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  840. struct azx *chip = apcm->chip;
  841. struct azx_dev *azx_dev;
  842. struct snd_pcm_runtime *runtime = substream->runtime;
  843. unsigned long flags;
  844. int err;
  845. down(&chip->open_mutex);
  846. azx_dev = azx_assign_device(chip, substream->stream);
  847. if (azx_dev == NULL) {
  848. up(&chip->open_mutex);
  849. return -EBUSY;
  850. }
  851. runtime->hw = azx_pcm_hw;
  852. runtime->hw.channels_min = hinfo->channels_min;
  853. runtime->hw.channels_max = hinfo->channels_max;
  854. runtime->hw.formats = hinfo->formats;
  855. runtime->hw.rates = hinfo->rates;
  856. snd_pcm_limit_hw_rates(runtime);
  857. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  858. if ((err = hinfo->ops.open(hinfo, apcm->codec, substream)) < 0) {
  859. azx_release_device(azx_dev);
  860. up(&chip->open_mutex);
  861. return err;
  862. }
  863. spin_lock_irqsave(&chip->reg_lock, flags);
  864. azx_dev->substream = substream;
  865. azx_dev->running = 0;
  866. spin_unlock_irqrestore(&chip->reg_lock, flags);
  867. runtime->private_data = azx_dev;
  868. up(&chip->open_mutex);
  869. return 0;
  870. }
  871. static int azx_pcm_close(struct snd_pcm_substream *substream)
  872. {
  873. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  874. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  875. struct azx *chip = apcm->chip;
  876. struct azx_dev *azx_dev = get_azx_dev(substream);
  877. unsigned long flags;
  878. down(&chip->open_mutex);
  879. spin_lock_irqsave(&chip->reg_lock, flags);
  880. azx_dev->substream = NULL;
  881. azx_dev->running = 0;
  882. spin_unlock_irqrestore(&chip->reg_lock, flags);
  883. azx_release_device(azx_dev);
  884. hinfo->ops.close(hinfo, apcm->codec, substream);
  885. up(&chip->open_mutex);
  886. return 0;
  887. }
  888. static int azx_pcm_hw_params(struct snd_pcm_substream *substream, struct snd_pcm_hw_params *hw_params)
  889. {
  890. return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  891. }
  892. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  893. {
  894. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  895. struct azx_dev *azx_dev = get_azx_dev(substream);
  896. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  897. /* reset BDL address */
  898. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  899. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  900. azx_sd_writel(azx_dev, SD_CTL, 0);
  901. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  902. return snd_pcm_lib_free_pages(substream);
  903. }
  904. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  905. {
  906. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  907. struct azx *chip = apcm->chip;
  908. struct azx_dev *azx_dev = get_azx_dev(substream);
  909. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  910. struct snd_pcm_runtime *runtime = substream->runtime;
  911. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  912. azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
  913. azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
  914. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  915. runtime->channels,
  916. runtime->format,
  917. hinfo->maxbps);
  918. if (! azx_dev->format_val) {
  919. snd_printk(KERN_ERR SFX "invalid format_val, rate=%d, ch=%d, format=%d\n",
  920. runtime->rate, runtime->channels, runtime->format);
  921. return -EINVAL;
  922. }
  923. snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, format=0x%x\n",
  924. azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
  925. azx_setup_periods(azx_dev);
  926. azx_setup_controller(chip, azx_dev);
  927. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  928. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  929. else
  930. azx_dev->fifo_size = 0;
  931. azx_dev->last_pos = 0;
  932. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  933. azx_dev->format_val, substream);
  934. }
  935. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  936. {
  937. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  938. struct azx_dev *azx_dev = get_azx_dev(substream);
  939. struct azx *chip = apcm->chip;
  940. int err = 0;
  941. spin_lock(&chip->reg_lock);
  942. switch (cmd) {
  943. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  944. case SNDRV_PCM_TRIGGER_RESUME:
  945. case SNDRV_PCM_TRIGGER_START:
  946. azx_stream_start(chip, azx_dev);
  947. azx_dev->running = 1;
  948. break;
  949. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  950. case SNDRV_PCM_TRIGGER_SUSPEND:
  951. case SNDRV_PCM_TRIGGER_STOP:
  952. azx_stream_stop(chip, azx_dev);
  953. azx_dev->running = 0;
  954. break;
  955. default:
  956. err = -EINVAL;
  957. }
  958. spin_unlock(&chip->reg_lock);
  959. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
  960. cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
  961. cmd == SNDRV_PCM_TRIGGER_STOP) {
  962. int timeout = 5000;
  963. while (azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START && --timeout)
  964. ;
  965. }
  966. return err;
  967. }
  968. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  969. {
  970. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  971. struct azx *chip = apcm->chip;
  972. struct azx_dev *azx_dev = get_azx_dev(substream);
  973. unsigned int pos;
  974. if (chip->position_fix == POS_FIX_POSBUF) {
  975. /* use the position buffer */
  976. pos = *azx_dev->posbuf;
  977. } else {
  978. /* read LPIB */
  979. pos = azx_sd_readl(azx_dev, SD_LPIB);
  980. if (chip->position_fix == POS_FIX_FIFO)
  981. pos += azx_dev->fifo_size;
  982. }
  983. if (pos >= azx_dev->bufsize)
  984. pos = 0;
  985. return bytes_to_frames(substream->runtime, pos);
  986. }
  987. static struct snd_pcm_ops azx_pcm_ops = {
  988. .open = azx_pcm_open,
  989. .close = azx_pcm_close,
  990. .ioctl = snd_pcm_lib_ioctl,
  991. .hw_params = azx_pcm_hw_params,
  992. .hw_free = azx_pcm_hw_free,
  993. .prepare = azx_pcm_prepare,
  994. .trigger = azx_pcm_trigger,
  995. .pointer = azx_pcm_pointer,
  996. };
  997. static void azx_pcm_free(struct snd_pcm *pcm)
  998. {
  999. kfree(pcm->private_data);
  1000. }
  1001. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1002. struct hda_pcm *cpcm, int pcm_dev)
  1003. {
  1004. int err;
  1005. struct snd_pcm *pcm;
  1006. struct azx_pcm *apcm;
  1007. snd_assert(cpcm->stream[0].substreams || cpcm->stream[1].substreams, return -EINVAL);
  1008. snd_assert(cpcm->name, return -EINVAL);
  1009. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1010. cpcm->stream[0].substreams, cpcm->stream[1].substreams,
  1011. &pcm);
  1012. if (err < 0)
  1013. return err;
  1014. strcpy(pcm->name, cpcm->name);
  1015. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1016. if (apcm == NULL)
  1017. return -ENOMEM;
  1018. apcm->chip = chip;
  1019. apcm->codec = codec;
  1020. apcm->hinfo[0] = &cpcm->stream[0];
  1021. apcm->hinfo[1] = &cpcm->stream[1];
  1022. pcm->private_data = apcm;
  1023. pcm->private_free = azx_pcm_free;
  1024. if (cpcm->stream[0].substreams)
  1025. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1026. if (cpcm->stream[1].substreams)
  1027. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1028. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1029. snd_dma_pci_data(chip->pci),
  1030. 1024 * 64, 1024 * 128);
  1031. chip->pcm[pcm_dev] = pcm;
  1032. chip->pcm_devs = pcm_dev + 1;
  1033. return 0;
  1034. }
  1035. static int __devinit azx_pcm_create(struct azx *chip)
  1036. {
  1037. struct list_head *p;
  1038. struct hda_codec *codec;
  1039. int c, err;
  1040. int pcm_dev;
  1041. if ((err = snd_hda_build_pcms(chip->bus)) < 0)
  1042. return err;
  1043. /* create audio PCMs */
  1044. pcm_dev = 0;
  1045. list_for_each(p, &chip->bus->codec_list) {
  1046. codec = list_entry(p, struct hda_codec, list);
  1047. for (c = 0; c < codec->num_pcms; c++) {
  1048. if (codec->pcm_info[c].is_modem)
  1049. continue; /* create later */
  1050. if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
  1051. snd_printk(KERN_ERR SFX "Too many audio PCMs\n");
  1052. return -EINVAL;
  1053. }
  1054. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1055. if (err < 0)
  1056. return err;
  1057. pcm_dev++;
  1058. }
  1059. }
  1060. /* create modem PCMs */
  1061. pcm_dev = AZX_MAX_AUDIO_PCMS;
  1062. list_for_each(p, &chip->bus->codec_list) {
  1063. codec = list_entry(p, struct hda_codec, list);
  1064. for (c = 0; c < codec->num_pcms; c++) {
  1065. if (! codec->pcm_info[c].is_modem)
  1066. continue; /* already created */
  1067. if (pcm_dev >= AZX_MAX_PCMS) {
  1068. snd_printk(KERN_ERR SFX "Too many modem PCMs\n");
  1069. return -EINVAL;
  1070. }
  1071. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1072. if (err < 0)
  1073. return err;
  1074. chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
  1075. pcm_dev++;
  1076. }
  1077. }
  1078. return 0;
  1079. }
  1080. /*
  1081. * mixer creation - all stuff is implemented in hda module
  1082. */
  1083. static int __devinit azx_mixer_create(struct azx *chip)
  1084. {
  1085. return snd_hda_build_controls(chip->bus);
  1086. }
  1087. /*
  1088. * initialize SD streams
  1089. */
  1090. static int __devinit azx_init_stream(struct azx *chip)
  1091. {
  1092. int i;
  1093. /* initialize each stream (aka device)
  1094. * assign the starting bdl address to each stream (device) and initialize
  1095. */
  1096. for (i = 0; i < chip->num_streams; i++) {
  1097. unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
  1098. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1099. azx_dev->bdl = (u32 *)(chip->bdl.area + off);
  1100. azx_dev->bdl_addr = chip->bdl.addr + off;
  1101. azx_dev->posbuf = (volatile u32 *)(chip->posbuf.area + i * 8);
  1102. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1103. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1104. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1105. azx_dev->sd_int_sta_mask = 1 << i;
  1106. /* stream tag: must be non-zero and unique */
  1107. azx_dev->index = i;
  1108. azx_dev->stream_tag = i + 1;
  1109. }
  1110. return 0;
  1111. }
  1112. #ifdef CONFIG_PM
  1113. /*
  1114. * power management
  1115. */
  1116. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1117. {
  1118. struct snd_card *card = pci_get_drvdata(pci);
  1119. struct azx *chip = card->private_data;
  1120. int i;
  1121. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1122. for (i = 0; i < chip->pcm_devs; i++)
  1123. snd_pcm_suspend_all(chip->pcm[i]);
  1124. snd_hda_suspend(chip->bus, state);
  1125. azx_free_cmd_io(chip);
  1126. pci_disable_device(pci);
  1127. pci_save_state(pci);
  1128. return 0;
  1129. }
  1130. static int azx_resume(struct pci_dev *pci)
  1131. {
  1132. struct snd_card *card = pci_get_drvdata(pci);
  1133. struct azx *chip = card->private_data;
  1134. pci_restore_state(pci);
  1135. pci_enable_device(pci);
  1136. pci_set_master(pci);
  1137. azx_init_chip(chip);
  1138. snd_hda_resume(chip->bus);
  1139. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1140. return 0;
  1141. }
  1142. #endif /* CONFIG_PM */
  1143. /*
  1144. * destructor
  1145. */
  1146. static int azx_free(struct azx *chip)
  1147. {
  1148. if (chip->initialized) {
  1149. int i;
  1150. for (i = 0; i < chip->num_streams; i++)
  1151. azx_stream_stop(chip, &chip->azx_dev[i]);
  1152. /* disable interrupts */
  1153. azx_int_disable(chip);
  1154. azx_int_clear(chip);
  1155. /* disable CORB/RIRB */
  1156. azx_free_cmd_io(chip);
  1157. /* disable position buffer */
  1158. azx_writel(chip, DPLBASE, 0);
  1159. azx_writel(chip, DPUBASE, 0);
  1160. /* wait a little for interrupts to finish */
  1161. msleep(1);
  1162. }
  1163. if (chip->remap_addr)
  1164. iounmap(chip->remap_addr);
  1165. if (chip->irq >= 0)
  1166. free_irq(chip->irq, (void*)chip);
  1167. if (chip->bdl.area)
  1168. snd_dma_free_pages(&chip->bdl);
  1169. if (chip->rb.area)
  1170. snd_dma_free_pages(&chip->rb);
  1171. if (chip->posbuf.area)
  1172. snd_dma_free_pages(&chip->posbuf);
  1173. pci_release_regions(chip->pci);
  1174. pci_disable_device(chip->pci);
  1175. kfree(chip->azx_dev);
  1176. kfree(chip);
  1177. return 0;
  1178. }
  1179. static int azx_dev_free(struct snd_device *device)
  1180. {
  1181. return azx_free(device->device_data);
  1182. }
  1183. /*
  1184. * constructor
  1185. */
  1186. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1187. int driver_type,
  1188. struct azx **rchip)
  1189. {
  1190. struct azx *chip;
  1191. int err = 0;
  1192. static struct snd_device_ops ops = {
  1193. .dev_free = azx_dev_free,
  1194. };
  1195. *rchip = NULL;
  1196. if ((err = pci_enable_device(pci)) < 0)
  1197. return err;
  1198. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1199. if (NULL == chip) {
  1200. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1201. pci_disable_device(pci);
  1202. return -ENOMEM;
  1203. }
  1204. spin_lock_init(&chip->reg_lock);
  1205. init_MUTEX(&chip->open_mutex);
  1206. chip->card = card;
  1207. chip->pci = pci;
  1208. chip->irq = -1;
  1209. chip->driver_type = driver_type;
  1210. chip->position_fix = position_fix ? position_fix : POS_FIX_POSBUF;
  1211. #if BITS_PER_LONG != 64
  1212. /* Fix up base address on ULI M5461 */
  1213. if (chip->driver_type == AZX_DRIVER_ULI) {
  1214. u16 tmp3;
  1215. pci_read_config_word(pci, 0x40, &tmp3);
  1216. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1217. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1218. }
  1219. #endif
  1220. if ((err = pci_request_regions(pci, "ICH HD audio")) < 0) {
  1221. kfree(chip);
  1222. pci_disable_device(pci);
  1223. return err;
  1224. }
  1225. chip->addr = pci_resource_start(pci,0);
  1226. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1227. if (chip->remap_addr == NULL) {
  1228. snd_printk(KERN_ERR SFX "ioremap error\n");
  1229. err = -ENXIO;
  1230. goto errout;
  1231. }
  1232. if (request_irq(pci->irq, azx_interrupt, SA_INTERRUPT|SA_SHIRQ,
  1233. "HDA Intel", (void*)chip)) {
  1234. snd_printk(KERN_ERR SFX "unable to grab IRQ %d\n", pci->irq);
  1235. err = -EBUSY;
  1236. goto errout;
  1237. }
  1238. chip->irq = pci->irq;
  1239. pci_set_master(pci);
  1240. synchronize_irq(chip->irq);
  1241. switch (chip->driver_type) {
  1242. case AZX_DRIVER_ULI:
  1243. chip->playback_streams = ULI_NUM_PLAYBACK;
  1244. chip->capture_streams = ULI_NUM_CAPTURE;
  1245. chip->playback_index_offset = ULI_PLAYBACK_INDEX;
  1246. chip->capture_index_offset = ULI_CAPTURE_INDEX;
  1247. break;
  1248. default:
  1249. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1250. chip->capture_streams = ICH6_NUM_CAPTURE;
  1251. chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
  1252. chip->capture_index_offset = ICH6_CAPTURE_INDEX;
  1253. break;
  1254. }
  1255. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1256. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev), GFP_KERNEL);
  1257. if (! chip->azx_dev) {
  1258. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1259. goto errout;
  1260. }
  1261. /* allocate memory for the BDL for each stream */
  1262. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1263. BDL_SIZE, &chip->bdl)) < 0) {
  1264. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1265. goto errout;
  1266. }
  1267. /* allocate memory for the position buffer */
  1268. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1269. chip->num_streams * 8, &chip->posbuf)) < 0) {
  1270. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1271. goto errout;
  1272. }
  1273. /* allocate CORB/RIRB */
  1274. if ((err = azx_alloc_cmd_io(chip)) < 0)
  1275. goto errout;
  1276. /* initialize streams */
  1277. azx_init_stream(chip);
  1278. /* initialize chip */
  1279. azx_init_chip(chip);
  1280. chip->initialized = 1;
  1281. /* codec detection */
  1282. if (! chip->codec_mask) {
  1283. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1284. err = -ENODEV;
  1285. goto errout;
  1286. }
  1287. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) <0) {
  1288. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1289. goto errout;
  1290. }
  1291. strcpy(card->driver, "HDA-Intel");
  1292. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1293. sprintf(card->longname, "%s at 0x%lx irq %i", card->shortname, chip->addr, chip->irq);
  1294. *rchip = chip;
  1295. return 0;
  1296. errout:
  1297. azx_free(chip);
  1298. return err;
  1299. }
  1300. static int __devinit azx_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  1301. {
  1302. struct snd_card *card;
  1303. struct azx *chip;
  1304. int err = 0;
  1305. card = snd_card_new(index, id, THIS_MODULE, 0);
  1306. if (NULL == card) {
  1307. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1308. return -ENOMEM;
  1309. }
  1310. if ((err = azx_create(card, pci, pci_id->driver_data,
  1311. &chip)) < 0) {
  1312. snd_card_free(card);
  1313. return err;
  1314. }
  1315. card->private_data = chip;
  1316. /* create codec instances */
  1317. if ((err = azx_codec_create(chip, model)) < 0) {
  1318. snd_card_free(card);
  1319. return err;
  1320. }
  1321. /* create PCM streams */
  1322. if ((err = azx_pcm_create(chip)) < 0) {
  1323. snd_card_free(card);
  1324. return err;
  1325. }
  1326. /* create mixer controls */
  1327. if ((err = azx_mixer_create(chip)) < 0) {
  1328. snd_card_free(card);
  1329. return err;
  1330. }
  1331. snd_card_set_dev(card, &pci->dev);
  1332. if ((err = snd_card_register(card)) < 0) {
  1333. snd_card_free(card);
  1334. return err;
  1335. }
  1336. pci_set_drvdata(pci, card);
  1337. return err;
  1338. }
  1339. static void __devexit azx_remove(struct pci_dev *pci)
  1340. {
  1341. snd_card_free(pci_get_drvdata(pci));
  1342. pci_set_drvdata(pci, NULL);
  1343. }
  1344. /* PCI IDs */
  1345. static struct pci_device_id azx_ids[] = {
  1346. { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
  1347. { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
  1348. { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
  1349. { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
  1350. { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
  1351. { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
  1352. { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
  1353. { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
  1354. { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 026c */
  1355. { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 0371 */
  1356. { 0, }
  1357. };
  1358. MODULE_DEVICE_TABLE(pci, azx_ids);
  1359. /* pci_driver definition */
  1360. static struct pci_driver driver = {
  1361. .name = "HDA Intel",
  1362. .id_table = azx_ids,
  1363. .probe = azx_probe,
  1364. .remove = __devexit_p(azx_remove),
  1365. #ifdef CONFIG_PM
  1366. .suspend = azx_suspend,
  1367. .resume = azx_resume,
  1368. #endif
  1369. };
  1370. static int __init alsa_card_azx_init(void)
  1371. {
  1372. return pci_register_driver(&driver);
  1373. }
  1374. static void __exit alsa_card_azx_exit(void)
  1375. {
  1376. pci_unregister_driver(&driver);
  1377. }
  1378. module_init(alsa_card_azx_init)
  1379. module_exit(alsa_card_azx_exit)