atiixp.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682
  1. /*
  2. * ALSA driver for ATI IXP 150/200/250/300 AC97 controllers
  3. *
  4. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. *
  20. */
  21. #include <sound/driver.h>
  22. #include <asm/io.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/init.h>
  26. #include <linux/pci.h>
  27. #include <linux/slab.h>
  28. #include <linux/moduleparam.h>
  29. #include <sound/core.h>
  30. #include <sound/pcm.h>
  31. #include <sound/pcm_params.h>
  32. #include <sound/info.h>
  33. #include <sound/ac97_codec.h>
  34. #include <sound/initval.h>
  35. MODULE_AUTHOR("Takashi Iwai <tiwai@suse.de>");
  36. MODULE_DESCRIPTION("ATI IXP AC97 controller");
  37. MODULE_LICENSE("GPL");
  38. MODULE_SUPPORTED_DEVICE("{{ATI,IXP150/200/250/300/400}}");
  39. static int index = SNDRV_DEFAULT_IDX1; /* Index 0-MAX */
  40. static char *id = SNDRV_DEFAULT_STR1; /* ID for this card */
  41. static int ac97_clock = 48000;
  42. static char *ac97_quirk;
  43. static int spdif_aclink = 1;
  44. module_param(index, int, 0444);
  45. MODULE_PARM_DESC(index, "Index value for ATI IXP controller.");
  46. module_param(id, charp, 0444);
  47. MODULE_PARM_DESC(id, "ID string for ATI IXP controller.");
  48. module_param(ac97_clock, int, 0444);
  49. MODULE_PARM_DESC(ac97_clock, "AC'97 codec clock (default 48000Hz).");
  50. module_param(ac97_quirk, charp, 0444);
  51. MODULE_PARM_DESC(ac97_quirk, "AC'97 workaround for strange hardware.");
  52. module_param(spdif_aclink, bool, 0444);
  53. MODULE_PARM_DESC(spdif_aclink, "S/PDIF over AC-link.");
  54. /* just for backward compatibility */
  55. static int enable;
  56. module_param(enable, bool, 0444);
  57. /*
  58. */
  59. #define ATI_REG_ISR 0x00 /* interrupt source */
  60. #define ATI_REG_ISR_IN_XRUN (1U<<0)
  61. #define ATI_REG_ISR_IN_STATUS (1U<<1)
  62. #define ATI_REG_ISR_OUT_XRUN (1U<<2)
  63. #define ATI_REG_ISR_OUT_STATUS (1U<<3)
  64. #define ATI_REG_ISR_SPDF_XRUN (1U<<4)
  65. #define ATI_REG_ISR_SPDF_STATUS (1U<<5)
  66. #define ATI_REG_ISR_PHYS_INTR (1U<<8)
  67. #define ATI_REG_ISR_PHYS_MISMATCH (1U<<9)
  68. #define ATI_REG_ISR_CODEC0_NOT_READY (1U<<10)
  69. #define ATI_REG_ISR_CODEC1_NOT_READY (1U<<11)
  70. #define ATI_REG_ISR_CODEC2_NOT_READY (1U<<12)
  71. #define ATI_REG_ISR_NEW_FRAME (1U<<13)
  72. #define ATI_REG_IER 0x04 /* interrupt enable */
  73. #define ATI_REG_IER_IN_XRUN_EN (1U<<0)
  74. #define ATI_REG_IER_IO_STATUS_EN (1U<<1)
  75. #define ATI_REG_IER_OUT_XRUN_EN (1U<<2)
  76. #define ATI_REG_IER_OUT_XRUN_COND (1U<<3)
  77. #define ATI_REG_IER_SPDF_XRUN_EN (1U<<4)
  78. #define ATI_REG_IER_SPDF_STATUS_EN (1U<<5)
  79. #define ATI_REG_IER_PHYS_INTR_EN (1U<<8)
  80. #define ATI_REG_IER_PHYS_MISMATCH_EN (1U<<9)
  81. #define ATI_REG_IER_CODEC0_INTR_EN (1U<<10)
  82. #define ATI_REG_IER_CODEC1_INTR_EN (1U<<11)
  83. #define ATI_REG_IER_CODEC2_INTR_EN (1U<<12)
  84. #define ATI_REG_IER_NEW_FRAME_EN (1U<<13) /* (RO */
  85. #define ATI_REG_IER_SET_BUS_BUSY (1U<<14) /* (WO) audio is running */
  86. #define ATI_REG_CMD 0x08 /* command */
  87. #define ATI_REG_CMD_POWERDOWN (1U<<0)
  88. #define ATI_REG_CMD_RECEIVE_EN (1U<<1)
  89. #define ATI_REG_CMD_SEND_EN (1U<<2)
  90. #define ATI_REG_CMD_STATUS_MEM (1U<<3)
  91. #define ATI_REG_CMD_SPDF_OUT_EN (1U<<4)
  92. #define ATI_REG_CMD_SPDF_STATUS_MEM (1U<<5)
  93. #define ATI_REG_CMD_SPDF_THRESHOLD (3U<<6)
  94. #define ATI_REG_CMD_SPDF_THRESHOLD_SHIFT 6
  95. #define ATI_REG_CMD_IN_DMA_EN (1U<<8)
  96. #define ATI_REG_CMD_OUT_DMA_EN (1U<<9)
  97. #define ATI_REG_CMD_SPDF_DMA_EN (1U<<10)
  98. #define ATI_REG_CMD_SPDF_OUT_STOPPED (1U<<11)
  99. #define ATI_REG_CMD_SPDF_CONFIG_MASK (7U<<12)
  100. #define ATI_REG_CMD_SPDF_CONFIG_34 (1U<<12)
  101. #define ATI_REG_CMD_SPDF_CONFIG_78 (2U<<12)
  102. #define ATI_REG_CMD_SPDF_CONFIG_69 (3U<<12)
  103. #define ATI_REG_CMD_SPDF_CONFIG_01 (4U<<12)
  104. #define ATI_REG_CMD_INTERLEAVE_SPDF (1U<<16)
  105. #define ATI_REG_CMD_AUDIO_PRESENT (1U<<20)
  106. #define ATI_REG_CMD_INTERLEAVE_IN (1U<<21)
  107. #define ATI_REG_CMD_INTERLEAVE_OUT (1U<<22)
  108. #define ATI_REG_CMD_LOOPBACK_EN (1U<<23)
  109. #define ATI_REG_CMD_PACKED_DIS (1U<<24)
  110. #define ATI_REG_CMD_BURST_EN (1U<<25)
  111. #define ATI_REG_CMD_PANIC_EN (1U<<26)
  112. #define ATI_REG_CMD_MODEM_PRESENT (1U<<27)
  113. #define ATI_REG_CMD_ACLINK_ACTIVE (1U<<28)
  114. #define ATI_REG_CMD_AC_SOFT_RESET (1U<<29)
  115. #define ATI_REG_CMD_AC_SYNC (1U<<30)
  116. #define ATI_REG_CMD_AC_RESET (1U<<31)
  117. #define ATI_REG_PHYS_OUT_ADDR 0x0c
  118. #define ATI_REG_PHYS_OUT_CODEC_MASK (3U<<0)
  119. #define ATI_REG_PHYS_OUT_RW (1U<<2)
  120. #define ATI_REG_PHYS_OUT_ADDR_EN (1U<<8)
  121. #define ATI_REG_PHYS_OUT_ADDR_SHIFT 9
  122. #define ATI_REG_PHYS_OUT_DATA_SHIFT 16
  123. #define ATI_REG_PHYS_IN_ADDR 0x10
  124. #define ATI_REG_PHYS_IN_READ_FLAG (1U<<8)
  125. #define ATI_REG_PHYS_IN_ADDR_SHIFT 9
  126. #define ATI_REG_PHYS_IN_DATA_SHIFT 16
  127. #define ATI_REG_SLOTREQ 0x14
  128. #define ATI_REG_COUNTER 0x18
  129. #define ATI_REG_COUNTER_SLOT (3U<<0) /* slot # */
  130. #define ATI_REG_COUNTER_BITCLOCK (31U<<8)
  131. #define ATI_REG_IN_FIFO_THRESHOLD 0x1c
  132. #define ATI_REG_IN_DMA_LINKPTR 0x20
  133. #define ATI_REG_IN_DMA_DT_START 0x24 /* RO */
  134. #define ATI_REG_IN_DMA_DT_NEXT 0x28 /* RO */
  135. #define ATI_REG_IN_DMA_DT_CUR 0x2c /* RO */
  136. #define ATI_REG_IN_DMA_DT_SIZE 0x30
  137. #define ATI_REG_OUT_DMA_SLOT 0x34
  138. #define ATI_REG_OUT_DMA_SLOT_BIT(x) (1U << ((x) - 3))
  139. #define ATI_REG_OUT_DMA_SLOT_MASK 0x1ff
  140. #define ATI_REG_OUT_DMA_THRESHOLD_MASK 0xf800
  141. #define ATI_REG_OUT_DMA_THRESHOLD_SHIFT 11
  142. #define ATI_REG_OUT_DMA_LINKPTR 0x38
  143. #define ATI_REG_OUT_DMA_DT_START 0x3c /* RO */
  144. #define ATI_REG_OUT_DMA_DT_NEXT 0x40 /* RO */
  145. #define ATI_REG_OUT_DMA_DT_CUR 0x44 /* RO */
  146. #define ATI_REG_OUT_DMA_DT_SIZE 0x48
  147. #define ATI_REG_SPDF_CMD 0x4c
  148. #define ATI_REG_SPDF_CMD_LFSR (1U<<4)
  149. #define ATI_REG_SPDF_CMD_SINGLE_CH (1U<<5)
  150. #define ATI_REG_SPDF_CMD_LFSR_ACC (0xff<<8) /* RO */
  151. #define ATI_REG_SPDF_DMA_LINKPTR 0x50
  152. #define ATI_REG_SPDF_DMA_DT_START 0x54 /* RO */
  153. #define ATI_REG_SPDF_DMA_DT_NEXT 0x58 /* RO */
  154. #define ATI_REG_SPDF_DMA_DT_CUR 0x5c /* RO */
  155. #define ATI_REG_SPDF_DMA_DT_SIZE 0x60
  156. #define ATI_REG_MODEM_MIRROR 0x7c
  157. #define ATI_REG_AUDIO_MIRROR 0x80
  158. #define ATI_REG_6CH_REORDER 0x84 /* reorder slots for 6ch */
  159. #define ATI_REG_6CH_REORDER_EN (1U<<0) /* 3,4,7,8,6,9 -> 3,4,6,9,7,8 */
  160. #define ATI_REG_FIFO_FLUSH 0x88
  161. #define ATI_REG_FIFO_OUT_FLUSH (1U<<0)
  162. #define ATI_REG_FIFO_IN_FLUSH (1U<<1)
  163. /* LINKPTR */
  164. #define ATI_REG_LINKPTR_EN (1U<<0)
  165. /* [INT|OUT|SPDIF]_DMA_DT_SIZE */
  166. #define ATI_REG_DMA_DT_SIZE (0xffffU<<0)
  167. #define ATI_REG_DMA_FIFO_USED (0x1fU<<16)
  168. #define ATI_REG_DMA_FIFO_FREE (0x1fU<<21)
  169. #define ATI_REG_DMA_STATE (7U<<26)
  170. #define ATI_MAX_DESCRIPTORS 256 /* max number of descriptor packets */
  171. struct atiixp;
  172. /*
  173. * DMA packate descriptor
  174. */
  175. struct atiixp_dma_desc {
  176. u32 addr; /* DMA buffer address */
  177. u16 status; /* status bits */
  178. u16 size; /* size of the packet in dwords */
  179. u32 next; /* address of the next packet descriptor */
  180. };
  181. /*
  182. * stream enum
  183. */
  184. enum { ATI_DMA_PLAYBACK, ATI_DMA_CAPTURE, ATI_DMA_SPDIF, NUM_ATI_DMAS }; /* DMAs */
  185. enum { ATI_PCM_OUT, ATI_PCM_IN, ATI_PCM_SPDIF, NUM_ATI_PCMS }; /* AC97 pcm slots */
  186. enum { ATI_PCMDEV_ANALOG, ATI_PCMDEV_DIGITAL, NUM_ATI_PCMDEVS }; /* pcm devices */
  187. #define NUM_ATI_CODECS 3
  188. /*
  189. * constants and callbacks for each DMA type
  190. */
  191. struct atiixp_dma_ops {
  192. int type; /* ATI_DMA_XXX */
  193. unsigned int llp_offset; /* LINKPTR offset */
  194. unsigned int dt_cur; /* DT_CUR offset */
  195. /* called from open callback */
  196. void (*enable_dma)(struct atiixp *chip, int on);
  197. /* called from trigger (START/STOP) */
  198. void (*enable_transfer)(struct atiixp *chip, int on);
  199. /* called from trigger (STOP only) */
  200. void (*flush_dma)(struct atiixp *chip);
  201. };
  202. /*
  203. * DMA stream
  204. */
  205. struct atiixp_dma {
  206. const struct atiixp_dma_ops *ops;
  207. struct snd_dma_buffer desc_buf;
  208. struct snd_pcm_substream *substream; /* assigned PCM substream */
  209. unsigned int buf_addr, buf_bytes; /* DMA buffer address, bytes */
  210. unsigned int period_bytes, periods;
  211. int opened;
  212. int running;
  213. int suspended;
  214. int pcm_open_flag;
  215. int ac97_pcm_type; /* index # of ac97_pcm to access, -1 = not used */
  216. unsigned int saved_curptr;
  217. };
  218. /*
  219. * ATI IXP chip
  220. */
  221. struct atiixp {
  222. struct snd_card *card;
  223. struct pci_dev *pci;
  224. unsigned long addr;
  225. void __iomem *remap_addr;
  226. int irq;
  227. struct snd_ac97_bus *ac97_bus;
  228. struct snd_ac97 *ac97[NUM_ATI_CODECS];
  229. spinlock_t reg_lock;
  230. struct atiixp_dma dmas[NUM_ATI_DMAS];
  231. struct ac97_pcm *pcms[NUM_ATI_PCMS];
  232. struct snd_pcm *pcmdevs[NUM_ATI_PCMDEVS];
  233. int max_channels; /* max. channels for PCM out */
  234. unsigned int codec_not_ready_bits; /* for codec detection */
  235. int spdif_over_aclink; /* passed from the module option */
  236. struct semaphore open_mutex; /* playback open mutex */
  237. };
  238. /*
  239. */
  240. static struct pci_device_id snd_atiixp_ids[] = {
  241. { 0x1002, 0x4341, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 }, /* SB200 */
  242. { 0x1002, 0x4361, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 }, /* SB300 */
  243. { 0x1002, 0x4370, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 }, /* SB400 */
  244. { 0, }
  245. };
  246. MODULE_DEVICE_TABLE(pci, snd_atiixp_ids);
  247. /*
  248. * lowlevel functions
  249. */
  250. /*
  251. * update the bits of the given register.
  252. * return 1 if the bits changed.
  253. */
  254. static int snd_atiixp_update_bits(struct atiixp *chip, unsigned int reg,
  255. unsigned int mask, unsigned int value)
  256. {
  257. void __iomem *addr = chip->remap_addr + reg;
  258. unsigned int data, old_data;
  259. old_data = data = readl(addr);
  260. data &= ~mask;
  261. data |= value;
  262. if (old_data == data)
  263. return 0;
  264. writel(data, addr);
  265. return 1;
  266. }
  267. /*
  268. * macros for easy use
  269. */
  270. #define atiixp_write(chip,reg,value) \
  271. writel(value, chip->remap_addr + ATI_REG_##reg)
  272. #define atiixp_read(chip,reg) \
  273. readl(chip->remap_addr + ATI_REG_##reg)
  274. #define atiixp_update(chip,reg,mask,val) \
  275. snd_atiixp_update_bits(chip, ATI_REG_##reg, mask, val)
  276. /*
  277. * handling DMA packets
  278. *
  279. * we allocate a linear buffer for the DMA, and split it to each packet.
  280. * in a future version, a scatter-gather buffer should be implemented.
  281. */
  282. #define ATI_DESC_LIST_SIZE \
  283. PAGE_ALIGN(ATI_MAX_DESCRIPTORS * sizeof(struct atiixp_dma_desc))
  284. /*
  285. * build packets ring for the given buffer size.
  286. *
  287. * IXP handles the buffer descriptors, which are connected as a linked
  288. * list. although we can change the list dynamically, in this version,
  289. * a static RING of buffer descriptors is used.
  290. *
  291. * the ring is built in this function, and is set up to the hardware.
  292. */
  293. static int atiixp_build_dma_packets(struct atiixp *chip, struct atiixp_dma *dma,
  294. struct snd_pcm_substream *substream,
  295. unsigned int periods,
  296. unsigned int period_bytes)
  297. {
  298. unsigned int i;
  299. u32 addr, desc_addr;
  300. unsigned long flags;
  301. if (periods > ATI_MAX_DESCRIPTORS)
  302. return -ENOMEM;
  303. if (dma->desc_buf.area == NULL) {
  304. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  305. snd_dma_pci_data(chip->pci),
  306. ATI_DESC_LIST_SIZE,
  307. &dma->desc_buf) < 0)
  308. return -ENOMEM;
  309. dma->period_bytes = dma->periods = 0; /* clear */
  310. }
  311. if (dma->periods == periods && dma->period_bytes == period_bytes)
  312. return 0;
  313. /* reset DMA before changing the descriptor table */
  314. spin_lock_irqsave(&chip->reg_lock, flags);
  315. writel(0, chip->remap_addr + dma->ops->llp_offset);
  316. dma->ops->enable_dma(chip, 0);
  317. dma->ops->enable_dma(chip, 1);
  318. spin_unlock_irqrestore(&chip->reg_lock, flags);
  319. /* fill the entries */
  320. addr = (u32)substream->runtime->dma_addr;
  321. desc_addr = (u32)dma->desc_buf.addr;
  322. for (i = 0; i < periods; i++) {
  323. struct atiixp_dma_desc *desc;
  324. desc = &((struct atiixp_dma_desc *)dma->desc_buf.area)[i];
  325. desc->addr = cpu_to_le32(addr);
  326. desc->status = 0;
  327. desc->size = period_bytes >> 2; /* in dwords */
  328. desc_addr += sizeof(struct atiixp_dma_desc);
  329. if (i == periods - 1)
  330. desc->next = cpu_to_le32((u32)dma->desc_buf.addr);
  331. else
  332. desc->next = cpu_to_le32(desc_addr);
  333. addr += period_bytes;
  334. }
  335. writel((u32)dma->desc_buf.addr | ATI_REG_LINKPTR_EN,
  336. chip->remap_addr + dma->ops->llp_offset);
  337. dma->period_bytes = period_bytes;
  338. dma->periods = periods;
  339. return 0;
  340. }
  341. /*
  342. * remove the ring buffer and release it if assigned
  343. */
  344. static void atiixp_clear_dma_packets(struct atiixp *chip, struct atiixp_dma *dma,
  345. struct snd_pcm_substream *substream)
  346. {
  347. if (dma->desc_buf.area) {
  348. writel(0, chip->remap_addr + dma->ops->llp_offset);
  349. snd_dma_free_pages(&dma->desc_buf);
  350. dma->desc_buf.area = NULL;
  351. }
  352. }
  353. /*
  354. * AC97 interface
  355. */
  356. static int snd_atiixp_acquire_codec(struct atiixp *chip)
  357. {
  358. int timeout = 1000;
  359. while (atiixp_read(chip, PHYS_OUT_ADDR) & ATI_REG_PHYS_OUT_ADDR_EN) {
  360. if (! timeout--) {
  361. snd_printk(KERN_WARNING "atiixp: codec acquire timeout\n");
  362. return -EBUSY;
  363. }
  364. udelay(1);
  365. }
  366. return 0;
  367. }
  368. static unsigned short snd_atiixp_codec_read(struct atiixp *chip, unsigned short codec, unsigned short reg)
  369. {
  370. unsigned int data;
  371. int timeout;
  372. if (snd_atiixp_acquire_codec(chip) < 0)
  373. return 0xffff;
  374. data = (reg << ATI_REG_PHYS_OUT_ADDR_SHIFT) |
  375. ATI_REG_PHYS_OUT_ADDR_EN |
  376. ATI_REG_PHYS_OUT_RW |
  377. codec;
  378. atiixp_write(chip, PHYS_OUT_ADDR, data);
  379. if (snd_atiixp_acquire_codec(chip) < 0)
  380. return 0xffff;
  381. timeout = 1000;
  382. do {
  383. data = atiixp_read(chip, PHYS_IN_ADDR);
  384. if (data & ATI_REG_PHYS_IN_READ_FLAG)
  385. return data >> ATI_REG_PHYS_IN_DATA_SHIFT;
  386. udelay(1);
  387. } while (--timeout);
  388. /* time out may happen during reset */
  389. if (reg < 0x7c)
  390. snd_printk(KERN_WARNING "atiixp: codec read timeout (reg %x)\n", reg);
  391. return 0xffff;
  392. }
  393. static void snd_atiixp_codec_write(struct atiixp *chip, unsigned short codec,
  394. unsigned short reg, unsigned short val)
  395. {
  396. unsigned int data;
  397. if (snd_atiixp_acquire_codec(chip) < 0)
  398. return;
  399. data = ((unsigned int)val << ATI_REG_PHYS_OUT_DATA_SHIFT) |
  400. ((unsigned int)reg << ATI_REG_PHYS_OUT_ADDR_SHIFT) |
  401. ATI_REG_PHYS_OUT_ADDR_EN | codec;
  402. atiixp_write(chip, PHYS_OUT_ADDR, data);
  403. }
  404. static unsigned short snd_atiixp_ac97_read(struct snd_ac97 *ac97,
  405. unsigned short reg)
  406. {
  407. struct atiixp *chip = ac97->private_data;
  408. return snd_atiixp_codec_read(chip, ac97->num, reg);
  409. }
  410. static void snd_atiixp_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
  411. unsigned short val)
  412. {
  413. struct atiixp *chip = ac97->private_data;
  414. snd_atiixp_codec_write(chip, ac97->num, reg, val);
  415. }
  416. /*
  417. * reset AC link
  418. */
  419. static int snd_atiixp_aclink_reset(struct atiixp *chip)
  420. {
  421. int timeout;
  422. /* reset powerdoewn */
  423. if (atiixp_update(chip, CMD, ATI_REG_CMD_POWERDOWN, 0))
  424. udelay(10);
  425. /* perform a software reset */
  426. atiixp_update(chip, CMD, ATI_REG_CMD_AC_SOFT_RESET, ATI_REG_CMD_AC_SOFT_RESET);
  427. atiixp_read(chip, CMD);
  428. udelay(10);
  429. atiixp_update(chip, CMD, ATI_REG_CMD_AC_SOFT_RESET, 0);
  430. timeout = 10;
  431. while (! (atiixp_read(chip, CMD) & ATI_REG_CMD_ACLINK_ACTIVE)) {
  432. /* do a hard reset */
  433. atiixp_update(chip, CMD, ATI_REG_CMD_AC_SYNC|ATI_REG_CMD_AC_RESET,
  434. ATI_REG_CMD_AC_SYNC);
  435. atiixp_read(chip, CMD);
  436. mdelay(1);
  437. atiixp_update(chip, CMD, ATI_REG_CMD_AC_RESET, ATI_REG_CMD_AC_RESET);
  438. if (--timeout) {
  439. snd_printk(KERN_ERR "atiixp: codec reset timeout\n");
  440. break;
  441. }
  442. }
  443. /* deassert RESET and assert SYNC to make sure */
  444. atiixp_update(chip, CMD, ATI_REG_CMD_AC_SYNC|ATI_REG_CMD_AC_RESET,
  445. ATI_REG_CMD_AC_SYNC|ATI_REG_CMD_AC_RESET);
  446. return 0;
  447. }
  448. #ifdef CONFIG_PM
  449. static int snd_atiixp_aclink_down(struct atiixp *chip)
  450. {
  451. // if (atiixp_read(chip, MODEM_MIRROR) & 0x1) /* modem running, too? */
  452. // return -EBUSY;
  453. atiixp_update(chip, CMD,
  454. ATI_REG_CMD_POWERDOWN | ATI_REG_CMD_AC_RESET,
  455. ATI_REG_CMD_POWERDOWN);
  456. return 0;
  457. }
  458. #endif
  459. /*
  460. * auto-detection of codecs
  461. *
  462. * the IXP chip can generate interrupts for the non-existing codecs.
  463. * NEW_FRAME interrupt is used to make sure that the interrupt is generated
  464. * even if all three codecs are connected.
  465. */
  466. #define ALL_CODEC_NOT_READY \
  467. (ATI_REG_ISR_CODEC0_NOT_READY |\
  468. ATI_REG_ISR_CODEC1_NOT_READY |\
  469. ATI_REG_ISR_CODEC2_NOT_READY)
  470. #define CODEC_CHECK_BITS (ALL_CODEC_NOT_READY|ATI_REG_ISR_NEW_FRAME)
  471. static int snd_atiixp_codec_detect(struct atiixp *chip)
  472. {
  473. int timeout;
  474. chip->codec_not_ready_bits = 0;
  475. atiixp_write(chip, IER, CODEC_CHECK_BITS);
  476. /* wait for the interrupts */
  477. timeout = 50;
  478. while (timeout-- > 0) {
  479. mdelay(1);
  480. if (chip->codec_not_ready_bits)
  481. break;
  482. }
  483. atiixp_write(chip, IER, 0); /* disable irqs */
  484. if ((chip->codec_not_ready_bits & ALL_CODEC_NOT_READY) == ALL_CODEC_NOT_READY) {
  485. snd_printk(KERN_ERR "atiixp: no codec detected!\n");
  486. return -ENXIO;
  487. }
  488. return 0;
  489. }
  490. /*
  491. * enable DMA and irqs
  492. */
  493. static int snd_atiixp_chip_start(struct atiixp *chip)
  494. {
  495. unsigned int reg;
  496. /* set up spdif, enable burst mode */
  497. reg = atiixp_read(chip, CMD);
  498. reg |= 0x02 << ATI_REG_CMD_SPDF_THRESHOLD_SHIFT;
  499. reg |= ATI_REG_CMD_BURST_EN;
  500. atiixp_write(chip, CMD, reg);
  501. reg = atiixp_read(chip, SPDF_CMD);
  502. reg &= ~(ATI_REG_SPDF_CMD_LFSR|ATI_REG_SPDF_CMD_SINGLE_CH);
  503. atiixp_write(chip, SPDF_CMD, reg);
  504. /* clear all interrupt source */
  505. atiixp_write(chip, ISR, 0xffffffff);
  506. /* enable irqs */
  507. atiixp_write(chip, IER,
  508. ATI_REG_IER_IO_STATUS_EN |
  509. ATI_REG_IER_IN_XRUN_EN |
  510. ATI_REG_IER_OUT_XRUN_EN |
  511. ATI_REG_IER_SPDF_XRUN_EN |
  512. ATI_REG_IER_SPDF_STATUS_EN);
  513. return 0;
  514. }
  515. /*
  516. * disable DMA and IRQs
  517. */
  518. static int snd_atiixp_chip_stop(struct atiixp *chip)
  519. {
  520. /* clear interrupt source */
  521. atiixp_write(chip, ISR, atiixp_read(chip, ISR));
  522. /* disable irqs */
  523. atiixp_write(chip, IER, 0);
  524. return 0;
  525. }
  526. /*
  527. * PCM section
  528. */
  529. /*
  530. * pointer callback simplly reads XXX_DMA_DT_CUR register as the current
  531. * position. when SG-buffer is implemented, the offset must be calculated
  532. * correctly...
  533. */
  534. static snd_pcm_uframes_t snd_atiixp_pcm_pointer(struct snd_pcm_substream *substream)
  535. {
  536. struct atiixp *chip = snd_pcm_substream_chip(substream);
  537. struct snd_pcm_runtime *runtime = substream->runtime;
  538. struct atiixp_dma *dma = runtime->private_data;
  539. unsigned int curptr;
  540. int timeout = 1000;
  541. while (timeout--) {
  542. curptr = readl(chip->remap_addr + dma->ops->dt_cur);
  543. if (curptr < dma->buf_addr)
  544. continue;
  545. curptr -= dma->buf_addr;
  546. if (curptr >= dma->buf_bytes)
  547. continue;
  548. return bytes_to_frames(runtime, curptr);
  549. }
  550. snd_printd("atiixp: invalid DMA pointer read 0x%x (buf=%x)\n",
  551. readl(chip->remap_addr + dma->ops->dt_cur), dma->buf_addr);
  552. return 0;
  553. }
  554. /*
  555. * XRUN detected, and stop the PCM substream
  556. */
  557. static void snd_atiixp_xrun_dma(struct atiixp *chip, struct atiixp_dma *dma)
  558. {
  559. if (! dma->substream || ! dma->running)
  560. return;
  561. snd_printdd("atiixp: XRUN detected (DMA %d)\n", dma->ops->type);
  562. snd_pcm_stop(dma->substream, SNDRV_PCM_STATE_XRUN);
  563. }
  564. /*
  565. * the period ack. update the substream.
  566. */
  567. static void snd_atiixp_update_dma(struct atiixp *chip, struct atiixp_dma *dma)
  568. {
  569. if (! dma->substream || ! dma->running)
  570. return;
  571. snd_pcm_period_elapsed(dma->substream);
  572. }
  573. /* set BUS_BUSY interrupt bit if any DMA is running */
  574. /* call with spinlock held */
  575. static void snd_atiixp_check_bus_busy(struct atiixp *chip)
  576. {
  577. unsigned int bus_busy;
  578. if (atiixp_read(chip, CMD) & (ATI_REG_CMD_SEND_EN |
  579. ATI_REG_CMD_RECEIVE_EN |
  580. ATI_REG_CMD_SPDF_OUT_EN))
  581. bus_busy = ATI_REG_IER_SET_BUS_BUSY;
  582. else
  583. bus_busy = 0;
  584. atiixp_update(chip, IER, ATI_REG_IER_SET_BUS_BUSY, bus_busy);
  585. }
  586. /* common trigger callback
  587. * calling the lowlevel callbacks in it
  588. */
  589. static int snd_atiixp_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  590. {
  591. struct atiixp *chip = snd_pcm_substream_chip(substream);
  592. struct atiixp_dma *dma = substream->runtime->private_data;
  593. int err = 0;
  594. snd_assert(dma->ops->enable_transfer && dma->ops->flush_dma, return -EINVAL);
  595. spin_lock(&chip->reg_lock);
  596. switch (cmd) {
  597. case SNDRV_PCM_TRIGGER_START:
  598. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  599. case SNDRV_PCM_TRIGGER_RESUME:
  600. dma->ops->enable_transfer(chip, 1);
  601. dma->running = 1;
  602. dma->suspended = 0;
  603. break;
  604. case SNDRV_PCM_TRIGGER_STOP:
  605. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  606. case SNDRV_PCM_TRIGGER_SUSPEND:
  607. dma->ops->enable_transfer(chip, 0);
  608. dma->running = 0;
  609. dma->suspended = cmd == SNDRV_PCM_TRIGGER_SUSPEND;
  610. break;
  611. default:
  612. err = -EINVAL;
  613. break;
  614. }
  615. if (! err) {
  616. snd_atiixp_check_bus_busy(chip);
  617. if (cmd == SNDRV_PCM_TRIGGER_STOP) {
  618. dma->ops->flush_dma(chip);
  619. snd_atiixp_check_bus_busy(chip);
  620. }
  621. }
  622. spin_unlock(&chip->reg_lock);
  623. return err;
  624. }
  625. /*
  626. * lowlevel callbacks for each DMA type
  627. *
  628. * every callback is supposed to be called in chip->reg_lock spinlock
  629. */
  630. /* flush FIFO of analog OUT DMA */
  631. static void atiixp_out_flush_dma(struct atiixp *chip)
  632. {
  633. atiixp_write(chip, FIFO_FLUSH, ATI_REG_FIFO_OUT_FLUSH);
  634. }
  635. /* enable/disable analog OUT DMA */
  636. static void atiixp_out_enable_dma(struct atiixp *chip, int on)
  637. {
  638. unsigned int data;
  639. data = atiixp_read(chip, CMD);
  640. if (on) {
  641. if (data & ATI_REG_CMD_OUT_DMA_EN)
  642. return;
  643. atiixp_out_flush_dma(chip);
  644. data |= ATI_REG_CMD_OUT_DMA_EN;
  645. } else
  646. data &= ~ATI_REG_CMD_OUT_DMA_EN;
  647. atiixp_write(chip, CMD, data);
  648. }
  649. /* start/stop transfer over OUT DMA */
  650. static void atiixp_out_enable_transfer(struct atiixp *chip, int on)
  651. {
  652. atiixp_update(chip, CMD, ATI_REG_CMD_SEND_EN,
  653. on ? ATI_REG_CMD_SEND_EN : 0);
  654. }
  655. /* enable/disable analog IN DMA */
  656. static void atiixp_in_enable_dma(struct atiixp *chip, int on)
  657. {
  658. atiixp_update(chip, CMD, ATI_REG_CMD_IN_DMA_EN,
  659. on ? ATI_REG_CMD_IN_DMA_EN : 0);
  660. }
  661. /* start/stop analog IN DMA */
  662. static void atiixp_in_enable_transfer(struct atiixp *chip, int on)
  663. {
  664. if (on) {
  665. unsigned int data = atiixp_read(chip, CMD);
  666. if (! (data & ATI_REG_CMD_RECEIVE_EN)) {
  667. data |= ATI_REG_CMD_RECEIVE_EN;
  668. #if 0 /* FIXME: this causes the endless loop */
  669. /* wait until slot 3/4 are finished */
  670. while ((atiixp_read(chip, COUNTER) &
  671. ATI_REG_COUNTER_SLOT) != 5)
  672. ;
  673. #endif
  674. atiixp_write(chip, CMD, data);
  675. }
  676. } else
  677. atiixp_update(chip, CMD, ATI_REG_CMD_RECEIVE_EN, 0);
  678. }
  679. /* flush FIFO of analog IN DMA */
  680. static void atiixp_in_flush_dma(struct atiixp *chip)
  681. {
  682. atiixp_write(chip, FIFO_FLUSH, ATI_REG_FIFO_IN_FLUSH);
  683. }
  684. /* enable/disable SPDIF OUT DMA */
  685. static void atiixp_spdif_enable_dma(struct atiixp *chip, int on)
  686. {
  687. atiixp_update(chip, CMD, ATI_REG_CMD_SPDF_DMA_EN,
  688. on ? ATI_REG_CMD_SPDF_DMA_EN : 0);
  689. }
  690. /* start/stop SPDIF OUT DMA */
  691. static void atiixp_spdif_enable_transfer(struct atiixp *chip, int on)
  692. {
  693. unsigned int data;
  694. data = atiixp_read(chip, CMD);
  695. if (on)
  696. data |= ATI_REG_CMD_SPDF_OUT_EN;
  697. else
  698. data &= ~ATI_REG_CMD_SPDF_OUT_EN;
  699. atiixp_write(chip, CMD, data);
  700. }
  701. /* flush FIFO of SPDIF OUT DMA */
  702. static void atiixp_spdif_flush_dma(struct atiixp *chip)
  703. {
  704. int timeout;
  705. /* DMA off, transfer on */
  706. atiixp_spdif_enable_dma(chip, 0);
  707. atiixp_spdif_enable_transfer(chip, 1);
  708. timeout = 100;
  709. do {
  710. if (! (atiixp_read(chip, SPDF_DMA_DT_SIZE) & ATI_REG_DMA_FIFO_USED))
  711. break;
  712. udelay(1);
  713. } while (timeout-- > 0);
  714. atiixp_spdif_enable_transfer(chip, 0);
  715. }
  716. /* set up slots and formats for SPDIF OUT */
  717. static int snd_atiixp_spdif_prepare(struct snd_pcm_substream *substream)
  718. {
  719. struct atiixp *chip = snd_pcm_substream_chip(substream);
  720. spin_lock_irq(&chip->reg_lock);
  721. if (chip->spdif_over_aclink) {
  722. unsigned int data;
  723. /* enable slots 10/11 */
  724. atiixp_update(chip, CMD, ATI_REG_CMD_SPDF_CONFIG_MASK,
  725. ATI_REG_CMD_SPDF_CONFIG_01);
  726. data = atiixp_read(chip, OUT_DMA_SLOT) & ~ATI_REG_OUT_DMA_SLOT_MASK;
  727. data |= ATI_REG_OUT_DMA_SLOT_BIT(10) |
  728. ATI_REG_OUT_DMA_SLOT_BIT(11);
  729. data |= 0x04 << ATI_REG_OUT_DMA_THRESHOLD_SHIFT;
  730. atiixp_write(chip, OUT_DMA_SLOT, data);
  731. atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_OUT,
  732. substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE ?
  733. ATI_REG_CMD_INTERLEAVE_OUT : 0);
  734. } else {
  735. atiixp_update(chip, CMD, ATI_REG_CMD_SPDF_CONFIG_MASK, 0);
  736. atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_SPDF, 0);
  737. }
  738. spin_unlock_irq(&chip->reg_lock);
  739. return 0;
  740. }
  741. /* set up slots and formats for analog OUT */
  742. static int snd_atiixp_playback_prepare(struct snd_pcm_substream *substream)
  743. {
  744. struct atiixp *chip = snd_pcm_substream_chip(substream);
  745. unsigned int data;
  746. spin_lock_irq(&chip->reg_lock);
  747. data = atiixp_read(chip, OUT_DMA_SLOT) & ~ATI_REG_OUT_DMA_SLOT_MASK;
  748. switch (substream->runtime->channels) {
  749. case 8:
  750. data |= ATI_REG_OUT_DMA_SLOT_BIT(10) |
  751. ATI_REG_OUT_DMA_SLOT_BIT(11);
  752. /* fallthru */
  753. case 6:
  754. data |= ATI_REG_OUT_DMA_SLOT_BIT(7) |
  755. ATI_REG_OUT_DMA_SLOT_BIT(8);
  756. /* fallthru */
  757. case 4:
  758. data |= ATI_REG_OUT_DMA_SLOT_BIT(6) |
  759. ATI_REG_OUT_DMA_SLOT_BIT(9);
  760. /* fallthru */
  761. default:
  762. data |= ATI_REG_OUT_DMA_SLOT_BIT(3) |
  763. ATI_REG_OUT_DMA_SLOT_BIT(4);
  764. break;
  765. }
  766. /* set output threshold */
  767. data |= 0x04 << ATI_REG_OUT_DMA_THRESHOLD_SHIFT;
  768. atiixp_write(chip, OUT_DMA_SLOT, data);
  769. atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_OUT,
  770. substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE ?
  771. ATI_REG_CMD_INTERLEAVE_OUT : 0);
  772. /*
  773. * enable 6 channel re-ordering bit if needed
  774. */
  775. atiixp_update(chip, 6CH_REORDER, ATI_REG_6CH_REORDER_EN,
  776. substream->runtime->channels >= 6 ? ATI_REG_6CH_REORDER_EN: 0);
  777. spin_unlock_irq(&chip->reg_lock);
  778. return 0;
  779. }
  780. /* set up slots and formats for analog IN */
  781. static int snd_atiixp_capture_prepare(struct snd_pcm_substream *substream)
  782. {
  783. struct atiixp *chip = snd_pcm_substream_chip(substream);
  784. spin_lock_irq(&chip->reg_lock);
  785. atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_IN,
  786. substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE ?
  787. ATI_REG_CMD_INTERLEAVE_IN : 0);
  788. spin_unlock_irq(&chip->reg_lock);
  789. return 0;
  790. }
  791. /*
  792. * hw_params - allocate the buffer and set up buffer descriptors
  793. */
  794. static int snd_atiixp_pcm_hw_params(struct snd_pcm_substream *substream,
  795. struct snd_pcm_hw_params *hw_params)
  796. {
  797. struct atiixp *chip = snd_pcm_substream_chip(substream);
  798. struct atiixp_dma *dma = substream->runtime->private_data;
  799. int err;
  800. err = snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  801. if (err < 0)
  802. return err;
  803. dma->buf_addr = substream->runtime->dma_addr;
  804. dma->buf_bytes = params_buffer_bytes(hw_params);
  805. err = atiixp_build_dma_packets(chip, dma, substream,
  806. params_periods(hw_params),
  807. params_period_bytes(hw_params));
  808. if (err < 0)
  809. return err;
  810. if (dma->ac97_pcm_type >= 0) {
  811. struct ac97_pcm *pcm = chip->pcms[dma->ac97_pcm_type];
  812. /* PCM is bound to AC97 codec(s)
  813. * set up the AC97 codecs
  814. */
  815. if (dma->pcm_open_flag) {
  816. snd_ac97_pcm_close(pcm);
  817. dma->pcm_open_flag = 0;
  818. }
  819. err = snd_ac97_pcm_open(pcm, params_rate(hw_params),
  820. params_channels(hw_params),
  821. pcm->r[0].slots);
  822. if (err >= 0)
  823. dma->pcm_open_flag = 1;
  824. }
  825. return err;
  826. }
  827. static int snd_atiixp_pcm_hw_free(struct snd_pcm_substream *substream)
  828. {
  829. struct atiixp *chip = snd_pcm_substream_chip(substream);
  830. struct atiixp_dma *dma = substream->runtime->private_data;
  831. if (dma->pcm_open_flag) {
  832. struct ac97_pcm *pcm = chip->pcms[dma->ac97_pcm_type];
  833. snd_ac97_pcm_close(pcm);
  834. dma->pcm_open_flag = 0;
  835. }
  836. atiixp_clear_dma_packets(chip, dma, substream);
  837. snd_pcm_lib_free_pages(substream);
  838. return 0;
  839. }
  840. /*
  841. * pcm hardware definition, identical for all DMA types
  842. */
  843. static struct snd_pcm_hardware snd_atiixp_pcm_hw =
  844. {
  845. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  846. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  847. SNDRV_PCM_INFO_PAUSE |
  848. SNDRV_PCM_INFO_RESUME |
  849. SNDRV_PCM_INFO_MMAP_VALID),
  850. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
  851. .rates = SNDRV_PCM_RATE_48000,
  852. .rate_min = 48000,
  853. .rate_max = 48000,
  854. .channels_min = 2,
  855. .channels_max = 2,
  856. .buffer_bytes_max = 256 * 1024,
  857. .period_bytes_min = 32,
  858. .period_bytes_max = 128 * 1024,
  859. .periods_min = 2,
  860. .periods_max = ATI_MAX_DESCRIPTORS,
  861. };
  862. static int snd_atiixp_pcm_open(struct snd_pcm_substream *substream,
  863. struct atiixp_dma *dma, int pcm_type)
  864. {
  865. struct atiixp *chip = snd_pcm_substream_chip(substream);
  866. struct snd_pcm_runtime *runtime = substream->runtime;
  867. int err;
  868. snd_assert(dma->ops && dma->ops->enable_dma, return -EINVAL);
  869. if (dma->opened)
  870. return -EBUSY;
  871. dma->substream = substream;
  872. runtime->hw = snd_atiixp_pcm_hw;
  873. dma->ac97_pcm_type = pcm_type;
  874. if (pcm_type >= 0) {
  875. runtime->hw.rates = chip->pcms[pcm_type]->rates;
  876. snd_pcm_limit_hw_rates(runtime);
  877. } else {
  878. /* direct SPDIF */
  879. runtime->hw.formats = SNDRV_PCM_FMTBIT_IEC958_SUBFRAME_LE;
  880. }
  881. if ((err = snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS)) < 0)
  882. return err;
  883. runtime->private_data = dma;
  884. /* enable DMA bits */
  885. spin_lock_irq(&chip->reg_lock);
  886. dma->ops->enable_dma(chip, 1);
  887. spin_unlock_irq(&chip->reg_lock);
  888. dma->opened = 1;
  889. return 0;
  890. }
  891. static int snd_atiixp_pcm_close(struct snd_pcm_substream *substream,
  892. struct atiixp_dma *dma)
  893. {
  894. struct atiixp *chip = snd_pcm_substream_chip(substream);
  895. /* disable DMA bits */
  896. snd_assert(dma->ops && dma->ops->enable_dma, return -EINVAL);
  897. spin_lock_irq(&chip->reg_lock);
  898. dma->ops->enable_dma(chip, 0);
  899. spin_unlock_irq(&chip->reg_lock);
  900. dma->substream = NULL;
  901. dma->opened = 0;
  902. return 0;
  903. }
  904. /*
  905. */
  906. static int snd_atiixp_playback_open(struct snd_pcm_substream *substream)
  907. {
  908. struct atiixp *chip = snd_pcm_substream_chip(substream);
  909. int err;
  910. down(&chip->open_mutex);
  911. err = snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_PLAYBACK], 0);
  912. up(&chip->open_mutex);
  913. if (err < 0)
  914. return err;
  915. substream->runtime->hw.channels_max = chip->max_channels;
  916. if (chip->max_channels > 2)
  917. /* channels must be even */
  918. snd_pcm_hw_constraint_step(substream->runtime, 0,
  919. SNDRV_PCM_HW_PARAM_CHANNELS, 2);
  920. return 0;
  921. }
  922. static int snd_atiixp_playback_close(struct snd_pcm_substream *substream)
  923. {
  924. struct atiixp *chip = snd_pcm_substream_chip(substream);
  925. int err;
  926. down(&chip->open_mutex);
  927. err = snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_PLAYBACK]);
  928. up(&chip->open_mutex);
  929. return err;
  930. }
  931. static int snd_atiixp_capture_open(struct snd_pcm_substream *substream)
  932. {
  933. struct atiixp *chip = snd_pcm_substream_chip(substream);
  934. return snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_CAPTURE], 1);
  935. }
  936. static int snd_atiixp_capture_close(struct snd_pcm_substream *substream)
  937. {
  938. struct atiixp *chip = snd_pcm_substream_chip(substream);
  939. return snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_CAPTURE]);
  940. }
  941. static int snd_atiixp_spdif_open(struct snd_pcm_substream *substream)
  942. {
  943. struct atiixp *chip = snd_pcm_substream_chip(substream);
  944. int err;
  945. down(&chip->open_mutex);
  946. if (chip->spdif_over_aclink) /* share DMA_PLAYBACK */
  947. err = snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_PLAYBACK], 2);
  948. else
  949. err = snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_SPDIF], -1);
  950. up(&chip->open_mutex);
  951. return err;
  952. }
  953. static int snd_atiixp_spdif_close(struct snd_pcm_substream *substream)
  954. {
  955. struct atiixp *chip = snd_pcm_substream_chip(substream);
  956. int err;
  957. down(&chip->open_mutex);
  958. if (chip->spdif_over_aclink)
  959. err = snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_PLAYBACK]);
  960. else
  961. err = snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_SPDIF]);
  962. up(&chip->open_mutex);
  963. return err;
  964. }
  965. /* AC97 playback */
  966. static struct snd_pcm_ops snd_atiixp_playback_ops = {
  967. .open = snd_atiixp_playback_open,
  968. .close = snd_atiixp_playback_close,
  969. .ioctl = snd_pcm_lib_ioctl,
  970. .hw_params = snd_atiixp_pcm_hw_params,
  971. .hw_free = snd_atiixp_pcm_hw_free,
  972. .prepare = snd_atiixp_playback_prepare,
  973. .trigger = snd_atiixp_pcm_trigger,
  974. .pointer = snd_atiixp_pcm_pointer,
  975. };
  976. /* AC97 capture */
  977. static struct snd_pcm_ops snd_atiixp_capture_ops = {
  978. .open = snd_atiixp_capture_open,
  979. .close = snd_atiixp_capture_close,
  980. .ioctl = snd_pcm_lib_ioctl,
  981. .hw_params = snd_atiixp_pcm_hw_params,
  982. .hw_free = snd_atiixp_pcm_hw_free,
  983. .prepare = snd_atiixp_capture_prepare,
  984. .trigger = snd_atiixp_pcm_trigger,
  985. .pointer = snd_atiixp_pcm_pointer,
  986. };
  987. /* SPDIF playback */
  988. static struct snd_pcm_ops snd_atiixp_spdif_ops = {
  989. .open = snd_atiixp_spdif_open,
  990. .close = snd_atiixp_spdif_close,
  991. .ioctl = snd_pcm_lib_ioctl,
  992. .hw_params = snd_atiixp_pcm_hw_params,
  993. .hw_free = snd_atiixp_pcm_hw_free,
  994. .prepare = snd_atiixp_spdif_prepare,
  995. .trigger = snd_atiixp_pcm_trigger,
  996. .pointer = snd_atiixp_pcm_pointer,
  997. };
  998. static struct ac97_pcm atiixp_pcm_defs[] __devinitdata = {
  999. /* front PCM */
  1000. {
  1001. .exclusive = 1,
  1002. .r = { {
  1003. .slots = (1 << AC97_SLOT_PCM_LEFT) |
  1004. (1 << AC97_SLOT_PCM_RIGHT) |
  1005. (1 << AC97_SLOT_PCM_CENTER) |
  1006. (1 << AC97_SLOT_PCM_SLEFT) |
  1007. (1 << AC97_SLOT_PCM_SRIGHT) |
  1008. (1 << AC97_SLOT_LFE)
  1009. }
  1010. }
  1011. },
  1012. /* PCM IN #1 */
  1013. {
  1014. .stream = 1,
  1015. .exclusive = 1,
  1016. .r = { {
  1017. .slots = (1 << AC97_SLOT_PCM_LEFT) |
  1018. (1 << AC97_SLOT_PCM_RIGHT)
  1019. }
  1020. }
  1021. },
  1022. /* S/PDIF OUT (optional) */
  1023. {
  1024. .exclusive = 1,
  1025. .spdif = 1,
  1026. .r = { {
  1027. .slots = (1 << AC97_SLOT_SPDIF_LEFT2) |
  1028. (1 << AC97_SLOT_SPDIF_RIGHT2)
  1029. }
  1030. }
  1031. },
  1032. };
  1033. static struct atiixp_dma_ops snd_atiixp_playback_dma_ops = {
  1034. .type = ATI_DMA_PLAYBACK,
  1035. .llp_offset = ATI_REG_OUT_DMA_LINKPTR,
  1036. .dt_cur = ATI_REG_OUT_DMA_DT_CUR,
  1037. .enable_dma = atiixp_out_enable_dma,
  1038. .enable_transfer = atiixp_out_enable_transfer,
  1039. .flush_dma = atiixp_out_flush_dma,
  1040. };
  1041. static struct atiixp_dma_ops snd_atiixp_capture_dma_ops = {
  1042. .type = ATI_DMA_CAPTURE,
  1043. .llp_offset = ATI_REG_IN_DMA_LINKPTR,
  1044. .dt_cur = ATI_REG_IN_DMA_DT_CUR,
  1045. .enable_dma = atiixp_in_enable_dma,
  1046. .enable_transfer = atiixp_in_enable_transfer,
  1047. .flush_dma = atiixp_in_flush_dma,
  1048. };
  1049. static struct atiixp_dma_ops snd_atiixp_spdif_dma_ops = {
  1050. .type = ATI_DMA_SPDIF,
  1051. .llp_offset = ATI_REG_SPDF_DMA_LINKPTR,
  1052. .dt_cur = ATI_REG_SPDF_DMA_DT_CUR,
  1053. .enable_dma = atiixp_spdif_enable_dma,
  1054. .enable_transfer = atiixp_spdif_enable_transfer,
  1055. .flush_dma = atiixp_spdif_flush_dma,
  1056. };
  1057. static int __devinit snd_atiixp_pcm_new(struct atiixp *chip)
  1058. {
  1059. struct snd_pcm *pcm;
  1060. struct snd_ac97_bus *pbus = chip->ac97_bus;
  1061. int err, i, num_pcms;
  1062. /* initialize constants */
  1063. chip->dmas[ATI_DMA_PLAYBACK].ops = &snd_atiixp_playback_dma_ops;
  1064. chip->dmas[ATI_DMA_CAPTURE].ops = &snd_atiixp_capture_dma_ops;
  1065. if (! chip->spdif_over_aclink)
  1066. chip->dmas[ATI_DMA_SPDIF].ops = &snd_atiixp_spdif_dma_ops;
  1067. /* assign AC97 pcm */
  1068. if (chip->spdif_over_aclink)
  1069. num_pcms = 3;
  1070. else
  1071. num_pcms = 2;
  1072. err = snd_ac97_pcm_assign(pbus, num_pcms, atiixp_pcm_defs);
  1073. if (err < 0)
  1074. return err;
  1075. for (i = 0; i < num_pcms; i++)
  1076. chip->pcms[i] = &pbus->pcms[i];
  1077. chip->max_channels = 2;
  1078. if (pbus->pcms[ATI_PCM_OUT].r[0].slots & (1 << AC97_SLOT_PCM_SLEFT)) {
  1079. if (pbus->pcms[ATI_PCM_OUT].r[0].slots & (1 << AC97_SLOT_LFE))
  1080. chip->max_channels = 6;
  1081. else
  1082. chip->max_channels = 4;
  1083. }
  1084. /* PCM #0: analog I/O */
  1085. err = snd_pcm_new(chip->card, "ATI IXP AC97",
  1086. ATI_PCMDEV_ANALOG, 1, 1, &pcm);
  1087. if (err < 0)
  1088. return err;
  1089. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_atiixp_playback_ops);
  1090. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_atiixp_capture_ops);
  1091. pcm->private_data = chip;
  1092. strcpy(pcm->name, "ATI IXP AC97");
  1093. chip->pcmdevs[ATI_PCMDEV_ANALOG] = pcm;
  1094. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1095. snd_dma_pci_data(chip->pci),
  1096. 64*1024, 128*1024);
  1097. /* no SPDIF support on codec? */
  1098. if (chip->pcms[ATI_PCM_SPDIF] && ! chip->pcms[ATI_PCM_SPDIF]->rates)
  1099. return 0;
  1100. /* FIXME: non-48k sample rate doesn't work on my test machine with AD1888 */
  1101. if (chip->pcms[ATI_PCM_SPDIF])
  1102. chip->pcms[ATI_PCM_SPDIF]->rates = SNDRV_PCM_RATE_48000;
  1103. /* PCM #1: spdif playback */
  1104. err = snd_pcm_new(chip->card, "ATI IXP IEC958",
  1105. ATI_PCMDEV_DIGITAL, 1, 0, &pcm);
  1106. if (err < 0)
  1107. return err;
  1108. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_atiixp_spdif_ops);
  1109. pcm->private_data = chip;
  1110. if (chip->spdif_over_aclink)
  1111. strcpy(pcm->name, "ATI IXP IEC958 (AC97)");
  1112. else
  1113. strcpy(pcm->name, "ATI IXP IEC958 (Direct)");
  1114. chip->pcmdevs[ATI_PCMDEV_DIGITAL] = pcm;
  1115. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1116. snd_dma_pci_data(chip->pci),
  1117. 64*1024, 128*1024);
  1118. /* pre-select AC97 SPDIF slots 10/11 */
  1119. for (i = 0; i < NUM_ATI_CODECS; i++) {
  1120. if (chip->ac97[i])
  1121. snd_ac97_update_bits(chip->ac97[i],
  1122. AC97_EXTENDED_STATUS,
  1123. 0x03 << 4, 0x03 << 4);
  1124. }
  1125. return 0;
  1126. }
  1127. /*
  1128. * interrupt handler
  1129. */
  1130. static irqreturn_t snd_atiixp_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  1131. {
  1132. struct atiixp *chip = dev_id;
  1133. unsigned int status;
  1134. status = atiixp_read(chip, ISR);
  1135. if (! status)
  1136. return IRQ_NONE;
  1137. /* process audio DMA */
  1138. if (status & ATI_REG_ISR_OUT_XRUN)
  1139. snd_atiixp_xrun_dma(chip, &chip->dmas[ATI_DMA_PLAYBACK]);
  1140. else if (status & ATI_REG_ISR_OUT_STATUS)
  1141. snd_atiixp_update_dma(chip, &chip->dmas[ATI_DMA_PLAYBACK]);
  1142. if (status & ATI_REG_ISR_IN_XRUN)
  1143. snd_atiixp_xrun_dma(chip, &chip->dmas[ATI_DMA_CAPTURE]);
  1144. else if (status & ATI_REG_ISR_IN_STATUS)
  1145. snd_atiixp_update_dma(chip, &chip->dmas[ATI_DMA_CAPTURE]);
  1146. if (! chip->spdif_over_aclink) {
  1147. if (status & ATI_REG_ISR_SPDF_XRUN)
  1148. snd_atiixp_xrun_dma(chip, &chip->dmas[ATI_DMA_SPDIF]);
  1149. else if (status & ATI_REG_ISR_SPDF_STATUS)
  1150. snd_atiixp_update_dma(chip, &chip->dmas[ATI_DMA_SPDIF]);
  1151. }
  1152. /* for codec detection */
  1153. if (status & CODEC_CHECK_BITS) {
  1154. unsigned int detected;
  1155. detected = status & CODEC_CHECK_BITS;
  1156. spin_lock(&chip->reg_lock);
  1157. chip->codec_not_ready_bits |= detected;
  1158. atiixp_update(chip, IER, detected, 0); /* disable the detected irqs */
  1159. spin_unlock(&chip->reg_lock);
  1160. }
  1161. /* ack */
  1162. atiixp_write(chip, ISR, status);
  1163. return IRQ_HANDLED;
  1164. }
  1165. /*
  1166. * ac97 mixer section
  1167. */
  1168. static struct ac97_quirk ac97_quirks[] __devinitdata = {
  1169. {
  1170. .subvendor = 0x103c,
  1171. .subdevice = 0x006b,
  1172. .name = "HP Pavilion ZV5030US",
  1173. .type = AC97_TUNE_MUTE_LED
  1174. },
  1175. {
  1176. .subvendor = 0x103c,
  1177. .subdevice = 0x308b,
  1178. .name = "HP nx6125",
  1179. .type = AC97_TUNE_MUTE_LED
  1180. },
  1181. { } /* terminator */
  1182. };
  1183. static int __devinit snd_atiixp_mixer_new(struct atiixp *chip, int clock,
  1184. const char *quirk_override)
  1185. {
  1186. struct snd_ac97_bus *pbus;
  1187. struct snd_ac97_template ac97;
  1188. int i, err;
  1189. int codec_count;
  1190. static struct snd_ac97_bus_ops ops = {
  1191. .write = snd_atiixp_ac97_write,
  1192. .read = snd_atiixp_ac97_read,
  1193. };
  1194. static unsigned int codec_skip[NUM_ATI_CODECS] = {
  1195. ATI_REG_ISR_CODEC0_NOT_READY,
  1196. ATI_REG_ISR_CODEC1_NOT_READY,
  1197. ATI_REG_ISR_CODEC2_NOT_READY,
  1198. };
  1199. if (snd_atiixp_codec_detect(chip) < 0)
  1200. return -ENXIO;
  1201. if ((err = snd_ac97_bus(chip->card, 0, &ops, chip, &pbus)) < 0)
  1202. return err;
  1203. pbus->clock = clock;
  1204. chip->ac97_bus = pbus;
  1205. codec_count = 0;
  1206. for (i = 0; i < NUM_ATI_CODECS; i++) {
  1207. if (chip->codec_not_ready_bits & codec_skip[i])
  1208. continue;
  1209. memset(&ac97, 0, sizeof(ac97));
  1210. ac97.private_data = chip;
  1211. ac97.pci = chip->pci;
  1212. ac97.num = i;
  1213. ac97.scaps = AC97_SCAP_SKIP_MODEM;
  1214. if (! chip->spdif_over_aclink)
  1215. ac97.scaps |= AC97_SCAP_NO_SPDIF;
  1216. if ((err = snd_ac97_mixer(pbus, &ac97, &chip->ac97[i])) < 0) {
  1217. chip->ac97[i] = NULL; /* to be sure */
  1218. snd_printdd("atiixp: codec %d not available for audio\n", i);
  1219. continue;
  1220. }
  1221. codec_count++;
  1222. }
  1223. if (! codec_count) {
  1224. snd_printk(KERN_ERR "atiixp: no codec available\n");
  1225. return -ENODEV;
  1226. }
  1227. snd_ac97_tune_hardware(chip->ac97[0], ac97_quirks, quirk_override);
  1228. return 0;
  1229. }
  1230. #ifdef CONFIG_PM
  1231. /*
  1232. * power management
  1233. */
  1234. static int snd_atiixp_suspend(struct pci_dev *pci, pm_message_t state)
  1235. {
  1236. struct snd_card *card = pci_get_drvdata(pci);
  1237. struct atiixp *chip = card->private_data;
  1238. int i;
  1239. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1240. for (i = 0; i < NUM_ATI_PCMDEVS; i++)
  1241. if (chip->pcmdevs[i]) {
  1242. struct atiixp_dma *dma = &chip->dmas[i];
  1243. if (dma->substream && dma->running)
  1244. dma->saved_curptr = readl(chip->remap_addr +
  1245. dma->ops->dt_cur);
  1246. snd_pcm_suspend_all(chip->pcmdevs[i]);
  1247. }
  1248. for (i = 0; i < NUM_ATI_CODECS; i++)
  1249. snd_ac97_suspend(chip->ac97[i]);
  1250. snd_atiixp_aclink_down(chip);
  1251. snd_atiixp_chip_stop(chip);
  1252. pci_set_power_state(pci, PCI_D3hot);
  1253. pci_disable_device(pci);
  1254. pci_save_state(pci);
  1255. return 0;
  1256. }
  1257. static int snd_atiixp_resume(struct pci_dev *pci)
  1258. {
  1259. struct snd_card *card = pci_get_drvdata(pci);
  1260. struct atiixp *chip = card->private_data;
  1261. int i;
  1262. pci_restore_state(pci);
  1263. pci_enable_device(pci);
  1264. pci_set_power_state(pci, PCI_D0);
  1265. pci_set_master(pci);
  1266. snd_atiixp_aclink_reset(chip);
  1267. snd_atiixp_chip_start(chip);
  1268. for (i = 0; i < NUM_ATI_CODECS; i++)
  1269. snd_ac97_resume(chip->ac97[i]);
  1270. for (i = 0; i < NUM_ATI_PCMDEVS; i++)
  1271. if (chip->pcmdevs[i]) {
  1272. struct atiixp_dma *dma = &chip->dmas[i];
  1273. if (dma->substream && dma->suspended) {
  1274. dma->ops->enable_dma(chip, 1);
  1275. dma->substream->ops->prepare(dma->substream);
  1276. writel((u32)dma->desc_buf.addr | ATI_REG_LINKPTR_EN,
  1277. chip->remap_addr + dma->ops->llp_offset);
  1278. writel(dma->saved_curptr, chip->remap_addr +
  1279. dma->ops->dt_cur);
  1280. }
  1281. }
  1282. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1283. return 0;
  1284. }
  1285. #endif /* CONFIG_PM */
  1286. #ifdef CONFIG_PROC_FS
  1287. /*
  1288. * proc interface for register dump
  1289. */
  1290. static void snd_atiixp_proc_read(struct snd_info_entry *entry,
  1291. struct snd_info_buffer *buffer)
  1292. {
  1293. struct atiixp *chip = entry->private_data;
  1294. int i;
  1295. for (i = 0; i < 256; i += 4)
  1296. snd_iprintf(buffer, "%02x: %08x\n", i, readl(chip->remap_addr + i));
  1297. }
  1298. static void __devinit snd_atiixp_proc_init(struct atiixp *chip)
  1299. {
  1300. struct snd_info_entry *entry;
  1301. if (! snd_card_proc_new(chip->card, "atiixp", &entry))
  1302. snd_info_set_text_ops(entry, chip, 1024, snd_atiixp_proc_read);
  1303. }
  1304. #else /* !CONFIG_PROC_FS */
  1305. #define snd_atiixp_proc_init(chip)
  1306. #endif
  1307. /*
  1308. * destructor
  1309. */
  1310. static int snd_atiixp_free(struct atiixp *chip)
  1311. {
  1312. if (chip->irq < 0)
  1313. goto __hw_end;
  1314. snd_atiixp_chip_stop(chip);
  1315. synchronize_irq(chip->irq);
  1316. __hw_end:
  1317. if (chip->irq >= 0)
  1318. free_irq(chip->irq, chip);
  1319. if (chip->remap_addr)
  1320. iounmap(chip->remap_addr);
  1321. pci_release_regions(chip->pci);
  1322. pci_disable_device(chip->pci);
  1323. kfree(chip);
  1324. return 0;
  1325. }
  1326. static int snd_atiixp_dev_free(struct snd_device *device)
  1327. {
  1328. struct atiixp *chip = device->device_data;
  1329. return snd_atiixp_free(chip);
  1330. }
  1331. /*
  1332. * constructor for chip instance
  1333. */
  1334. static int __devinit snd_atiixp_create(struct snd_card *card,
  1335. struct pci_dev *pci,
  1336. struct atiixp **r_chip)
  1337. {
  1338. static struct snd_device_ops ops = {
  1339. .dev_free = snd_atiixp_dev_free,
  1340. };
  1341. struct atiixp *chip;
  1342. int err;
  1343. if ((err = pci_enable_device(pci)) < 0)
  1344. return err;
  1345. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1346. if (chip == NULL) {
  1347. pci_disable_device(pci);
  1348. return -ENOMEM;
  1349. }
  1350. spin_lock_init(&chip->reg_lock);
  1351. init_MUTEX(&chip->open_mutex);
  1352. chip->card = card;
  1353. chip->pci = pci;
  1354. chip->irq = -1;
  1355. if ((err = pci_request_regions(pci, "ATI IXP AC97")) < 0) {
  1356. pci_disable_device(pci);
  1357. kfree(chip);
  1358. return err;
  1359. }
  1360. chip->addr = pci_resource_start(pci, 0);
  1361. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci, 0));
  1362. if (chip->remap_addr == NULL) {
  1363. snd_printk(KERN_ERR "AC'97 space ioremap problem\n");
  1364. snd_atiixp_free(chip);
  1365. return -EIO;
  1366. }
  1367. if (request_irq(pci->irq, snd_atiixp_interrupt, SA_INTERRUPT|SA_SHIRQ,
  1368. card->shortname, chip)) {
  1369. snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
  1370. snd_atiixp_free(chip);
  1371. return -EBUSY;
  1372. }
  1373. chip->irq = pci->irq;
  1374. pci_set_master(pci);
  1375. synchronize_irq(chip->irq);
  1376. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
  1377. snd_atiixp_free(chip);
  1378. return err;
  1379. }
  1380. snd_card_set_dev(card, &pci->dev);
  1381. *r_chip = chip;
  1382. return 0;
  1383. }
  1384. static int __devinit snd_atiixp_probe(struct pci_dev *pci,
  1385. const struct pci_device_id *pci_id)
  1386. {
  1387. struct snd_card *card;
  1388. struct atiixp *chip;
  1389. unsigned char revision;
  1390. int err;
  1391. card = snd_card_new(index, id, THIS_MODULE, 0);
  1392. if (card == NULL)
  1393. return -ENOMEM;
  1394. pci_read_config_byte(pci, PCI_REVISION_ID, &revision);
  1395. strcpy(card->driver, spdif_aclink ? "ATIIXP" : "ATIIXP-SPDMA");
  1396. strcpy(card->shortname, "ATI IXP");
  1397. if ((err = snd_atiixp_create(card, pci, &chip)) < 0)
  1398. goto __error;
  1399. card->private_data = chip;
  1400. if ((err = snd_atiixp_aclink_reset(chip)) < 0)
  1401. goto __error;
  1402. chip->spdif_over_aclink = spdif_aclink;
  1403. if ((err = snd_atiixp_mixer_new(chip, ac97_clock, ac97_quirk)) < 0)
  1404. goto __error;
  1405. if ((err = snd_atiixp_pcm_new(chip)) < 0)
  1406. goto __error;
  1407. snd_atiixp_proc_init(chip);
  1408. snd_atiixp_chip_start(chip);
  1409. snprintf(card->longname, sizeof(card->longname),
  1410. "%s rev %x with %s at %#lx, irq %i", card->shortname, revision,
  1411. chip->ac97[0] ? snd_ac97_get_short_name(chip->ac97[0]) : "?",
  1412. chip->addr, chip->irq);
  1413. if ((err = snd_card_register(card)) < 0)
  1414. goto __error;
  1415. pci_set_drvdata(pci, card);
  1416. return 0;
  1417. __error:
  1418. snd_card_free(card);
  1419. return err;
  1420. }
  1421. static void __devexit snd_atiixp_remove(struct pci_dev *pci)
  1422. {
  1423. snd_card_free(pci_get_drvdata(pci));
  1424. pci_set_drvdata(pci, NULL);
  1425. }
  1426. static struct pci_driver driver = {
  1427. .name = "ATI IXP AC97 controller",
  1428. .id_table = snd_atiixp_ids,
  1429. .probe = snd_atiixp_probe,
  1430. .remove = __devexit_p(snd_atiixp_remove),
  1431. #ifdef CONFIG_PM
  1432. .suspend = snd_atiixp_suspend,
  1433. .resume = snd_atiixp_resume,
  1434. #endif
  1435. };
  1436. static int __init alsa_card_atiixp_init(void)
  1437. {
  1438. return pci_register_driver(&driver);
  1439. }
  1440. static void __exit alsa_card_atiixp_exit(void)
  1441. {
  1442. pci_unregister_driver(&driver);
  1443. }
  1444. module_init(alsa_card_atiixp_init)
  1445. module_exit(alsa_card_atiixp_exit)