8010.h 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737
  1. /*
  2. **********************************************************************
  3. * 8010.h
  4. * Copyright 1999-2001 Creative Labs, Inc.
  5. *
  6. **********************************************************************
  7. *
  8. * Date Author Summary of changes
  9. * ---- ------ ------------------
  10. * October 20, 1999 Bertrand Lee base code release
  11. * November 2, 1999 Alan Cox Cleaned of 8bit chars, DOS
  12. * line endings
  13. * December 8, 1999 Jon Taylor Added lots of new register info
  14. * May 16, 2001 Daniel Bertrand Added unofficial DBG register info
  15. * Oct-Nov 2001 D.B. Added unofficial Audigy registers
  16. *
  17. **********************************************************************
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License as
  21. * published by the Free Software Foundation; either version 2 of
  22. * the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public
  30. * License along with this program; if not, write to the Free
  31. * Software Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139,
  32. * USA.
  33. *
  34. *
  35. **********************************************************************
  36. */
  37. #ifndef _8010_H
  38. #define _8010_H
  39. #include <linux/types.h>
  40. // Driver version:
  41. #define MAJOR_VER 0
  42. #define MINOR_VER 20
  43. #define DRIVER_VERSION "0.20a"
  44. // Audigy specify registers are prefixed with 'A_'
  45. /************************************************************************************************/
  46. /* PCI function 0 registers, address = <val> + PCIBASE0 */
  47. /************************************************************************************************/
  48. #define PTR 0x00 /* Indexed register set pointer register */
  49. /* NOTE: The CHANNELNUM and ADDRESS words can */
  50. /* be modified independently of each other. */
  51. #define PTR_CHANNELNUM_MASK 0x0000003f /* For each per-channel register, indicates the */
  52. /* channel number of the register to be */
  53. /* accessed. For non per-channel registers the */
  54. /* value should be set to zero. */
  55. #define PTR_ADDRESS_MASK 0x07ff0000 /* Register index */
  56. #define DATA 0x04 /* Indexed register set data register */
  57. #define IPR 0x08 /* Global interrupt pending register */
  58. /* Clear pending interrupts by writing a 1 to */
  59. /* the relevant bits and zero to the other bits */
  60. /* The next two interrupts are for the midi port on the Audigy Drive (A_MPU1) */
  61. #define A_IPR_MIDITRANSBUFEMPTY2 0x10000000 /* MIDI UART transmit buffer empty */
  62. #define A_IPR_MIDIRECVBUFEMPTY2 0x08000000 /* MIDI UART receive buffer empty */
  63. #define IPR_SAMPLERATETRACKER 0x01000000 /* Sample rate tracker lock status change */
  64. #define IPR_FXDSP 0x00800000 /* Enable FX DSP interrupts */
  65. #define IPR_FORCEINT 0x00400000 /* Force Sound Blaster interrupt */
  66. #define IPR_PCIERROR 0x00200000 /* PCI bus error */
  67. #define IPR_VOLINCR 0x00100000 /* Volume increment button pressed */
  68. #define IPR_VOLDECR 0x00080000 /* Volume decrement button pressed */
  69. #define IPR_MUTE 0x00040000 /* Mute button pressed */
  70. #define IPR_MICBUFFULL 0x00020000 /* Microphone buffer full */
  71. #define IPR_MICBUFHALFFULL 0x00010000 /* Microphone buffer half full */
  72. #define IPR_ADCBUFFULL 0x00008000 /* ADC buffer full */
  73. #define IPR_ADCBUFHALFFULL 0x00004000 /* ADC buffer half full */
  74. #define IPR_EFXBUFFULL 0x00002000 /* Effects buffer full */
  75. #define IPR_EFXBUFHALFFULL 0x00001000 /* Effects buffer half full */
  76. #define IPR_GPSPDIFSTATUSCHANGE 0x00000800 /* GPSPDIF channel status change */
  77. #define IPR_CDROMSTATUSCHANGE 0x00000400 /* CD-ROM channel status change */
  78. #define IPR_INTERVALTIMER 0x00000200 /* Interval timer terminal count */
  79. #define IPR_MIDITRANSBUFEMPTY 0x00000100 /* MIDI UART transmit buffer empty */
  80. #define IPR_MIDIRECVBUFEMPTY 0x00000080 /* MIDI UART receive buffer empty */
  81. #define IPR_CHANNELLOOP 0x00000040 /* One or more channel loop interrupts pending */
  82. #define IPR_CHANNELNUMBERMASK 0x0000003f /* When IPR_CHANNELLOOP is set, indicates the */
  83. /* Highest set channel in CLIPL or CLIPH. When */
  84. /* IP is written with CL set, the bit in CLIPL */
  85. /* or CLIPH corresponding to the CIN value */
  86. /* written will be cleared. */
  87. #define A_IPR_MIDITRANSBUFEMPTY1 IPR_MIDITRANSBUFEMPTY /* MIDI UART transmit buffer empty */
  88. #define A_IPR_MIDIRECVBUFEMPTY1 IPR_MIDIRECVBUFEMPTY /* MIDI UART receive buffer empty */
  89. #define INTE 0x0c /* Interrupt enable register */
  90. #define INTE_VIRTUALSB_MASK 0xc0000000 /* Virtual Soundblaster I/O port capture */
  91. #define INTE_VIRTUALSB_220 0x00000000 /* Capture at I/O base address 0x220-0x22f */
  92. #define INTE_VIRTUALSB_240 0x40000000 /* Capture at I/O base address 0x240 */
  93. #define INTE_VIRTUALSB_260 0x80000000 /* Capture at I/O base address 0x260 */
  94. #define INTE_VIRTUALSB_280 0xc0000000 /* Capture at I/O base address 0x280 */
  95. #define INTE_VIRTUALMPU_MASK 0x30000000 /* Virtual MPU I/O port capture */
  96. #define INTE_VIRTUALMPU_300 0x00000000 /* Capture at I/O base address 0x300-0x301 */
  97. #define INTE_VIRTUALMPU_310 0x10000000 /* Capture at I/O base address 0x310 */
  98. #define INTE_VIRTUALMPU_320 0x20000000 /* Capture at I/O base address 0x320 */
  99. #define INTE_VIRTUALMPU_330 0x30000000 /* Capture at I/O base address 0x330 */
  100. #define INTE_MASTERDMAENABLE 0x08000000 /* Master DMA emulation at 0x000-0x00f */
  101. #define INTE_SLAVEDMAENABLE 0x04000000 /* Slave DMA emulation at 0x0c0-0x0df */
  102. #define INTE_MASTERPICENABLE 0x02000000 /* Master PIC emulation at 0x020-0x021 */
  103. #define INTE_SLAVEPICENABLE 0x01000000 /* Slave PIC emulation at 0x0a0-0x0a1 */
  104. #define INTE_VSBENABLE 0x00800000 /* Enable virtual Soundblaster */
  105. #define INTE_ADLIBENABLE 0x00400000 /* Enable AdLib emulation at 0x388-0x38b */
  106. #define INTE_MPUENABLE 0x00200000 /* Enable virtual MPU */
  107. #define INTE_FORCEINT 0x00100000 /* Continuously assert INTAN */
  108. #define INTE_MRHANDENABLE 0x00080000 /* Enable the "Mr. Hand" logic */
  109. /* NOTE: There is no reason to use this under */
  110. /* Linux, and it will cause odd hardware */
  111. /* behavior and possibly random segfaults and */
  112. /* lockups if enabled. */
  113. /* The next two interrupts are for the midi port on the Audigy Drive (A_MPU1) */
  114. #define A_INTE_MIDITXENABLE2 0x00020000 /* Enable MIDI transmit-buffer-empty interrupts */
  115. #define A_INTE_MIDIRXENABLE2 0x00010000 /* Enable MIDI receive-buffer-empty interrupts */
  116. #define INTE_SAMPLERATETRACKER 0x00002000 /* Enable sample rate tracker interrupts */
  117. /* NOTE: This bit must always be enabled */
  118. #define INTE_FXDSPENABLE 0x00001000 /* Enable FX DSP interrupts */
  119. #define INTE_PCIERRORENABLE 0x00000800 /* Enable PCI bus error interrupts */
  120. #define INTE_VOLINCRENABLE 0x00000400 /* Enable volume increment button interrupts */
  121. #define INTE_VOLDECRENABLE 0x00000200 /* Enable volume decrement button interrupts */
  122. #define INTE_MUTEENABLE 0x00000100 /* Enable mute button interrupts */
  123. #define INTE_MICBUFENABLE 0x00000080 /* Enable microphone buffer interrupts */
  124. #define INTE_ADCBUFENABLE 0x00000040 /* Enable ADC buffer interrupts */
  125. #define INTE_EFXBUFENABLE 0x00000020 /* Enable Effects buffer interrupts */
  126. #define INTE_GPSPDIFENABLE 0x00000010 /* Enable GPSPDIF status interrupts */
  127. #define INTE_CDSPDIFENABLE 0x00000008 /* Enable CDSPDIF status interrupts */
  128. #define INTE_INTERVALTIMERENB 0x00000004 /* Enable interval timer interrupts */
  129. #define INTE_MIDITXENABLE 0x00000002 /* Enable MIDI transmit-buffer-empty interrupts */
  130. #define INTE_MIDIRXENABLE 0x00000001 /* Enable MIDI receive-buffer-empty interrupts */
  131. /* The next two interrupts are for the midi port on the Audigy (A_MPU2) */
  132. #define A_INTE_MIDITXENABLE1 INTE_MIDITXENABLE
  133. #define A_INTE_MIDIRXENABLE1 INTE_MIDIRXENABLE
  134. #define WC 0x10 /* Wall Clock register */
  135. #define WC_SAMPLECOUNTER_MASK 0x03FFFFC0 /* Sample periods elapsed since reset */
  136. #define WC_SAMPLECOUNTER 0x14060010
  137. #define WC_CURRENTCHANNEL 0x0000003F /* Channel [0..63] currently being serviced */
  138. /* NOTE: Each channel takes 1/64th of a sample */
  139. /* period to be serviced. */
  140. #define HCFG 0x14 /* Hardware config register */
  141. /* NOTE: There is no reason to use the legacy */
  142. /* SoundBlaster emulation stuff described below */
  143. /* under Linux, and all kinds of weird hardware */
  144. /* behavior can result if you try. Don't. */
  145. #define HCFG_LEGACYFUNC_MASK 0xe0000000 /* Legacy function number */
  146. #define HCFG_LEGACYFUNC_MPU 0x00000000 /* Legacy MPU */
  147. #define HCFG_LEGACYFUNC_SB 0x40000000 /* Legacy SB */
  148. #define HCFG_LEGACYFUNC_AD 0x60000000 /* Legacy AD */
  149. #define HCFG_LEGACYFUNC_MPIC 0x80000000 /* Legacy MPIC */
  150. #define HCFG_LEGACYFUNC_MDMA 0xa0000000 /* Legacy MDMA */
  151. #define HCFG_LEGACYFUNC_SPCI 0xc0000000 /* Legacy SPCI */
  152. #define HCFG_LEGACYFUNC_SDMA 0xe0000000 /* Legacy SDMA */
  153. #define HCFG_IOCAPTUREADDR 0x1f000000 /* The 4 LSBs of the captured I/O address. */
  154. #define HCFG_LEGACYWRITE 0x00800000 /* 1 = write, 0 = read */
  155. #define HCFG_LEGACYWORD 0x00400000 /* 1 = word, 0 = byte */
  156. #define HCFG_LEGACYINT 0x00200000 /* 1 = legacy event captured. Write 1 to clear. */
  157. /* NOTE: The rest of the bits in this register */
  158. /* _are_ relevant under Linux. */
  159. #define HCFG_CODECFORMAT_MASK 0x00070000 /* CODEC format */
  160. #define HCFG_CODECFORMAT_AC97 0x00000000 /* AC97 CODEC format -- Primary Output */
  161. #define HCFG_CODECFORMAT_I2S 0x00010000 /* I2S CODEC format -- Secondary (Rear) Output */
  162. #define HCFG_GPINPUT0 0x00004000 /* External pin112 */
  163. #define HCFG_GPINPUT1 0x00002000 /* External pin110 */
  164. #define HCFG_GPOUTPUT_MASK 0x00001c00 /* External pins which may be controlled */
  165. #define HCFG_GPOUT0 0x00001000 /* set to enable digital out on 5.1 cards */
  166. #define HCFG_JOYENABLE 0x00000200 /* Internal joystick enable */
  167. #define HCFG_PHASETRACKENABLE 0x00000100 /* Phase tracking enable */
  168. /* 1 = Force all 3 async digital inputs to use */
  169. /* the same async sample rate tracker (ZVIDEO) */
  170. #define HCFG_AC3ENABLE_MASK 0x0x0000e0 /* AC3 async input control - Not implemented */
  171. #define HCFG_AC3ENABLE_ZVIDEO 0x00000080 /* Channels 0 and 1 replace ZVIDEO */
  172. #define HCFG_AC3ENABLE_CDSPDIF 0x00000040 /* Channels 0 and 1 replace CDSPDIF */
  173. #define HCFG_AC3ENABLE_GPSPDIF 0x00000020 /* Channels 0 and 1 replace GPSPDIF */
  174. #define HCFG_AUTOMUTE 0x00000010 /* When set, the async sample rate convertors */
  175. /* will automatically mute their output when */
  176. /* they are not rate-locked to the external */
  177. /* async audio source */
  178. #define HCFG_LOCKSOUNDCACHE 0x00000008 /* 1 = Cancel bustmaster accesses to soundcache */
  179. /* NOTE: This should generally never be used. */
  180. #define HCFG_LOCKTANKCACHE_MASK 0x00000004 /* 1 = Cancel bustmaster accesses to tankcache */
  181. /* NOTE: This should generally never be used. */
  182. #define HCFG_LOCKTANKCACHE 0x01020014
  183. #define HCFG_MUTEBUTTONENABLE 0x00000002 /* 1 = Master mute button sets AUDIOENABLE = 0. */
  184. /* NOTE: This is a 'cheap' way to implement a */
  185. /* master mute function on the mute button, and */
  186. /* in general should not be used unless a more */
  187. /* sophisticated master mute function has not */
  188. /* been written. */
  189. #define HCFG_AUDIOENABLE 0x00000001 /* 0 = CODECs transmit zero-valued samples */
  190. /* Should be set to 1 when the EMU10K1 is */
  191. /* completely initialized. */
  192. //For Audigy, MPU port move to 0x70-0x74 ptr register
  193. #define MUDATA 0x18 /* MPU401 data register (8 bits) */
  194. #define MUCMD 0x19 /* MPU401 command register (8 bits) */
  195. #define MUCMD_RESET 0xff /* RESET command */
  196. #define MUCMD_ENTERUARTMODE 0x3f /* Enter_UART_mode command */
  197. /* NOTE: All other commands are ignored */
  198. #define MUSTAT MUCMD /* MPU401 status register (8 bits) */
  199. #define MUSTAT_IRDYN 0x80 /* 0 = MIDI data or command ACK */
  200. #define MUSTAT_ORDYN 0x40 /* 0 = MUDATA can accept a command or data */
  201. #define A_IOCFG 0x18 /* GPIO on Audigy card (16bits) */
  202. #define A_GPINPUT_MASK 0xff00
  203. #define A_GPOUTPUT_MASK 0x00ff
  204. #define TIMER 0x1a /* Timer terminal count register (16-bit) */
  205. /* NOTE: After the rate is changed, a maximum */
  206. /* of 1024 sample periods should be allowed */
  207. /* before the new rate is guaranteed accurate. */
  208. #define TIMER_RATE_MASK 0x03ff /* Timer interrupt rate in sample periods */
  209. /* 0 == 1024 periods, [1..4] are not useful */
  210. #define AC97DATA 0x1c /* AC97 register set data register (16 bit) */
  211. #define AC97ADDRESS 0x1e /* AC97 register set address register (8 bit) */
  212. #define AC97ADDRESS_READY 0x80 /* Read-only bit, reflects CODEC READY signal */
  213. #define AC97ADDRESS_ADDRESS 0x7f /* Address of indexed AC97 register */
  214. /********************************************************************************************************/
  215. /* Emu10k1 pointer-offset register set, accessed through the PTR and DATA registers */
  216. /********************************************************************************************************/
  217. #define CPF 0x00 /* Current pitch and fraction register */
  218. #define CPF_CURRENTPITCH_MASK 0xffff0000 /* Current pitch (linear, 0x4000 == unity pitch shift) */
  219. #define CPF_CURRENTPITCH 0x10100000
  220. #define CPF_STEREO_MASK 0x00008000 /* 1 = Even channel interleave, odd channel locked */
  221. #define CPF_STOP_MASK 0x00004000 /* 1 = Current pitch forced to 0 */
  222. #define CPF_FRACADDRESS_MASK 0x00003fff /* Linear fractional address of the current channel */
  223. #define PTRX 0x01 /* Pitch target and send A/B amounts register */
  224. #define PTRX_PITCHTARGET_MASK 0xffff0000 /* Pitch target of specified channel */
  225. #define PTRX_PITCHTARGET 0x10100001
  226. #define PTRX_FXSENDAMOUNT_A_MASK 0x0000ff00 /* Linear level of channel output sent to FX send bus A */
  227. #define PTRX_FXSENDAMOUNT_A 0x08080001
  228. #define PTRX_FXSENDAMOUNT_B_MASK 0x000000ff /* Linear level of channel output sent to FX send bus B */
  229. #define PTRX_FXSENDAMOUNT_B 0x08000001
  230. #define CVCF 0x02 /* Current volume and filter cutoff register */
  231. #define CVCF_CURRENTVOL_MASK 0xffff0000 /* Current linear volume of specified channel */
  232. #define CVCF_CURRENTVOL 0x10100002
  233. #define CVCF_CURRENTFILTER_MASK 0x0000ffff /* Current filter cutoff frequency of specified channel */
  234. #define CVCF_CURRENTFILTER 0x10000002
  235. #define VTFT 0x03 /* Volume target and filter cutoff target register */
  236. #define VTFT_VOLUMETARGET_MASK 0xffff0000 /* Volume target of specified channel */
  237. #define VTFT_FILTERTARGET_MASK 0x0000ffff /* Filter cutoff target of specified channel */
  238. #define Z1 0x05 /* Filter delay memory 1 register */
  239. #define Z2 0x04 /* Filter delay memory 2 register */
  240. #define PSST 0x06 /* Send C amount and loop start address register */
  241. #define PSST_FXSENDAMOUNT_C_MASK 0xff000000 /* Linear level of channel output sent to FX send bus C */
  242. #define PSST_FXSENDAMOUNT_C 0x08180006
  243. #define PSST_LOOPSTARTADDR_MASK 0x00ffffff /* Loop start address of the specified channel */
  244. #define PSST_LOOPSTARTADDR 0x18000006
  245. #define DSL 0x07 /* Send D amount and loop start address register */
  246. #define DSL_FXSENDAMOUNT_D_MASK 0xff000000 /* Linear level of channel output sent to FX send bus D */
  247. #define DSL_FXSENDAMOUNT_D 0x08180007
  248. #define DSL_LOOPENDADDR_MASK 0x00ffffff /* Loop end address of the specified channel */
  249. #define DSL_LOOPENDADDR 0x18000007
  250. #define CCCA 0x08 /* Filter Q, interp. ROM, byte size, cur. addr register */
  251. #define CCCA_RESONANCE 0xf0000000 /* Lowpass filter resonance (Q) height */
  252. #define CCCA_INTERPROMMASK 0x0e000000 /* Selects passband of interpolation ROM */
  253. /* 1 == full band, 7 == lowpass */
  254. /* ROM 0 is used when pitch shifting downward or less */
  255. /* then 3 semitones upward. Increasingly higher ROM */
  256. /* numbers are used, typically in steps of 3 semitones, */
  257. /* as upward pitch shifting is performed. */
  258. #define CCCA_INTERPROM_0 0x00000000 /* Select interpolation ROM 0 */
  259. #define CCCA_INTERPROM_1 0x02000000 /* Select interpolation ROM 1 */
  260. #define CCCA_INTERPROM_2 0x04000000 /* Select interpolation ROM 2 */
  261. #define CCCA_INTERPROM_3 0x06000000 /* Select interpolation ROM 3 */
  262. #define CCCA_INTERPROM_4 0x08000000 /* Select interpolation ROM 4 */
  263. #define CCCA_INTERPROM_5 0x0a000000 /* Select interpolation ROM 5 */
  264. #define CCCA_INTERPROM_6 0x0c000000 /* Select interpolation ROM 6 */
  265. #define CCCA_INTERPROM_7 0x0e000000 /* Select interpolation ROM 7 */
  266. #define CCCA_8BITSELECT 0x01000000 /* 1 = Sound memory for this channel uses 8-bit samples */
  267. #define CCCA_CURRADDR_MASK 0x00ffffff /* Current address of the selected channel */
  268. #define CCCA_CURRADDR 0x18000008
  269. #define CCR 0x09 /* Cache control register */
  270. #define CCR_CACHEINVALIDSIZE 0x07190009
  271. #define CCR_CACHEINVALIDSIZE_MASK 0xfe000000 /* Number of invalid samples cache for this channel */
  272. #define CCR_CACHELOOPFLAG 0x01000000 /* 1 = Cache has a loop service pending */
  273. #define CCR_INTERLEAVEDSAMPLES 0x00800000 /* 1 = A cache service will fetch interleaved samples */
  274. #define CCR_WORDSIZEDSAMPLES 0x00400000 /* 1 = A cache service will fetch word sized samples */
  275. #define CCR_READADDRESS 0x06100009
  276. #define CCR_READADDRESS_MASK 0x003f0000 /* Location of cache just beyond current cache service */
  277. #define CCR_LOOPINVALSIZE 0x0000fe00 /* Number of invalid samples in cache prior to loop */
  278. /* NOTE: This is valid only if CACHELOOPFLAG is set */
  279. #define CCR_LOOPFLAG 0x00000100 /* Set for a single sample period when a loop occurs */
  280. #define CCR_CACHELOOPADDRHI 0x000000ff /* DSL_LOOPSTARTADDR's hi byte if CACHELOOPFLAG is set */
  281. #define CLP 0x0a /* Cache loop register (valid if CCR_CACHELOOPFLAG = 1) */
  282. /* NOTE: This register is normally not used */
  283. #define CLP_CACHELOOPADDR 0x0000ffff /* Cache loop address (DSL_LOOPSTARTADDR [0..15]) */
  284. #define FXRT 0x0b /* Effects send routing register */
  285. /* NOTE: It is illegal to assign the same routing to */
  286. /* two effects sends. */
  287. #define FXRT_CHANNELA 0x000f0000 /* Effects send bus number for channel's effects send A */
  288. #define FXRT_CHANNELB 0x00f00000 /* Effects send bus number for channel's effects send B */
  289. #define FXRT_CHANNELC 0x0f000000 /* Effects send bus number for channel's effects send C */
  290. #define FXRT_CHANNELD 0xf0000000 /* Effects send bus number for channel's effects send D */
  291. #define MAPA 0x0c /* Cache map A */
  292. #define MAPB 0x0d /* Cache map B */
  293. #define MAP_PTE_MASK 0xffffe000 /* The 19 MSBs of the PTE indexed by the PTI */
  294. #define MAP_PTI_MASK 0x00001fff /* The 13 bit index to one of the 8192 PTE dwords */
  295. #define ENVVOL 0x10 /* Volume envelope register */
  296. #define ENVVOL_MASK 0x0000ffff /* Current value of volume envelope state variable */
  297. /* 0x8000-n == 666*n usec delay */
  298. #define ATKHLDV 0x11 /* Volume envelope hold and attack register */
  299. #define ATKHLDV_PHASE0 0x00008000 /* 0 = Begin attack phase */
  300. #define ATKHLDV_HOLDTIME_MASK 0x00007f00 /* Envelope hold time (127-n == n*88.2msec) */
  301. #define ATKHLDV_ATTACKTIME_MASK 0x0000007f /* Envelope attack time, log encoded */
  302. /* 0 = infinite, 1 = 10.9msec, ... 0x7f = 5.5msec */
  303. #define DCYSUSV 0x12 /* Volume envelope sustain and decay register */
  304. #define DCYSUSV_PHASE1_MASK 0x00008000 /* 0 = Begin attack phase, 1 = begin release phase */
  305. #define DCYSUSV_SUSTAINLEVEL_MASK 0x00007f00 /* 127 = full, 0 = off, 0.75dB increments */
  306. #define DCYSUSV_CHANNELENABLE_MASK 0x00000080 /* 1 = Inhibit envelope engine from writing values in */
  307. /* this channel and from writing to pitch, filter and */
  308. /* volume targets. */
  309. #define DCYSUSV_DECAYTIME_MASK 0x0000007f /* Volume envelope decay time, log encoded */
  310. /* 0 = 43.7msec, 1 = 21.8msec, 0x7f = 22msec */
  311. #define LFOVAL1 0x13 /* Modulation LFO value */
  312. #define LFOVAL_MASK 0x0000ffff /* Current value of modulation LFO state variable */
  313. /* 0x8000-n == 666*n usec delay */
  314. #define ENVVAL 0x14 /* Modulation envelope register */
  315. #define ENVVAL_MASK 0x0000ffff /* Current value of modulation envelope state variable */
  316. /* 0x8000-n == 666*n usec delay */
  317. #define ATKHLDM 0x15 /* Modulation envelope hold and attack register */
  318. #define ATKHLDM_PHASE0 0x00008000 /* 0 = Begin attack phase */
  319. #define ATKHLDM_HOLDTIME 0x00007f00 /* Envelope hold time (127-n == n*42msec) */
  320. #define ATKHLDM_ATTACKTIME 0x0000007f /* Envelope attack time, log encoded */
  321. /* 0 = infinite, 1 = 11msec, ... 0x7f = 5.5msec */
  322. #define DCYSUSM 0x16 /* Modulation envelope decay and sustain register */
  323. #define DCYSUSM_PHASE1_MASK 0x00008000 /* 0 = Begin attack phase, 1 = begin release phase */
  324. #define DCYSUSM_SUSTAINLEVEL_MASK 0x00007f00 /* 127 = full, 0 = off, 0.75dB increments */
  325. #define DCYSUSM_DECAYTIME_MASK 0x0000007f /* Envelope decay time, log encoded */
  326. /* 0 = 43.7msec, 1 = 21.8msec, 0x7f = 22msec */
  327. #define LFOVAL2 0x17 /* Vibrato LFO register */
  328. #define LFOVAL2_MASK 0x0000ffff /* Current value of vibrato LFO state variable */
  329. /* 0x8000-n == 666*n usec delay */
  330. #define IP 0x18 /* Initial pitch register */
  331. #define IP_MASK 0x0000ffff /* Exponential initial pitch shift */
  332. /* 4 bits of octave, 12 bits of fractional octave */
  333. #define IP_UNITY 0x0000e000 /* Unity pitch shift */
  334. #define IFATN 0x19 /* Initial filter cutoff and attenuation register */
  335. #define IFATN_FILTERCUTOFF_MASK 0x0000ff00 /* Initial filter cutoff frequency in exponential units */
  336. /* 6 most significant bits are semitones */
  337. /* 2 least significant bits are fractions */
  338. #define IFATN_FILTERCUTOFF 0x08080019
  339. #define IFATN_ATTENUATION_MASK 0x000000ff /* Initial attenuation in 0.375dB steps */
  340. #define IFATN_ATTENUATION 0x08000019
  341. #define PEFE 0x1a /* Pitch envelope and filter envelope amount register */
  342. #define PEFE_PITCHAMOUNT_MASK 0x0000ff00 /* Pitch envlope amount */
  343. /* Signed 2's complement, +/- one octave peak extremes */
  344. #define PEFE_PITCHAMOUNT 0x0808001a
  345. #define PEFE_FILTERAMOUNT_MASK 0x000000ff /* Filter envlope amount */
  346. /* Signed 2's complement, +/- six octaves peak extremes */
  347. #define PEFE_FILTERAMOUNT 0x0800001a
  348. #define FMMOD 0x1b /* Vibrato/filter modulation from LFO register */
  349. #define FMMOD_MODVIBRATO 0x0000ff00 /* Vibrato LFO modulation depth */
  350. /* Signed 2's complement, +/- one octave extremes */
  351. #define FMMOD_MOFILTER 0x000000ff /* Filter LFO modulation depth */
  352. /* Signed 2's complement, +/- three octave extremes */
  353. #define TREMFRQ 0x1c /* Tremolo amount and modulation LFO frequency register */
  354. #define TREMFRQ_DEPTH 0x0000ff00 /* Tremolo depth */
  355. /* Signed 2's complement, with +/- 12dB extremes */
  356. #define TREMFRQ_FREQUENCY 0x000000ff /* Tremolo LFO frequency */
  357. /* ??Hz steps, maximum of ?? Hz. */
  358. #define FM2FRQ2 0x1d /* Vibrato amount and vibrato LFO frequency register */
  359. #define FM2FRQ2_DEPTH 0x0000ff00 /* Vibrato LFO vibrato depth */
  360. /* Signed 2's complement, +/- one octave extremes */
  361. #define FM2FRQ2_FREQUENCY 0x000000ff /* Vibrato LFO frequency */
  362. /* 0.039Hz steps, maximum of 9.85 Hz. */
  363. #define TEMPENV 0x1e /* Tempory envelope register */
  364. #define TEMPENV_MASK 0x0000ffff /* 16-bit value */
  365. /* NOTE: All channels contain internal variables; do */
  366. /* not write to these locations. */
  367. #define CD0 0x20 /* Cache data 0 register */
  368. #define CD1 0x21 /* Cache data 1 register */
  369. #define CD2 0x22 /* Cache data 2 register */
  370. #define CD3 0x23 /* Cache data 3 register */
  371. #define CD4 0x24 /* Cache data 4 register */
  372. #define CD5 0x25 /* Cache data 5 register */
  373. #define CD6 0x26 /* Cache data 6 register */
  374. #define CD7 0x27 /* Cache data 7 register */
  375. #define CD8 0x28 /* Cache data 8 register */
  376. #define CD9 0x29 /* Cache data 9 register */
  377. #define CDA 0x2a /* Cache data A register */
  378. #define CDB 0x2b /* Cache data B register */
  379. #define CDC 0x2c /* Cache data C register */
  380. #define CDD 0x2d /* Cache data D register */
  381. #define CDE 0x2e /* Cache data E register */
  382. #define CDF 0x2f /* Cache data F register */
  383. #define PTB 0x40 /* Page table base register */
  384. #define PTB_MASK 0xfffff000 /* Physical address of the page table in host memory */
  385. #define TCB 0x41 /* Tank cache base register */
  386. #define TCB_MASK 0xfffff000 /* Physical address of the bottom of host based TRAM */
  387. #define ADCCR 0x42 /* ADC sample rate/stereo control register */
  388. #define ADCCR_RCHANENABLE 0x00000010 /* Enables right channel for writing to the host */
  389. #define ADCCR_LCHANENABLE 0x00000008 /* Enables left channel for writing to the host */
  390. /* NOTE: To guarantee phase coherency, both channels */
  391. /* must be disabled prior to enabling both channels. */
  392. #define A_ADCCR_RCHANENABLE 0x00000020
  393. #define A_ADCCR_LCHANENABLE 0x00000010
  394. #define A_ADCCR_SAMPLERATE_MASK 0x0000000F /* Audigy sample rate convertor output rate */
  395. #define ADCCR_SAMPLERATE_MASK 0x00000007 /* Sample rate convertor output rate */
  396. #define ADCCR_SAMPLERATE_48 0x00000000 /* 48kHz sample rate */
  397. #define ADCCR_SAMPLERATE_44 0x00000001 /* 44.1kHz sample rate */
  398. #define ADCCR_SAMPLERATE_32 0x00000002 /* 32kHz sample rate */
  399. #define ADCCR_SAMPLERATE_24 0x00000003 /* 24kHz sample rate */
  400. #define ADCCR_SAMPLERATE_22 0x00000004 /* 22.05kHz sample rate */
  401. #define ADCCR_SAMPLERATE_16 0x00000005 /* 16kHz sample rate */
  402. #define ADCCR_SAMPLERATE_11 0x00000006 /* 11.025kHz sample rate */
  403. #define ADCCR_SAMPLERATE_8 0x00000007 /* 8kHz sample rate */
  404. #define A_ADCCR_SAMPLERATE_12 0x00000006 /* 12kHz sample rate */
  405. #define A_ADCCR_SAMPLERATE_11 0x00000007 /* 11.025kHz sample rate */
  406. #define A_ADCCR_SAMPLERATE_8 0x00000008 /* 8kHz sample rate */
  407. #define FXWC 0x43 /* FX output write channels register */
  408. /* When set, each bit enables the writing of the */
  409. /* corresponding FX output channel (internal registers */
  410. /* 0x20-0x3f) into host memory. This mode of recording */
  411. /* is 16bit, 48KHz only. All 32 channels can be enabled */
  412. /* simultaneously. */
  413. #define TCBS 0x44 /* Tank cache buffer size register */
  414. #define TCBS_MASK 0x00000007 /* Tank cache buffer size field */
  415. #define TCBS_BUFFSIZE_16K 0x00000000
  416. #define TCBS_BUFFSIZE_32K 0x00000001
  417. #define TCBS_BUFFSIZE_64K 0x00000002
  418. #define TCBS_BUFFSIZE_128K 0x00000003
  419. #define TCBS_BUFFSIZE_256K 0x00000004
  420. #define TCBS_BUFFSIZE_512K 0x00000005
  421. #define TCBS_BUFFSIZE_1024K 0x00000006
  422. #define TCBS_BUFFSIZE_2048K 0x00000007
  423. #define MICBA 0x45 /* AC97 microphone buffer address register */
  424. #define MICBA_MASK 0xfffff000 /* 20 bit base address */
  425. #define ADCBA 0x46 /* ADC buffer address register */
  426. #define ADCBA_MASK 0xfffff000 /* 20 bit base address */
  427. #define FXBA 0x47 /* FX Buffer Address */
  428. #define FXBA_MASK 0xfffff000 /* 20 bit base address */
  429. #define MICBS 0x49 /* Microphone buffer size register */
  430. #define ADCBS 0x4a /* ADC buffer size register */
  431. #define FXBS 0x4b /* FX buffer size register */
  432. /* The following mask values define the size of the ADC, MIX and FX buffers in bytes */
  433. #define ADCBS_BUFSIZE_NONE 0x00000000
  434. #define ADCBS_BUFSIZE_384 0x00000001
  435. #define ADCBS_BUFSIZE_448 0x00000002
  436. #define ADCBS_BUFSIZE_512 0x00000003
  437. #define ADCBS_BUFSIZE_640 0x00000004
  438. #define ADCBS_BUFSIZE_768 0x00000005
  439. #define ADCBS_BUFSIZE_896 0x00000006
  440. #define ADCBS_BUFSIZE_1024 0x00000007
  441. #define ADCBS_BUFSIZE_1280 0x00000008
  442. #define ADCBS_BUFSIZE_1536 0x00000009
  443. #define ADCBS_BUFSIZE_1792 0x0000000a
  444. #define ADCBS_BUFSIZE_2048 0x0000000b
  445. #define ADCBS_BUFSIZE_2560 0x0000000c
  446. #define ADCBS_BUFSIZE_3072 0x0000000d
  447. #define ADCBS_BUFSIZE_3584 0x0000000e
  448. #define ADCBS_BUFSIZE_4096 0x0000000f
  449. #define ADCBS_BUFSIZE_5120 0x00000010
  450. #define ADCBS_BUFSIZE_6144 0x00000011
  451. #define ADCBS_BUFSIZE_7168 0x00000012
  452. #define ADCBS_BUFSIZE_8192 0x00000013
  453. #define ADCBS_BUFSIZE_10240 0x00000014
  454. #define ADCBS_BUFSIZE_12288 0x00000015
  455. #define ADCBS_BUFSIZE_14366 0x00000016
  456. #define ADCBS_BUFSIZE_16384 0x00000017
  457. #define ADCBS_BUFSIZE_20480 0x00000018
  458. #define ADCBS_BUFSIZE_24576 0x00000019
  459. #define ADCBS_BUFSIZE_28672 0x0000001a
  460. #define ADCBS_BUFSIZE_32768 0x0000001b
  461. #define ADCBS_BUFSIZE_40960 0x0000001c
  462. #define ADCBS_BUFSIZE_49152 0x0000001d
  463. #define ADCBS_BUFSIZE_57344 0x0000001e
  464. #define ADCBS_BUFSIZE_65536 0x0000001f
  465. #define CDCS 0x50 /* CD-ROM digital channel status register */
  466. #define GPSCS 0x51 /* General Purpose SPDIF channel status register*/
  467. #define DBG 0x52 /* DO NOT PROGRAM THIS REGISTER!!! MAY DESTROY CHIP */
  468. /* definitions for debug register - taken from the alsa drivers */
  469. #define DBG_ZC 0x80000000 /* zero tram counter */
  470. #define DBG_SATURATION_OCCURED 0x02000000 /* saturation control */
  471. #define DBG_SATURATION_ADDR 0x01ff0000 /* saturation address */
  472. #define DBG_SINGLE_STEP 0x00008000 /* single step mode */
  473. #define DBG_STEP 0x00004000 /* start single step */
  474. #define DBG_CONDITION_CODE 0x00003e00 /* condition code */
  475. #define DBG_SINGLE_STEP_ADDR 0x000001ff /* single step address */
  476. #define REG53 0x53 /* DO NOT PROGRAM THIS REGISTER!!! MAY DESTROY CHIP */
  477. #define A_DBG 0x53
  478. #define A_DBG_SINGLE_STEP 0x00020000 /* Set to zero to start dsp */
  479. #define A_DBG_ZC 0x40000000 /* zero tram counter */
  480. #define A_DBG_STEP_ADDR 0x000003ff
  481. #define A_DBG_SATURATION_OCCURED 0x20000000
  482. #define A_DBG_SATURATION_ADDR 0x0ffc0000
  483. #define SPCS0 0x54 /* SPDIF output Channel Status 0 register */
  484. #define SPCS1 0x55 /* SPDIF output Channel Status 1 register */
  485. #define SPCS2 0x56 /* SPDIF output Channel Status 2 register */
  486. #define SPCS_CLKACCYMASK 0x30000000 /* Clock accuracy */
  487. #define SPCS_CLKACCY_1000PPM 0x00000000 /* 1000 parts per million */
  488. #define SPCS_CLKACCY_50PPM 0x10000000 /* 50 parts per million */
  489. #define SPCS_CLKACCY_VARIABLE 0x20000000 /* Variable accuracy */
  490. #define SPCS_SAMPLERATEMASK 0x0f000000 /* Sample rate */
  491. #define SPCS_SAMPLERATE_44 0x00000000 /* 44.1kHz sample rate */
  492. #define SPCS_SAMPLERATE_48 0x02000000 /* 48kHz sample rate */
  493. #define SPCS_SAMPLERATE_32 0x03000000 /* 32kHz sample rate */
  494. #define SPCS_CHANNELNUMMASK 0x00f00000 /* Channel number */
  495. #define SPCS_CHANNELNUM_UNSPEC 0x00000000 /* Unspecified channel number */
  496. #define SPCS_CHANNELNUM_LEFT 0x00100000 /* Left channel */
  497. #define SPCS_CHANNELNUM_RIGHT 0x00200000 /* Right channel */
  498. #define SPCS_SOURCENUMMASK 0x000f0000 /* Source number */
  499. #define SPCS_SOURCENUM_UNSPEC 0x00000000 /* Unspecified source number */
  500. #define SPCS_GENERATIONSTATUS 0x00008000 /* Originality flag (see IEC-958 spec) */
  501. #define SPCS_CATEGORYCODEMASK 0x00007f00 /* Category code (see IEC-958 spec) */
  502. #define SPCS_MODEMASK 0x000000c0 /* Mode (see IEC-958 spec) */
  503. #define SPCS_EMPHASISMASK 0x00000038 /* Emphasis */
  504. #define SPCS_EMPHASIS_NONE 0x00000000 /* No emphasis */
  505. #define SPCS_EMPHASIS_50_15 0x00000008 /* 50/15 usec 2 channel */
  506. #define SPCS_COPYRIGHT 0x00000004 /* Copyright asserted flag -- do not modify */
  507. #define SPCS_NOTAUDIODATA 0x00000002 /* 0 = Digital audio, 1 = not audio */
  508. #define SPCS_PROFESSIONAL 0x00000001 /* 0 = Consumer (IEC-958), 1 = pro (AES3-1992) */
  509. /* The 32-bit CLIx and SOLx registers all have one bit per channel control/status */
  510. #define CLIEL 0x58 /* Channel loop interrupt enable low register */
  511. #define CLIEH 0x59 /* Channel loop interrupt enable high register */
  512. #define CLIPL 0x5a /* Channel loop interrupt pending low register */
  513. #define CLIPH 0x5b /* Channel loop interrupt pending high register */
  514. #define SOLEL 0x5c /* Stop on loop enable low register */
  515. #define SOLEH 0x5d /* Stop on loop enable high register */
  516. #define SPBYPASS 0x5e /* SPDIF BYPASS mode register */
  517. #define SPBYPASS_ENABLE 0x00000001 /* Enable SPDIF bypass mode */
  518. #define AC97SLOT 0x5f /* additional AC97 slots enable bits */
  519. #define AC97SLOT_CNTR 0x10 /* Center enable */
  520. #define AC97SLOT_LFE 0x20 /* LFE enable */
  521. #define CDSRCS 0x60 /* CD-ROM Sample Rate Converter status register */
  522. #define GPSRCS 0x61 /* General Purpose SPDIF sample rate cvt status */
  523. #define ZVSRCS 0x62 /* ZVideo sample rate converter status */
  524. /* NOTE: This one has no SPDIFLOCKED field */
  525. /* Assumes sample lock */
  526. /* These three bitfields apply to CDSRCS, GPSRCS, and (except as noted) ZVSRCS. */
  527. #define SRCS_SPDIFLOCKED 0x02000000 /* SPDIF stream locked */
  528. #define SRCS_RATELOCKED 0x01000000 /* Sample rate locked */
  529. #define SRCS_ESTSAMPLERATE 0x0007ffff /* Do not modify this field. */
  530. /* Note that these values can vary +/- by a small amount */
  531. #define SRCS_SPDIFRATE_44 0x0003acd9
  532. #define SRCS_SPDIFRATE_48 0x00040000
  533. #define SRCS_SPDIFRATE_96 0x00080000
  534. #define MICIDX 0x63 /* Microphone recording buffer index register */
  535. #define MICIDX_MASK 0x0000ffff /* 16-bit value */
  536. #define MICIDX_IDX 0x10000063
  537. #define A_ADCIDX 0x63
  538. #define A_ADCIDX_IDX 0x10000063
  539. #define ADCIDX 0x64 /* ADC recording buffer index register */
  540. #define ADCIDX_MASK 0x0000ffff /* 16 bit index field */
  541. #define ADCIDX_IDX 0x10000064
  542. #define FXIDX 0x65 /* FX recording buffer index register */
  543. #define FXIDX_MASK 0x0000ffff /* 16-bit value */
  544. #define FXIDX_IDX 0x10000065
  545. /* This is the MPU port on the card (via the game port) */
  546. #define A_MUDATA1 0x70
  547. #define A_MUCMD1 0x71
  548. #define A_MUSTAT1 A_MUCMD1
  549. /* This is the MPU port on the Audigy Drive */
  550. #define A_MUDATA2 0x72
  551. #define A_MUCMD2 0x73
  552. #define A_MUSTAT2 A_MUCMD2
  553. /* The next two are the Audigy equivalent of FXWC */
  554. /* the Audigy can record any output (16bit, 48kHz, up to 64 channel simultaneously) */
  555. /* Each bit selects a channel for recording */
  556. #define A_FXWC1 0x74 /* Selects 0x7f-0x60 for FX recording */
  557. #define A_FXWC2 0x75 /* Selects 0x9f-0x80 for FX recording */
  558. #define A_SPDIF_SAMPLERATE 0x76 /* Set the sample rate of SPDIF output */
  559. #define A_SPDIF_48000 0x00000080
  560. #define A_SPDIF_44100 0x00000000
  561. #define A_SPDIF_96000 0x00000040
  562. #define A_FXRT2 0x7c
  563. #define A_FXRT_CHANNELE 0x0000003f /* Effects send bus number for channel's effects send E */
  564. #define A_FXRT_CHANNELF 0x00003f00 /* Effects send bus number for channel's effects send F */
  565. #define A_FXRT_CHANNELG 0x003f0000 /* Effects send bus number for channel's effects send G */
  566. #define A_FXRT_CHANNELH 0x3f000000 /* Effects send bus number for channel's effects send H */
  567. #define A_SENDAMOUNTS 0x7d
  568. #define A_FXSENDAMOUNT_E_MASK 0xff000000
  569. #define A_FXSENDAMOUNT_F_MASK 0x00ff0000
  570. #define A_FXSENDAMOUNT_G_MASK 0x0000ff00
  571. #define A_FXSENDAMOUNT_H_MASK 0x000000ff
  572. /* The send amounts for this one are the same as used with the emu10k1 */
  573. #define A_FXRT1 0x7e
  574. #define A_FXRT_CHANNELA 0x0000003f
  575. #define A_FXRT_CHANNELB 0x00003f00
  576. #define A_FXRT_CHANNELC 0x003f0000
  577. #define A_FXRT_CHANNELD 0x3f000000
  578. /* Each FX general purpose register is 32 bits in length, all bits are used */
  579. #define FXGPREGBASE 0x100 /* FX general purpose registers base */
  580. #define A_FXGPREGBASE 0x400 /* Audigy GPRs, 0x400 to 0x5ff */
  581. /* Tank audio data is logarithmically compressed down to 16 bits before writing to TRAM and is */
  582. /* decompressed back to 20 bits on a read. There are a total of 160 locations, the last 32 */
  583. /* locations are for external TRAM. */
  584. #define TANKMEMDATAREGBASE 0x200 /* Tank memory data registers base */
  585. #define TANKMEMDATAREG_MASK 0x000fffff /* 20 bit tank audio data field */
  586. /* Combined address field and memory opcode or flag field. 160 locations, last 32 are external */
  587. #define TANKMEMADDRREGBASE 0x300 /* Tank memory address registers base */
  588. #define TANKMEMADDRREG_ADDR_MASK 0x000fffff /* 20 bit tank address field */
  589. #define TANKMEMADDRREG_CLEAR 0x00800000 /* Clear tank memory */
  590. #define TANKMEMADDRREG_ALIGN 0x00400000 /* Align read or write relative to tank access */
  591. #define TANKMEMADDRREG_WRITE 0x00200000 /* Write to tank memory */
  592. #define TANKMEMADDRREG_READ 0x00100000 /* Read from tank memory */
  593. #define MICROCODEBASE 0x400 /* Microcode data base address */
  594. /* Each DSP microcode instruction is mapped into 2 doublewords */
  595. /* NOTE: When writing, always write the LO doubleword first. Reads can be in either order. */
  596. #define LOWORD_OPX_MASK 0x000ffc00 /* Instruction operand X */
  597. #define LOWORD_OPY_MASK 0x000003ff /* Instruction operand Y */
  598. #define HIWORD_OPCODE_MASK 0x00f00000 /* Instruction opcode */
  599. #define HIWORD_RESULT_MASK 0x000ffc00 /* Instruction result */
  600. #define HIWORD_OPA_MASK 0x000003ff /* Instruction operand A */
  601. /* Audigy Soundcard have a different instruction format */
  602. #define AUDIGY_CODEBASE 0x600
  603. #define A_LOWORD_OPY_MASK 0x000007ff
  604. #define A_LOWORD_OPX_MASK 0x007ff000
  605. #define A_HIWORD_OPCODE_MASK 0x0f000000
  606. #define A_HIWORD_RESULT_MASK 0x007ff000
  607. #define A_HIWORD_OPA_MASK 0x000007ff
  608. #endif /* _8010_H */