au1550_ac97.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125
  1. /*
  2. * au1550_ac97.c -- Sound driver for Alchemy Au1550 MIPS Internet Edge
  3. * Processor.
  4. *
  5. * Copyright 2004 Embedded Edge, LLC
  6. * dan@embeddededge.com
  7. *
  8. * Mostly copied from the au1000.c driver and some from the
  9. * PowerMac dbdma driver.
  10. * We assume the processor can do memory coherent DMA.
  11. *
  12. * Ported to 2.6 by Matt Porter <mporter@kernel.crashing.org>
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License as published by the
  16. * Free Software Foundation; either version 2 of the License, or (at your
  17. * option) any later version.
  18. *
  19. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  20. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  21. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  22. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  23. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  24. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  25. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  26. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  27. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  28. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  29. *
  30. * You should have received a copy of the GNU General Public License along
  31. * with this program; if not, write to the Free Software Foundation, Inc.,
  32. * 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. */
  35. #undef DEBUG
  36. #include <linux/module.h>
  37. #include <linux/string.h>
  38. #include <linux/ioport.h>
  39. #include <linux/sched.h>
  40. #include <linux/delay.h>
  41. #include <linux/sound.h>
  42. #include <linux/slab.h>
  43. #include <linux/soundcard.h>
  44. #include <linux/init.h>
  45. #include <linux/interrupt.h>
  46. #include <linux/kernel.h>
  47. #include <linux/poll.h>
  48. #include <linux/pci.h>
  49. #include <linux/bitops.h>
  50. #include <linux/spinlock.h>
  51. #include <linux/smp_lock.h>
  52. #include <linux/ac97_codec.h>
  53. #include <asm/io.h>
  54. #include <asm/uaccess.h>
  55. #include <asm/hardirq.h>
  56. #include <asm/mach-au1x00/au1000.h>
  57. #include <asm/mach-au1x00/au1xxx_psc.h>
  58. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  59. #undef OSS_DOCUMENTED_MIXER_SEMANTICS
  60. /* misc stuff */
  61. #define POLL_COUNT 0x50000
  62. #define AC97_EXT_DACS (AC97_EXTID_SDAC | AC97_EXTID_CDAC | AC97_EXTID_LDAC)
  63. /* The number of DBDMA ring descriptors to allocate. No sense making
  64. * this too large....if you can't keep up with a few you aren't likely
  65. * to be able to with lots of them, either.
  66. */
  67. #define NUM_DBDMA_DESCRIPTORS 4
  68. #define err(format, arg...) printk(KERN_ERR format "\n" , ## arg)
  69. /* Boot options
  70. * 0 = no VRA, 1 = use VRA if codec supports it
  71. */
  72. static int vra = 1;
  73. MODULE_PARM(vra, "i");
  74. MODULE_PARM_DESC(vra, "if 1 use VRA if codec supports it");
  75. static struct au1550_state {
  76. /* soundcore stuff */
  77. int dev_audio;
  78. struct ac97_codec *codec;
  79. unsigned codec_base_caps; /* AC'97 reg 00h, "Reset Register" */
  80. unsigned codec_ext_caps; /* AC'97 reg 28h, "Extended Audio ID" */
  81. int no_vra; /* do not use VRA */
  82. spinlock_t lock;
  83. struct semaphore open_sem;
  84. struct semaphore sem;
  85. mode_t open_mode;
  86. wait_queue_head_t open_wait;
  87. struct dmabuf {
  88. u32 dmanr;
  89. unsigned sample_rate;
  90. unsigned src_factor;
  91. unsigned sample_size;
  92. int num_channels;
  93. int dma_bytes_per_sample;
  94. int user_bytes_per_sample;
  95. int cnt_factor;
  96. void *rawbuf;
  97. unsigned buforder;
  98. unsigned numfrag;
  99. unsigned fragshift;
  100. void *nextIn;
  101. void *nextOut;
  102. int count;
  103. unsigned total_bytes;
  104. unsigned error;
  105. wait_queue_head_t wait;
  106. /* redundant, but makes calculations easier */
  107. unsigned fragsize;
  108. unsigned dma_fragsize;
  109. unsigned dmasize;
  110. unsigned dma_qcount;
  111. /* OSS stuff */
  112. unsigned mapped:1;
  113. unsigned ready:1;
  114. unsigned stopped:1;
  115. unsigned ossfragshift;
  116. int ossmaxfrags;
  117. unsigned subdivision;
  118. } dma_dac, dma_adc;
  119. } au1550_state;
  120. static unsigned
  121. ld2(unsigned int x)
  122. {
  123. unsigned r = 0;
  124. if (x >= 0x10000) {
  125. x >>= 16;
  126. r += 16;
  127. }
  128. if (x >= 0x100) {
  129. x >>= 8;
  130. r += 8;
  131. }
  132. if (x >= 0x10) {
  133. x >>= 4;
  134. r += 4;
  135. }
  136. if (x >= 4) {
  137. x >>= 2;
  138. r += 2;
  139. }
  140. if (x >= 2)
  141. r++;
  142. return r;
  143. }
  144. static void
  145. au1550_delay(int msec)
  146. {
  147. unsigned long tmo;
  148. signed long tmo2;
  149. if (in_interrupt())
  150. return;
  151. tmo = jiffies + (msec * HZ) / 1000;
  152. for (;;) {
  153. tmo2 = tmo - jiffies;
  154. if (tmo2 <= 0)
  155. break;
  156. schedule_timeout(tmo2);
  157. }
  158. }
  159. static u16
  160. rdcodec(struct ac97_codec *codec, u8 addr)
  161. {
  162. struct au1550_state *s = (struct au1550_state *)codec->private_data;
  163. unsigned long flags;
  164. u32 cmd, val;
  165. u16 data;
  166. int i;
  167. spin_lock_irqsave(&s->lock, flags);
  168. for (i = 0; i < POLL_COUNT; i++) {
  169. val = au_readl(PSC_AC97STAT);
  170. au_sync();
  171. if (!(val & PSC_AC97STAT_CP))
  172. break;
  173. }
  174. if (i == POLL_COUNT)
  175. err("rdcodec: codec cmd pending expired!");
  176. cmd = (u32)PSC_AC97CDC_INDX(addr);
  177. cmd |= PSC_AC97CDC_RD; /* read command */
  178. au_writel(cmd, PSC_AC97CDC);
  179. au_sync();
  180. /* now wait for the data
  181. */
  182. for (i = 0; i < POLL_COUNT; i++) {
  183. val = au_readl(PSC_AC97STAT);
  184. au_sync();
  185. if (!(val & PSC_AC97STAT_CP))
  186. break;
  187. }
  188. if (i == POLL_COUNT) {
  189. err("rdcodec: read poll expired!");
  190. return 0;
  191. }
  192. /* wait for command done?
  193. */
  194. for (i = 0; i < POLL_COUNT; i++) {
  195. val = au_readl(PSC_AC97EVNT);
  196. au_sync();
  197. if (val & PSC_AC97EVNT_CD)
  198. break;
  199. }
  200. if (i == POLL_COUNT) {
  201. err("rdcodec: read cmdwait expired!");
  202. return 0;
  203. }
  204. data = au_readl(PSC_AC97CDC) & 0xffff;
  205. au_sync();
  206. /* Clear command done event.
  207. */
  208. au_writel(PSC_AC97EVNT_CD, PSC_AC97EVNT);
  209. au_sync();
  210. spin_unlock_irqrestore(&s->lock, flags);
  211. return data;
  212. }
  213. static void
  214. wrcodec(struct ac97_codec *codec, u8 addr, u16 data)
  215. {
  216. struct au1550_state *s = (struct au1550_state *)codec->private_data;
  217. unsigned long flags;
  218. u32 cmd, val;
  219. int i;
  220. spin_lock_irqsave(&s->lock, flags);
  221. for (i = 0; i < POLL_COUNT; i++) {
  222. val = au_readl(PSC_AC97STAT);
  223. au_sync();
  224. if (!(val & PSC_AC97STAT_CP))
  225. break;
  226. }
  227. if (i == POLL_COUNT)
  228. err("wrcodec: codec cmd pending expired!");
  229. cmd = (u32)PSC_AC97CDC_INDX(addr);
  230. cmd |= (u32)data;
  231. au_writel(cmd, PSC_AC97CDC);
  232. au_sync();
  233. for (i = 0; i < POLL_COUNT; i++) {
  234. val = au_readl(PSC_AC97STAT);
  235. au_sync();
  236. if (!(val & PSC_AC97STAT_CP))
  237. break;
  238. }
  239. if (i == POLL_COUNT)
  240. err("wrcodec: codec cmd pending expired!");
  241. for (i = 0; i < POLL_COUNT; i++) {
  242. val = au_readl(PSC_AC97EVNT);
  243. au_sync();
  244. if (val & PSC_AC97EVNT_CD)
  245. break;
  246. }
  247. if (i == POLL_COUNT)
  248. err("wrcodec: read cmdwait expired!");
  249. /* Clear command done event.
  250. */
  251. au_writel(PSC_AC97EVNT_CD, PSC_AC97EVNT);
  252. au_sync();
  253. spin_unlock_irqrestore(&s->lock, flags);
  254. }
  255. static void
  256. waitcodec(struct ac97_codec *codec)
  257. {
  258. u16 temp;
  259. u32 val;
  260. int i;
  261. /* codec_wait is used to wait for a ready state after
  262. * an AC97C_RESET.
  263. */
  264. au1550_delay(10);
  265. /* first poll the CODEC_READY tag bit
  266. */
  267. for (i = 0; i < POLL_COUNT; i++) {
  268. val = au_readl(PSC_AC97STAT);
  269. au_sync();
  270. if (val & PSC_AC97STAT_CR)
  271. break;
  272. }
  273. if (i == POLL_COUNT) {
  274. err("waitcodec: CODEC_READY poll expired!");
  275. return;
  276. }
  277. /* get AC'97 powerdown control/status register
  278. */
  279. temp = rdcodec(codec, AC97_POWER_CONTROL);
  280. /* If anything is powered down, power'em up
  281. */
  282. if (temp & 0x7f00) {
  283. /* Power on
  284. */
  285. wrcodec(codec, AC97_POWER_CONTROL, 0);
  286. au1550_delay(100);
  287. /* Reread
  288. */
  289. temp = rdcodec(codec, AC97_POWER_CONTROL);
  290. }
  291. /* Check if Codec REF,ANL,DAC,ADC ready
  292. */
  293. if ((temp & 0x7f0f) != 0x000f)
  294. err("codec reg 26 status (0x%x) not ready!!", temp);
  295. }
  296. /* stop the ADC before calling */
  297. static void
  298. set_adc_rate(struct au1550_state *s, unsigned rate)
  299. {
  300. struct dmabuf *adc = &s->dma_adc;
  301. struct dmabuf *dac = &s->dma_dac;
  302. unsigned adc_rate, dac_rate;
  303. u16 ac97_extstat;
  304. if (s->no_vra) {
  305. /* calc SRC factor
  306. */
  307. adc->src_factor = ((96000 / rate) + 1) >> 1;
  308. adc->sample_rate = 48000 / adc->src_factor;
  309. return;
  310. }
  311. adc->src_factor = 1;
  312. ac97_extstat = rdcodec(s->codec, AC97_EXTENDED_STATUS);
  313. rate = rate > 48000 ? 48000 : rate;
  314. /* enable VRA
  315. */
  316. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  317. ac97_extstat | AC97_EXTSTAT_VRA);
  318. /* now write the sample rate
  319. */
  320. wrcodec(s->codec, AC97_PCM_LR_ADC_RATE, (u16) rate);
  321. /* read it back for actual supported rate
  322. */
  323. adc_rate = rdcodec(s->codec, AC97_PCM_LR_ADC_RATE);
  324. pr_debug("set_adc_rate: set to %d Hz\n", adc_rate);
  325. /* some codec's don't allow unequal DAC and ADC rates, in which case
  326. * writing one rate reg actually changes both.
  327. */
  328. dac_rate = rdcodec(s->codec, AC97_PCM_FRONT_DAC_RATE);
  329. if (dac->num_channels > 2)
  330. wrcodec(s->codec, AC97_PCM_SURR_DAC_RATE, dac_rate);
  331. if (dac->num_channels > 4)
  332. wrcodec(s->codec, AC97_PCM_LFE_DAC_RATE, dac_rate);
  333. adc->sample_rate = adc_rate;
  334. dac->sample_rate = dac_rate;
  335. }
  336. /* stop the DAC before calling */
  337. static void
  338. set_dac_rate(struct au1550_state *s, unsigned rate)
  339. {
  340. struct dmabuf *dac = &s->dma_dac;
  341. struct dmabuf *adc = &s->dma_adc;
  342. unsigned adc_rate, dac_rate;
  343. u16 ac97_extstat;
  344. if (s->no_vra) {
  345. /* calc SRC factor
  346. */
  347. dac->src_factor = ((96000 / rate) + 1) >> 1;
  348. dac->sample_rate = 48000 / dac->src_factor;
  349. return;
  350. }
  351. dac->src_factor = 1;
  352. ac97_extstat = rdcodec(s->codec, AC97_EXTENDED_STATUS);
  353. rate = rate > 48000 ? 48000 : rate;
  354. /* enable VRA
  355. */
  356. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  357. ac97_extstat | AC97_EXTSTAT_VRA);
  358. /* now write the sample rate
  359. */
  360. wrcodec(s->codec, AC97_PCM_FRONT_DAC_RATE, (u16) rate);
  361. /* I don't support different sample rates for multichannel,
  362. * so make these channels the same.
  363. */
  364. if (dac->num_channels > 2)
  365. wrcodec(s->codec, AC97_PCM_SURR_DAC_RATE, (u16) rate);
  366. if (dac->num_channels > 4)
  367. wrcodec(s->codec, AC97_PCM_LFE_DAC_RATE, (u16) rate);
  368. /* read it back for actual supported rate
  369. */
  370. dac_rate = rdcodec(s->codec, AC97_PCM_FRONT_DAC_RATE);
  371. pr_debug("set_dac_rate: set to %d Hz\n", dac_rate);
  372. /* some codec's don't allow unequal DAC and ADC rates, in which case
  373. * writing one rate reg actually changes both.
  374. */
  375. adc_rate = rdcodec(s->codec, AC97_PCM_LR_ADC_RATE);
  376. dac->sample_rate = dac_rate;
  377. adc->sample_rate = adc_rate;
  378. }
  379. static void
  380. stop_dac(struct au1550_state *s)
  381. {
  382. struct dmabuf *db = &s->dma_dac;
  383. u32 stat;
  384. unsigned long flags;
  385. if (db->stopped)
  386. return;
  387. spin_lock_irqsave(&s->lock, flags);
  388. au_writel(PSC_AC97PCR_TP, PSC_AC97PCR);
  389. au_sync();
  390. /* Wait for Transmit Busy to show disabled.
  391. */
  392. do {
  393. stat = au_readl(PSC_AC97STAT);
  394. au_sync();
  395. } while ((stat & PSC_AC97STAT_TB) != 0);
  396. au1xxx_dbdma_reset(db->dmanr);
  397. db->stopped = 1;
  398. spin_unlock_irqrestore(&s->lock, flags);
  399. }
  400. static void
  401. stop_adc(struct au1550_state *s)
  402. {
  403. struct dmabuf *db = &s->dma_adc;
  404. unsigned long flags;
  405. u32 stat;
  406. if (db->stopped)
  407. return;
  408. spin_lock_irqsave(&s->lock, flags);
  409. au_writel(PSC_AC97PCR_RP, PSC_AC97PCR);
  410. au_sync();
  411. /* Wait for Receive Busy to show disabled.
  412. */
  413. do {
  414. stat = au_readl(PSC_AC97STAT);
  415. au_sync();
  416. } while ((stat & PSC_AC97STAT_RB) != 0);
  417. au1xxx_dbdma_reset(db->dmanr);
  418. db->stopped = 1;
  419. spin_unlock_irqrestore(&s->lock, flags);
  420. }
  421. static void
  422. set_xmit_slots(int num_channels)
  423. {
  424. u32 ac97_config, stat;
  425. ac97_config = au_readl(PSC_AC97CFG);
  426. au_sync();
  427. ac97_config &= ~(PSC_AC97CFG_TXSLOT_MASK | PSC_AC97CFG_DE_ENABLE);
  428. au_writel(ac97_config, PSC_AC97CFG);
  429. au_sync();
  430. switch (num_channels) {
  431. case 6: /* stereo with surround and center/LFE,
  432. * slots 3,4,6,7,8,9
  433. */
  434. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(6);
  435. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(9);
  436. case 4: /* stereo with surround, slots 3,4,7,8 */
  437. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(7);
  438. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(8);
  439. case 2: /* stereo, slots 3,4 */
  440. case 1: /* mono */
  441. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(3);
  442. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(4);
  443. }
  444. au_writel(ac97_config, PSC_AC97CFG);
  445. au_sync();
  446. ac97_config |= PSC_AC97CFG_DE_ENABLE;
  447. au_writel(ac97_config, PSC_AC97CFG);
  448. au_sync();
  449. /* Wait for Device ready.
  450. */
  451. do {
  452. stat = au_readl(PSC_AC97STAT);
  453. au_sync();
  454. } while ((stat & PSC_AC97STAT_DR) == 0);
  455. }
  456. static void
  457. set_recv_slots(int num_channels)
  458. {
  459. u32 ac97_config, stat;
  460. ac97_config = au_readl(PSC_AC97CFG);
  461. au_sync();
  462. ac97_config &= ~(PSC_AC97CFG_RXSLOT_MASK | PSC_AC97CFG_DE_ENABLE);
  463. au_writel(ac97_config, PSC_AC97CFG);
  464. au_sync();
  465. /* Always enable slots 3 and 4 (stereo). Slot 6 is
  466. * optional Mic ADC, which we don't support yet.
  467. */
  468. ac97_config |= PSC_AC97CFG_RXSLOT_ENA(3);
  469. ac97_config |= PSC_AC97CFG_RXSLOT_ENA(4);
  470. au_writel(ac97_config, PSC_AC97CFG);
  471. au_sync();
  472. ac97_config |= PSC_AC97CFG_DE_ENABLE;
  473. au_writel(ac97_config, PSC_AC97CFG);
  474. au_sync();
  475. /* Wait for Device ready.
  476. */
  477. do {
  478. stat = au_readl(PSC_AC97STAT);
  479. au_sync();
  480. } while ((stat & PSC_AC97STAT_DR) == 0);
  481. }
  482. /* Hold spinlock for both start_dac() and start_adc() calls */
  483. static void
  484. start_dac(struct au1550_state *s)
  485. {
  486. struct dmabuf *db = &s->dma_dac;
  487. if (!db->stopped)
  488. return;
  489. set_xmit_slots(db->num_channels);
  490. au_writel(PSC_AC97PCR_TC, PSC_AC97PCR);
  491. au_sync();
  492. au_writel(PSC_AC97PCR_TS, PSC_AC97PCR);
  493. au_sync();
  494. au1xxx_dbdma_start(db->dmanr);
  495. db->stopped = 0;
  496. }
  497. static void
  498. start_adc(struct au1550_state *s)
  499. {
  500. struct dmabuf *db = &s->dma_adc;
  501. int i;
  502. if (!db->stopped)
  503. return;
  504. /* Put two buffers on the ring to get things started.
  505. */
  506. for (i=0; i<2; i++) {
  507. au1xxx_dbdma_put_dest(db->dmanr, db->nextIn, db->dma_fragsize);
  508. db->nextIn += db->dma_fragsize;
  509. if (db->nextIn >= db->rawbuf + db->dmasize)
  510. db->nextIn -= db->dmasize;
  511. }
  512. set_recv_slots(db->num_channels);
  513. au1xxx_dbdma_start(db->dmanr);
  514. au_writel(PSC_AC97PCR_RC, PSC_AC97PCR);
  515. au_sync();
  516. au_writel(PSC_AC97PCR_RS, PSC_AC97PCR);
  517. au_sync();
  518. db->stopped = 0;
  519. }
  520. static int
  521. prog_dmabuf(struct au1550_state *s, struct dmabuf *db)
  522. {
  523. unsigned user_bytes_per_sec;
  524. unsigned bufs;
  525. unsigned rate = db->sample_rate;
  526. if (!db->rawbuf) {
  527. db->ready = db->mapped = 0;
  528. db->buforder = 5; /* 32 * PAGE_SIZE */
  529. db->rawbuf = kmalloc((PAGE_SIZE << db->buforder), GFP_KERNEL);
  530. if (!db->rawbuf)
  531. return -ENOMEM;
  532. }
  533. db->cnt_factor = 1;
  534. if (db->sample_size == 8)
  535. db->cnt_factor *= 2;
  536. if (db->num_channels == 1)
  537. db->cnt_factor *= 2;
  538. db->cnt_factor *= db->src_factor;
  539. db->count = 0;
  540. db->dma_qcount = 0;
  541. db->nextIn = db->nextOut = db->rawbuf;
  542. db->user_bytes_per_sample = (db->sample_size>>3) * db->num_channels;
  543. db->dma_bytes_per_sample = 2 * ((db->num_channels == 1) ?
  544. 2 : db->num_channels);
  545. user_bytes_per_sec = rate * db->user_bytes_per_sample;
  546. bufs = PAGE_SIZE << db->buforder;
  547. if (db->ossfragshift) {
  548. if ((1000 << db->ossfragshift) < user_bytes_per_sec)
  549. db->fragshift = ld2(user_bytes_per_sec/1000);
  550. else
  551. db->fragshift = db->ossfragshift;
  552. } else {
  553. db->fragshift = ld2(user_bytes_per_sec / 100 /
  554. (db->subdivision ? db->subdivision : 1));
  555. if (db->fragshift < 3)
  556. db->fragshift = 3;
  557. }
  558. db->fragsize = 1 << db->fragshift;
  559. db->dma_fragsize = db->fragsize * db->cnt_factor;
  560. db->numfrag = bufs / db->dma_fragsize;
  561. while (db->numfrag < 4 && db->fragshift > 3) {
  562. db->fragshift--;
  563. db->fragsize = 1 << db->fragshift;
  564. db->dma_fragsize = db->fragsize * db->cnt_factor;
  565. db->numfrag = bufs / db->dma_fragsize;
  566. }
  567. if (db->ossmaxfrags >= 4 && db->ossmaxfrags < db->numfrag)
  568. db->numfrag = db->ossmaxfrags;
  569. db->dmasize = db->dma_fragsize * db->numfrag;
  570. memset(db->rawbuf, 0, bufs);
  571. pr_debug("prog_dmabuf: rate=%d, samplesize=%d, channels=%d\n",
  572. rate, db->sample_size, db->num_channels);
  573. pr_debug("prog_dmabuf: fragsize=%d, cnt_factor=%d, dma_fragsize=%d\n",
  574. db->fragsize, db->cnt_factor, db->dma_fragsize);
  575. pr_debug("prog_dmabuf: numfrag=%d, dmasize=%d\n", db->numfrag, db->dmasize);
  576. db->ready = 1;
  577. return 0;
  578. }
  579. static int
  580. prog_dmabuf_adc(struct au1550_state *s)
  581. {
  582. stop_adc(s);
  583. return prog_dmabuf(s, &s->dma_adc);
  584. }
  585. static int
  586. prog_dmabuf_dac(struct au1550_state *s)
  587. {
  588. stop_dac(s);
  589. return prog_dmabuf(s, &s->dma_dac);
  590. }
  591. static void
  592. dac_dma_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  593. {
  594. struct au1550_state *s = (struct au1550_state *) dev_id;
  595. struct dmabuf *db = &s->dma_dac;
  596. u32 ac97c_stat;
  597. spin_lock(&s->lock);
  598. ac97c_stat = au_readl(PSC_AC97STAT);
  599. if (ac97c_stat & (AC97C_XU | AC97C_XO | AC97C_TE))
  600. pr_debug("AC97C status = 0x%08x\n", ac97c_stat);
  601. db->dma_qcount--;
  602. if (db->count >= db->fragsize) {
  603. if (au1xxx_dbdma_put_source(db->dmanr, db->nextOut,
  604. db->fragsize) == 0) {
  605. err("qcount < 2 and no ring room!");
  606. }
  607. db->nextOut += db->fragsize;
  608. if (db->nextOut >= db->rawbuf + db->dmasize)
  609. db->nextOut -= db->dmasize;
  610. db->count -= db->fragsize;
  611. db->total_bytes += db->dma_fragsize;
  612. db->dma_qcount++;
  613. }
  614. /* wake up anybody listening */
  615. if (waitqueue_active(&db->wait))
  616. wake_up(&db->wait);
  617. spin_unlock(&s->lock);
  618. }
  619. static void
  620. adc_dma_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  621. {
  622. struct au1550_state *s = (struct au1550_state *)dev_id;
  623. struct dmabuf *dp = &s->dma_adc;
  624. u32 obytes;
  625. char *obuf;
  626. spin_lock(&s->lock);
  627. /* Pull the buffer from the dma queue.
  628. */
  629. au1xxx_dbdma_get_dest(dp->dmanr, (void *)(&obuf), &obytes);
  630. if ((dp->count + obytes) > dp->dmasize) {
  631. /* Overrun. Stop ADC and log the error
  632. */
  633. spin_unlock(&s->lock);
  634. stop_adc(s);
  635. dp->error++;
  636. err("adc overrun");
  637. return;
  638. }
  639. /* Put a new empty buffer on the destination DMA.
  640. */
  641. au1xxx_dbdma_put_dest(dp->dmanr, dp->nextIn, dp->dma_fragsize);
  642. dp->nextIn += dp->dma_fragsize;
  643. if (dp->nextIn >= dp->rawbuf + dp->dmasize)
  644. dp->nextIn -= dp->dmasize;
  645. dp->count += obytes;
  646. dp->total_bytes += obytes;
  647. /* wake up anybody listening
  648. */
  649. if (waitqueue_active(&dp->wait))
  650. wake_up(&dp->wait);
  651. spin_unlock(&s->lock);
  652. }
  653. static loff_t
  654. au1550_llseek(struct file *file, loff_t offset, int origin)
  655. {
  656. return -ESPIPE;
  657. }
  658. static int
  659. au1550_open_mixdev(struct inode *inode, struct file *file)
  660. {
  661. file->private_data = &au1550_state;
  662. return 0;
  663. }
  664. static int
  665. au1550_release_mixdev(struct inode *inode, struct file *file)
  666. {
  667. return 0;
  668. }
  669. static int
  670. mixdev_ioctl(struct ac97_codec *codec, unsigned int cmd,
  671. unsigned long arg)
  672. {
  673. return codec->mixer_ioctl(codec, cmd, arg);
  674. }
  675. static int
  676. au1550_ioctl_mixdev(struct inode *inode, struct file *file,
  677. unsigned int cmd, unsigned long arg)
  678. {
  679. struct au1550_state *s = (struct au1550_state *)file->private_data;
  680. struct ac97_codec *codec = s->codec;
  681. return mixdev_ioctl(codec, cmd, arg);
  682. }
  683. static /*const */ struct file_operations au1550_mixer_fops = {
  684. owner:THIS_MODULE,
  685. llseek:au1550_llseek,
  686. ioctl:au1550_ioctl_mixdev,
  687. open:au1550_open_mixdev,
  688. release:au1550_release_mixdev,
  689. };
  690. static int
  691. drain_dac(struct au1550_state *s, int nonblock)
  692. {
  693. unsigned long flags;
  694. int count, tmo;
  695. if (s->dma_dac.mapped || !s->dma_dac.ready || s->dma_dac.stopped)
  696. return 0;
  697. for (;;) {
  698. spin_lock_irqsave(&s->lock, flags);
  699. count = s->dma_dac.count;
  700. spin_unlock_irqrestore(&s->lock, flags);
  701. if (count <= s->dma_dac.fragsize)
  702. break;
  703. if (signal_pending(current))
  704. break;
  705. if (nonblock)
  706. return -EBUSY;
  707. tmo = 1000 * count / (s->no_vra ?
  708. 48000 : s->dma_dac.sample_rate);
  709. tmo /= s->dma_dac.dma_bytes_per_sample;
  710. au1550_delay(tmo);
  711. }
  712. if (signal_pending(current))
  713. return -ERESTARTSYS;
  714. return 0;
  715. }
  716. static inline u8 S16_TO_U8(s16 ch)
  717. {
  718. return (u8) (ch >> 8) + 0x80;
  719. }
  720. static inline s16 U8_TO_S16(u8 ch)
  721. {
  722. return (s16) (ch - 0x80) << 8;
  723. }
  724. /*
  725. * Translates user samples to dma buffer suitable for AC'97 DAC data:
  726. * If mono, copy left channel to right channel in dma buffer.
  727. * If 8 bit samples, cvt to 16-bit before writing to dma buffer.
  728. * If interpolating (no VRA), duplicate every audio frame src_factor times.
  729. */
  730. static int
  731. translate_from_user(struct dmabuf *db, char* dmabuf, char* userbuf,
  732. int dmacount)
  733. {
  734. int sample, i;
  735. int interp_bytes_per_sample;
  736. int num_samples;
  737. int mono = (db->num_channels == 1);
  738. char usersample[12];
  739. s16 ch, dmasample[6];
  740. if (db->sample_size == 16 && !mono && db->src_factor == 1) {
  741. /* no translation necessary, just copy
  742. */
  743. if (copy_from_user(dmabuf, userbuf, dmacount))
  744. return -EFAULT;
  745. return dmacount;
  746. }
  747. interp_bytes_per_sample = db->dma_bytes_per_sample * db->src_factor;
  748. num_samples = dmacount / interp_bytes_per_sample;
  749. for (sample = 0; sample < num_samples; sample++) {
  750. if (copy_from_user(usersample, userbuf,
  751. db->user_bytes_per_sample)) {
  752. return -EFAULT;
  753. }
  754. for (i = 0; i < db->num_channels; i++) {
  755. if (db->sample_size == 8)
  756. ch = U8_TO_S16(usersample[i]);
  757. else
  758. ch = *((s16 *) (&usersample[i * 2]));
  759. dmasample[i] = ch;
  760. if (mono)
  761. dmasample[i + 1] = ch; /* right channel */
  762. }
  763. /* duplicate every audio frame src_factor times
  764. */
  765. for (i = 0; i < db->src_factor; i++)
  766. memcpy(dmabuf, dmasample, db->dma_bytes_per_sample);
  767. userbuf += db->user_bytes_per_sample;
  768. dmabuf += interp_bytes_per_sample;
  769. }
  770. return num_samples * interp_bytes_per_sample;
  771. }
  772. /*
  773. * Translates AC'97 ADC samples to user buffer:
  774. * If mono, send only left channel to user buffer.
  775. * If 8 bit samples, cvt from 16 to 8 bit before writing to user buffer.
  776. * If decimating (no VRA), skip over src_factor audio frames.
  777. */
  778. static int
  779. translate_to_user(struct dmabuf *db, char* userbuf, char* dmabuf,
  780. int dmacount)
  781. {
  782. int sample, i;
  783. int interp_bytes_per_sample;
  784. int num_samples;
  785. int mono = (db->num_channels == 1);
  786. char usersample[12];
  787. if (db->sample_size == 16 && !mono && db->src_factor == 1) {
  788. /* no translation necessary, just copy
  789. */
  790. if (copy_to_user(userbuf, dmabuf, dmacount))
  791. return -EFAULT;
  792. return dmacount;
  793. }
  794. interp_bytes_per_sample = db->dma_bytes_per_sample * db->src_factor;
  795. num_samples = dmacount / interp_bytes_per_sample;
  796. for (sample = 0; sample < num_samples; sample++) {
  797. for (i = 0; i < db->num_channels; i++) {
  798. if (db->sample_size == 8)
  799. usersample[i] =
  800. S16_TO_U8(*((s16 *) (&dmabuf[i * 2])));
  801. else
  802. *((s16 *) (&usersample[i * 2])) =
  803. *((s16 *) (&dmabuf[i * 2]));
  804. }
  805. if (copy_to_user(userbuf, usersample,
  806. db->user_bytes_per_sample)) {
  807. return -EFAULT;
  808. }
  809. userbuf += db->user_bytes_per_sample;
  810. dmabuf += interp_bytes_per_sample;
  811. }
  812. return num_samples * interp_bytes_per_sample;
  813. }
  814. /*
  815. * Copy audio data to/from user buffer from/to dma buffer, taking care
  816. * that we wrap when reading/writing the dma buffer. Returns actual byte
  817. * count written to or read from the dma buffer.
  818. */
  819. static int
  820. copy_dmabuf_user(struct dmabuf *db, char* userbuf, int count, int to_user)
  821. {
  822. char *bufptr = to_user ? db->nextOut : db->nextIn;
  823. char *bufend = db->rawbuf + db->dmasize;
  824. int cnt, ret;
  825. if (bufptr + count > bufend) {
  826. int partial = (int) (bufend - bufptr);
  827. if (to_user) {
  828. if ((cnt = translate_to_user(db, userbuf,
  829. bufptr, partial)) < 0)
  830. return cnt;
  831. ret = cnt;
  832. if ((cnt = translate_to_user(db, userbuf + partial,
  833. db->rawbuf,
  834. count - partial)) < 0)
  835. return cnt;
  836. ret += cnt;
  837. } else {
  838. if ((cnt = translate_from_user(db, bufptr, userbuf,
  839. partial)) < 0)
  840. return cnt;
  841. ret = cnt;
  842. if ((cnt = translate_from_user(db, db->rawbuf,
  843. userbuf + partial,
  844. count - partial)) < 0)
  845. return cnt;
  846. ret += cnt;
  847. }
  848. } else {
  849. if (to_user)
  850. ret = translate_to_user(db, userbuf, bufptr, count);
  851. else
  852. ret = translate_from_user(db, bufptr, userbuf, count);
  853. }
  854. return ret;
  855. }
  856. static ssize_t
  857. au1550_read(struct file *file, char *buffer, size_t count, loff_t *ppos)
  858. {
  859. struct au1550_state *s = (struct au1550_state *)file->private_data;
  860. struct dmabuf *db = &s->dma_adc;
  861. DECLARE_WAITQUEUE(wait, current);
  862. ssize_t ret;
  863. unsigned long flags;
  864. int cnt, usercnt, avail;
  865. if (db->mapped)
  866. return -ENXIO;
  867. if (!access_ok(VERIFY_WRITE, buffer, count))
  868. return -EFAULT;
  869. ret = 0;
  870. count *= db->cnt_factor;
  871. down(&s->sem);
  872. add_wait_queue(&db->wait, &wait);
  873. while (count > 0) {
  874. /* wait for samples in ADC dma buffer
  875. */
  876. do {
  877. spin_lock_irqsave(&s->lock, flags);
  878. if (db->stopped)
  879. start_adc(s);
  880. avail = db->count;
  881. if (avail <= 0)
  882. __set_current_state(TASK_INTERRUPTIBLE);
  883. spin_unlock_irqrestore(&s->lock, flags);
  884. if (avail <= 0) {
  885. if (file->f_flags & O_NONBLOCK) {
  886. if (!ret)
  887. ret = -EAGAIN;
  888. goto out;
  889. }
  890. up(&s->sem);
  891. schedule();
  892. if (signal_pending(current)) {
  893. if (!ret)
  894. ret = -ERESTARTSYS;
  895. goto out2;
  896. }
  897. down(&s->sem);
  898. }
  899. } while (avail <= 0);
  900. /* copy from nextOut to user
  901. */
  902. if ((cnt = copy_dmabuf_user(db, buffer,
  903. count > avail ?
  904. avail : count, 1)) < 0) {
  905. if (!ret)
  906. ret = -EFAULT;
  907. goto out;
  908. }
  909. spin_lock_irqsave(&s->lock, flags);
  910. db->count -= cnt;
  911. db->nextOut += cnt;
  912. if (db->nextOut >= db->rawbuf + db->dmasize)
  913. db->nextOut -= db->dmasize;
  914. spin_unlock_irqrestore(&s->lock, flags);
  915. count -= cnt;
  916. usercnt = cnt / db->cnt_factor;
  917. buffer += usercnt;
  918. ret += usercnt;
  919. } /* while (count > 0) */
  920. out:
  921. up(&s->sem);
  922. out2:
  923. remove_wait_queue(&db->wait, &wait);
  924. set_current_state(TASK_RUNNING);
  925. return ret;
  926. }
  927. static ssize_t
  928. au1550_write(struct file *file, const char *buffer, size_t count, loff_t * ppos)
  929. {
  930. struct au1550_state *s = (struct au1550_state *)file->private_data;
  931. struct dmabuf *db = &s->dma_dac;
  932. DECLARE_WAITQUEUE(wait, current);
  933. ssize_t ret = 0;
  934. unsigned long flags;
  935. int cnt, usercnt, avail;
  936. pr_debug("write: count=%d\n", count);
  937. if (db->mapped)
  938. return -ENXIO;
  939. if (!access_ok(VERIFY_READ, buffer, count))
  940. return -EFAULT;
  941. count *= db->cnt_factor;
  942. down(&s->sem);
  943. add_wait_queue(&db->wait, &wait);
  944. while (count > 0) {
  945. /* wait for space in playback buffer
  946. */
  947. do {
  948. spin_lock_irqsave(&s->lock, flags);
  949. avail = (int) db->dmasize - db->count;
  950. if (avail <= 0)
  951. __set_current_state(TASK_INTERRUPTIBLE);
  952. spin_unlock_irqrestore(&s->lock, flags);
  953. if (avail <= 0) {
  954. if (file->f_flags & O_NONBLOCK) {
  955. if (!ret)
  956. ret = -EAGAIN;
  957. goto out;
  958. }
  959. up(&s->sem);
  960. schedule();
  961. if (signal_pending(current)) {
  962. if (!ret)
  963. ret = -ERESTARTSYS;
  964. goto out2;
  965. }
  966. down(&s->sem);
  967. }
  968. } while (avail <= 0);
  969. /* copy from user to nextIn
  970. */
  971. if ((cnt = copy_dmabuf_user(db, (char *) buffer,
  972. count > avail ?
  973. avail : count, 0)) < 0) {
  974. if (!ret)
  975. ret = -EFAULT;
  976. goto out;
  977. }
  978. spin_lock_irqsave(&s->lock, flags);
  979. db->count += cnt;
  980. db->nextIn += cnt;
  981. if (db->nextIn >= db->rawbuf + db->dmasize)
  982. db->nextIn -= db->dmasize;
  983. /* If the data is available, we want to keep two buffers
  984. * on the dma queue. If the queue count reaches zero,
  985. * we know the dma has stopped.
  986. */
  987. while ((db->dma_qcount < 2) && (db->count >= db->fragsize)) {
  988. if (au1xxx_dbdma_put_source(db->dmanr, db->nextOut,
  989. db->fragsize) == 0) {
  990. err("qcount < 2 and no ring room!");
  991. }
  992. db->nextOut += db->fragsize;
  993. if (db->nextOut >= db->rawbuf + db->dmasize)
  994. db->nextOut -= db->dmasize;
  995. db->total_bytes += db->dma_fragsize;
  996. if (db->dma_qcount == 0)
  997. start_dac(s);
  998. db->dma_qcount++;
  999. }
  1000. spin_unlock_irqrestore(&s->lock, flags);
  1001. count -= cnt;
  1002. usercnt = cnt / db->cnt_factor;
  1003. buffer += usercnt;
  1004. ret += usercnt;
  1005. } /* while (count > 0) */
  1006. out:
  1007. up(&s->sem);
  1008. out2:
  1009. remove_wait_queue(&db->wait, &wait);
  1010. set_current_state(TASK_RUNNING);
  1011. return ret;
  1012. }
  1013. /* No kernel lock - we have our own spinlock */
  1014. static unsigned int
  1015. au1550_poll(struct file *file, struct poll_table_struct *wait)
  1016. {
  1017. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1018. unsigned long flags;
  1019. unsigned int mask = 0;
  1020. if (file->f_mode & FMODE_WRITE) {
  1021. if (!s->dma_dac.ready)
  1022. return 0;
  1023. poll_wait(file, &s->dma_dac.wait, wait);
  1024. }
  1025. if (file->f_mode & FMODE_READ) {
  1026. if (!s->dma_adc.ready)
  1027. return 0;
  1028. poll_wait(file, &s->dma_adc.wait, wait);
  1029. }
  1030. spin_lock_irqsave(&s->lock, flags);
  1031. if (file->f_mode & FMODE_READ) {
  1032. if (s->dma_adc.count >= (signed)s->dma_adc.dma_fragsize)
  1033. mask |= POLLIN | POLLRDNORM;
  1034. }
  1035. if (file->f_mode & FMODE_WRITE) {
  1036. if (s->dma_dac.mapped) {
  1037. if (s->dma_dac.count >=
  1038. (signed)s->dma_dac.dma_fragsize)
  1039. mask |= POLLOUT | POLLWRNORM;
  1040. } else {
  1041. if ((signed) s->dma_dac.dmasize >=
  1042. s->dma_dac.count + (signed)s->dma_dac.dma_fragsize)
  1043. mask |= POLLOUT | POLLWRNORM;
  1044. }
  1045. }
  1046. spin_unlock_irqrestore(&s->lock, flags);
  1047. return mask;
  1048. }
  1049. static int
  1050. au1550_mmap(struct file *file, struct vm_area_struct *vma)
  1051. {
  1052. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1053. struct dmabuf *db;
  1054. unsigned long size;
  1055. int ret = 0;
  1056. lock_kernel();
  1057. down(&s->sem);
  1058. if (vma->vm_flags & VM_WRITE)
  1059. db = &s->dma_dac;
  1060. else if (vma->vm_flags & VM_READ)
  1061. db = &s->dma_adc;
  1062. else {
  1063. ret = -EINVAL;
  1064. goto out;
  1065. }
  1066. if (vma->vm_pgoff != 0) {
  1067. ret = -EINVAL;
  1068. goto out;
  1069. }
  1070. size = vma->vm_end - vma->vm_start;
  1071. if (size > (PAGE_SIZE << db->buforder)) {
  1072. ret = -EINVAL;
  1073. goto out;
  1074. }
  1075. if (remap_pfn_range(vma, vma->vm_start, page_to_pfn(virt_to_page(db->rawbuf)),
  1076. size, vma->vm_page_prot)) {
  1077. ret = -EAGAIN;
  1078. goto out;
  1079. }
  1080. vma->vm_flags &= ~VM_IO;
  1081. db->mapped = 1;
  1082. out:
  1083. up(&s->sem);
  1084. unlock_kernel();
  1085. return ret;
  1086. }
  1087. #ifdef DEBUG
  1088. static struct ioctl_str_t {
  1089. unsigned int cmd;
  1090. const char *str;
  1091. } ioctl_str[] = {
  1092. {SNDCTL_DSP_RESET, "SNDCTL_DSP_RESET"},
  1093. {SNDCTL_DSP_SYNC, "SNDCTL_DSP_SYNC"},
  1094. {SNDCTL_DSP_SPEED, "SNDCTL_DSP_SPEED"},
  1095. {SNDCTL_DSP_STEREO, "SNDCTL_DSP_STEREO"},
  1096. {SNDCTL_DSP_GETBLKSIZE, "SNDCTL_DSP_GETBLKSIZE"},
  1097. {SNDCTL_DSP_SAMPLESIZE, "SNDCTL_DSP_SAMPLESIZE"},
  1098. {SNDCTL_DSP_CHANNELS, "SNDCTL_DSP_CHANNELS"},
  1099. {SOUND_PCM_WRITE_CHANNELS, "SOUND_PCM_WRITE_CHANNELS"},
  1100. {SOUND_PCM_WRITE_FILTER, "SOUND_PCM_WRITE_FILTER"},
  1101. {SNDCTL_DSP_POST, "SNDCTL_DSP_POST"},
  1102. {SNDCTL_DSP_SUBDIVIDE, "SNDCTL_DSP_SUBDIVIDE"},
  1103. {SNDCTL_DSP_SETFRAGMENT, "SNDCTL_DSP_SETFRAGMENT"},
  1104. {SNDCTL_DSP_GETFMTS, "SNDCTL_DSP_GETFMTS"},
  1105. {SNDCTL_DSP_SETFMT, "SNDCTL_DSP_SETFMT"},
  1106. {SNDCTL_DSP_GETOSPACE, "SNDCTL_DSP_GETOSPACE"},
  1107. {SNDCTL_DSP_GETISPACE, "SNDCTL_DSP_GETISPACE"},
  1108. {SNDCTL_DSP_NONBLOCK, "SNDCTL_DSP_NONBLOCK"},
  1109. {SNDCTL_DSP_GETCAPS, "SNDCTL_DSP_GETCAPS"},
  1110. {SNDCTL_DSP_GETTRIGGER, "SNDCTL_DSP_GETTRIGGER"},
  1111. {SNDCTL_DSP_SETTRIGGER, "SNDCTL_DSP_SETTRIGGER"},
  1112. {SNDCTL_DSP_GETIPTR, "SNDCTL_DSP_GETIPTR"},
  1113. {SNDCTL_DSP_GETOPTR, "SNDCTL_DSP_GETOPTR"},
  1114. {SNDCTL_DSP_MAPINBUF, "SNDCTL_DSP_MAPINBUF"},
  1115. {SNDCTL_DSP_MAPOUTBUF, "SNDCTL_DSP_MAPOUTBUF"},
  1116. {SNDCTL_DSP_SETSYNCRO, "SNDCTL_DSP_SETSYNCRO"},
  1117. {SNDCTL_DSP_SETDUPLEX, "SNDCTL_DSP_SETDUPLEX"},
  1118. {SNDCTL_DSP_GETODELAY, "SNDCTL_DSP_GETODELAY"},
  1119. {SNDCTL_DSP_GETCHANNELMASK, "SNDCTL_DSP_GETCHANNELMASK"},
  1120. {SNDCTL_DSP_BIND_CHANNEL, "SNDCTL_DSP_BIND_CHANNEL"},
  1121. {OSS_GETVERSION, "OSS_GETVERSION"},
  1122. {SOUND_PCM_READ_RATE, "SOUND_PCM_READ_RATE"},
  1123. {SOUND_PCM_READ_CHANNELS, "SOUND_PCM_READ_CHANNELS"},
  1124. {SOUND_PCM_READ_BITS, "SOUND_PCM_READ_BITS"},
  1125. {SOUND_PCM_READ_FILTER, "SOUND_PCM_READ_FILTER"}
  1126. };
  1127. #endif
  1128. static int
  1129. dma_count_done(struct dmabuf *db)
  1130. {
  1131. if (db->stopped)
  1132. return 0;
  1133. return db->dma_fragsize - au1xxx_get_dma_residue(db->dmanr);
  1134. }
  1135. static int
  1136. au1550_ioctl(struct inode *inode, struct file *file, unsigned int cmd,
  1137. unsigned long arg)
  1138. {
  1139. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1140. unsigned long flags;
  1141. audio_buf_info abinfo;
  1142. count_info cinfo;
  1143. int count;
  1144. int val, mapped, ret, diff;
  1145. mapped = ((file->f_mode & FMODE_WRITE) && s->dma_dac.mapped) ||
  1146. ((file->f_mode & FMODE_READ) && s->dma_adc.mapped);
  1147. #ifdef DEBUG
  1148. for (count=0; count<sizeof(ioctl_str)/sizeof(ioctl_str[0]); count++) {
  1149. if (ioctl_str[count].cmd == cmd)
  1150. break;
  1151. }
  1152. if (count < sizeof(ioctl_str) / sizeof(ioctl_str[0]))
  1153. pr_debug("ioctl %s, arg=0x%lxn", ioctl_str[count].str, arg);
  1154. else
  1155. pr_debug("ioctl 0x%x unknown, arg=0x%lx\n", cmd, arg);
  1156. #endif
  1157. switch (cmd) {
  1158. case OSS_GETVERSION:
  1159. return put_user(SOUND_VERSION, (int *) arg);
  1160. case SNDCTL_DSP_SYNC:
  1161. if (file->f_mode & FMODE_WRITE)
  1162. return drain_dac(s, file->f_flags & O_NONBLOCK);
  1163. return 0;
  1164. case SNDCTL_DSP_SETDUPLEX:
  1165. return 0;
  1166. case SNDCTL_DSP_GETCAPS:
  1167. return put_user(DSP_CAP_DUPLEX | DSP_CAP_REALTIME |
  1168. DSP_CAP_TRIGGER | DSP_CAP_MMAP, (int *)arg);
  1169. case SNDCTL_DSP_RESET:
  1170. if (file->f_mode & FMODE_WRITE) {
  1171. stop_dac(s);
  1172. synchronize_irq();
  1173. s->dma_dac.count = s->dma_dac.total_bytes = 0;
  1174. s->dma_dac.nextIn = s->dma_dac.nextOut =
  1175. s->dma_dac.rawbuf;
  1176. }
  1177. if (file->f_mode & FMODE_READ) {
  1178. stop_adc(s);
  1179. synchronize_irq();
  1180. s->dma_adc.count = s->dma_adc.total_bytes = 0;
  1181. s->dma_adc.nextIn = s->dma_adc.nextOut =
  1182. s->dma_adc.rawbuf;
  1183. }
  1184. return 0;
  1185. case SNDCTL_DSP_SPEED:
  1186. if (get_user(val, (int *) arg))
  1187. return -EFAULT;
  1188. if (val >= 0) {
  1189. if (file->f_mode & FMODE_READ) {
  1190. stop_adc(s);
  1191. set_adc_rate(s, val);
  1192. }
  1193. if (file->f_mode & FMODE_WRITE) {
  1194. stop_dac(s);
  1195. set_dac_rate(s, val);
  1196. }
  1197. if (s->open_mode & FMODE_READ)
  1198. if ((ret = prog_dmabuf_adc(s)))
  1199. return ret;
  1200. if (s->open_mode & FMODE_WRITE)
  1201. if ((ret = prog_dmabuf_dac(s)))
  1202. return ret;
  1203. }
  1204. return put_user((file->f_mode & FMODE_READ) ?
  1205. s->dma_adc.sample_rate :
  1206. s->dma_dac.sample_rate,
  1207. (int *)arg);
  1208. case SNDCTL_DSP_STEREO:
  1209. if (get_user(val, (int *) arg))
  1210. return -EFAULT;
  1211. if (file->f_mode & FMODE_READ) {
  1212. stop_adc(s);
  1213. s->dma_adc.num_channels = val ? 2 : 1;
  1214. if ((ret = prog_dmabuf_adc(s)))
  1215. return ret;
  1216. }
  1217. if (file->f_mode & FMODE_WRITE) {
  1218. stop_dac(s);
  1219. s->dma_dac.num_channels = val ? 2 : 1;
  1220. if (s->codec_ext_caps & AC97_EXT_DACS) {
  1221. /* disable surround and center/lfe in AC'97
  1222. */
  1223. u16 ext_stat = rdcodec(s->codec,
  1224. AC97_EXTENDED_STATUS);
  1225. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  1226. ext_stat | (AC97_EXTSTAT_PRI |
  1227. AC97_EXTSTAT_PRJ |
  1228. AC97_EXTSTAT_PRK));
  1229. }
  1230. if ((ret = prog_dmabuf_dac(s)))
  1231. return ret;
  1232. }
  1233. return 0;
  1234. case SNDCTL_DSP_CHANNELS:
  1235. if (get_user(val, (int *) arg))
  1236. return -EFAULT;
  1237. if (val != 0) {
  1238. if (file->f_mode & FMODE_READ) {
  1239. if (val < 0 || val > 2)
  1240. return -EINVAL;
  1241. stop_adc(s);
  1242. s->dma_adc.num_channels = val;
  1243. if ((ret = prog_dmabuf_adc(s)))
  1244. return ret;
  1245. }
  1246. if (file->f_mode & FMODE_WRITE) {
  1247. switch (val) {
  1248. case 1:
  1249. case 2:
  1250. break;
  1251. case 3:
  1252. case 5:
  1253. return -EINVAL;
  1254. case 4:
  1255. if (!(s->codec_ext_caps &
  1256. AC97_EXTID_SDAC))
  1257. return -EINVAL;
  1258. break;
  1259. case 6:
  1260. if ((s->codec_ext_caps &
  1261. AC97_EXT_DACS) != AC97_EXT_DACS)
  1262. return -EINVAL;
  1263. break;
  1264. default:
  1265. return -EINVAL;
  1266. }
  1267. stop_dac(s);
  1268. if (val <= 2 &&
  1269. (s->codec_ext_caps & AC97_EXT_DACS)) {
  1270. /* disable surround and center/lfe
  1271. * channels in AC'97
  1272. */
  1273. u16 ext_stat =
  1274. rdcodec(s->codec,
  1275. AC97_EXTENDED_STATUS);
  1276. wrcodec(s->codec,
  1277. AC97_EXTENDED_STATUS,
  1278. ext_stat | (AC97_EXTSTAT_PRI |
  1279. AC97_EXTSTAT_PRJ |
  1280. AC97_EXTSTAT_PRK));
  1281. } else if (val >= 4) {
  1282. /* enable surround, center/lfe
  1283. * channels in AC'97
  1284. */
  1285. u16 ext_stat =
  1286. rdcodec(s->codec,
  1287. AC97_EXTENDED_STATUS);
  1288. ext_stat &= ~AC97_EXTSTAT_PRJ;
  1289. if (val == 6)
  1290. ext_stat &=
  1291. ~(AC97_EXTSTAT_PRI |
  1292. AC97_EXTSTAT_PRK);
  1293. wrcodec(s->codec,
  1294. AC97_EXTENDED_STATUS,
  1295. ext_stat);
  1296. }
  1297. s->dma_dac.num_channels = val;
  1298. if ((ret = prog_dmabuf_dac(s)))
  1299. return ret;
  1300. }
  1301. }
  1302. return put_user(val, (int *) arg);
  1303. case SNDCTL_DSP_GETFMTS: /* Returns a mask */
  1304. return put_user(AFMT_S16_LE | AFMT_U8, (int *) arg);
  1305. case SNDCTL_DSP_SETFMT: /* Selects ONE fmt */
  1306. if (get_user(val, (int *) arg))
  1307. return -EFAULT;
  1308. if (val != AFMT_QUERY) {
  1309. if (file->f_mode & FMODE_READ) {
  1310. stop_adc(s);
  1311. if (val == AFMT_S16_LE)
  1312. s->dma_adc.sample_size = 16;
  1313. else {
  1314. val = AFMT_U8;
  1315. s->dma_adc.sample_size = 8;
  1316. }
  1317. if ((ret = prog_dmabuf_adc(s)))
  1318. return ret;
  1319. }
  1320. if (file->f_mode & FMODE_WRITE) {
  1321. stop_dac(s);
  1322. if (val == AFMT_S16_LE)
  1323. s->dma_dac.sample_size = 16;
  1324. else {
  1325. val = AFMT_U8;
  1326. s->dma_dac.sample_size = 8;
  1327. }
  1328. if ((ret = prog_dmabuf_dac(s)))
  1329. return ret;
  1330. }
  1331. } else {
  1332. if (file->f_mode & FMODE_READ)
  1333. val = (s->dma_adc.sample_size == 16) ?
  1334. AFMT_S16_LE : AFMT_U8;
  1335. else
  1336. val = (s->dma_dac.sample_size == 16) ?
  1337. AFMT_S16_LE : AFMT_U8;
  1338. }
  1339. return put_user(val, (int *) arg);
  1340. case SNDCTL_DSP_POST:
  1341. return 0;
  1342. case SNDCTL_DSP_GETTRIGGER:
  1343. val = 0;
  1344. spin_lock_irqsave(&s->lock, flags);
  1345. if (file->f_mode & FMODE_READ && !s->dma_adc.stopped)
  1346. val |= PCM_ENABLE_INPUT;
  1347. if (file->f_mode & FMODE_WRITE && !s->dma_dac.stopped)
  1348. val |= PCM_ENABLE_OUTPUT;
  1349. spin_unlock_irqrestore(&s->lock, flags);
  1350. return put_user(val, (int *) arg);
  1351. case SNDCTL_DSP_SETTRIGGER:
  1352. if (get_user(val, (int *) arg))
  1353. return -EFAULT;
  1354. if (file->f_mode & FMODE_READ) {
  1355. if (val & PCM_ENABLE_INPUT) {
  1356. spin_lock_irqsave(&s->lock, flags);
  1357. start_adc(s);
  1358. spin_unlock_irqrestore(&s->lock, flags);
  1359. } else
  1360. stop_adc(s);
  1361. }
  1362. if (file->f_mode & FMODE_WRITE) {
  1363. if (val & PCM_ENABLE_OUTPUT) {
  1364. spin_lock_irqsave(&s->lock, flags);
  1365. start_dac(s);
  1366. spin_unlock_irqrestore(&s->lock, flags);
  1367. } else
  1368. stop_dac(s);
  1369. }
  1370. return 0;
  1371. case SNDCTL_DSP_GETOSPACE:
  1372. if (!(file->f_mode & FMODE_WRITE))
  1373. return -EINVAL;
  1374. abinfo.fragsize = s->dma_dac.fragsize;
  1375. spin_lock_irqsave(&s->lock, flags);
  1376. count = s->dma_dac.count;
  1377. count -= dma_count_done(&s->dma_dac);
  1378. spin_unlock_irqrestore(&s->lock, flags);
  1379. if (count < 0)
  1380. count = 0;
  1381. abinfo.bytes = (s->dma_dac.dmasize - count) /
  1382. s->dma_dac.cnt_factor;
  1383. abinfo.fragstotal = s->dma_dac.numfrag;
  1384. abinfo.fragments = abinfo.bytes >> s->dma_dac.fragshift;
  1385. pr_debug("ioctl SNDCTL_DSP_GETOSPACE: bytes=%d, fragments=%d\n", abinfo.bytes, abinfo.fragments);
  1386. return copy_to_user((void *) arg, &abinfo,
  1387. sizeof(abinfo)) ? -EFAULT : 0;
  1388. case SNDCTL_DSP_GETISPACE:
  1389. if (!(file->f_mode & FMODE_READ))
  1390. return -EINVAL;
  1391. abinfo.fragsize = s->dma_adc.fragsize;
  1392. spin_lock_irqsave(&s->lock, flags);
  1393. count = s->dma_adc.count;
  1394. count += dma_count_done(&s->dma_adc);
  1395. spin_unlock_irqrestore(&s->lock, flags);
  1396. if (count < 0)
  1397. count = 0;
  1398. abinfo.bytes = count / s->dma_adc.cnt_factor;
  1399. abinfo.fragstotal = s->dma_adc.numfrag;
  1400. abinfo.fragments = abinfo.bytes >> s->dma_adc.fragshift;
  1401. return copy_to_user((void *) arg, &abinfo,
  1402. sizeof(abinfo)) ? -EFAULT : 0;
  1403. case SNDCTL_DSP_NONBLOCK:
  1404. file->f_flags |= O_NONBLOCK;
  1405. return 0;
  1406. case SNDCTL_DSP_GETODELAY:
  1407. if (!(file->f_mode & FMODE_WRITE))
  1408. return -EINVAL;
  1409. spin_lock_irqsave(&s->lock, flags);
  1410. count = s->dma_dac.count;
  1411. count -= dma_count_done(&s->dma_dac);
  1412. spin_unlock_irqrestore(&s->lock, flags);
  1413. if (count < 0)
  1414. count = 0;
  1415. count /= s->dma_dac.cnt_factor;
  1416. return put_user(count, (int *) arg);
  1417. case SNDCTL_DSP_GETIPTR:
  1418. if (!(file->f_mode & FMODE_READ))
  1419. return -EINVAL;
  1420. spin_lock_irqsave(&s->lock, flags);
  1421. cinfo.bytes = s->dma_adc.total_bytes;
  1422. count = s->dma_adc.count;
  1423. if (!s->dma_adc.stopped) {
  1424. diff = dma_count_done(&s->dma_adc);
  1425. count += diff;
  1426. cinfo.bytes += diff;
  1427. cinfo.ptr = virt_to_phys(s->dma_adc.nextIn) + diff -
  1428. virt_to_phys(s->dma_adc.rawbuf);
  1429. } else
  1430. cinfo.ptr = virt_to_phys(s->dma_adc.nextIn) -
  1431. virt_to_phys(s->dma_adc.rawbuf);
  1432. if (s->dma_adc.mapped)
  1433. s->dma_adc.count &= (s->dma_adc.dma_fragsize-1);
  1434. spin_unlock_irqrestore(&s->lock, flags);
  1435. if (count < 0)
  1436. count = 0;
  1437. cinfo.blocks = count >> s->dma_adc.fragshift;
  1438. return copy_to_user((void *) arg, &cinfo, sizeof(cinfo));
  1439. case SNDCTL_DSP_GETOPTR:
  1440. if (!(file->f_mode & FMODE_READ))
  1441. return -EINVAL;
  1442. spin_lock_irqsave(&s->lock, flags);
  1443. cinfo.bytes = s->dma_dac.total_bytes;
  1444. count = s->dma_dac.count;
  1445. if (!s->dma_dac.stopped) {
  1446. diff = dma_count_done(&s->dma_dac);
  1447. count -= diff;
  1448. cinfo.bytes += diff;
  1449. cinfo.ptr = virt_to_phys(s->dma_dac.nextOut) + diff -
  1450. virt_to_phys(s->dma_dac.rawbuf);
  1451. } else
  1452. cinfo.ptr = virt_to_phys(s->dma_dac.nextOut) -
  1453. virt_to_phys(s->dma_dac.rawbuf);
  1454. if (s->dma_dac.mapped)
  1455. s->dma_dac.count &= (s->dma_dac.dma_fragsize-1);
  1456. spin_unlock_irqrestore(&s->lock, flags);
  1457. if (count < 0)
  1458. count = 0;
  1459. cinfo.blocks = count >> s->dma_dac.fragshift;
  1460. return copy_to_user((void *) arg, &cinfo, sizeof(cinfo));
  1461. case SNDCTL_DSP_GETBLKSIZE:
  1462. if (file->f_mode & FMODE_WRITE)
  1463. return put_user(s->dma_dac.fragsize, (int *) arg);
  1464. else
  1465. return put_user(s->dma_adc.fragsize, (int *) arg);
  1466. case SNDCTL_DSP_SETFRAGMENT:
  1467. if (get_user(val, (int *) arg))
  1468. return -EFAULT;
  1469. if (file->f_mode & FMODE_READ) {
  1470. stop_adc(s);
  1471. s->dma_adc.ossfragshift = val & 0xffff;
  1472. s->dma_adc.ossmaxfrags = (val >> 16) & 0xffff;
  1473. if (s->dma_adc.ossfragshift < 4)
  1474. s->dma_adc.ossfragshift = 4;
  1475. if (s->dma_adc.ossfragshift > 15)
  1476. s->dma_adc.ossfragshift = 15;
  1477. if (s->dma_adc.ossmaxfrags < 4)
  1478. s->dma_adc.ossmaxfrags = 4;
  1479. if ((ret = prog_dmabuf_adc(s)))
  1480. return ret;
  1481. }
  1482. if (file->f_mode & FMODE_WRITE) {
  1483. stop_dac(s);
  1484. s->dma_dac.ossfragshift = val & 0xffff;
  1485. s->dma_dac.ossmaxfrags = (val >> 16) & 0xffff;
  1486. if (s->dma_dac.ossfragshift < 4)
  1487. s->dma_dac.ossfragshift = 4;
  1488. if (s->dma_dac.ossfragshift > 15)
  1489. s->dma_dac.ossfragshift = 15;
  1490. if (s->dma_dac.ossmaxfrags < 4)
  1491. s->dma_dac.ossmaxfrags = 4;
  1492. if ((ret = prog_dmabuf_dac(s)))
  1493. return ret;
  1494. }
  1495. return 0;
  1496. case SNDCTL_DSP_SUBDIVIDE:
  1497. if ((file->f_mode & FMODE_READ && s->dma_adc.subdivision) ||
  1498. (file->f_mode & FMODE_WRITE && s->dma_dac.subdivision))
  1499. return -EINVAL;
  1500. if (get_user(val, (int *) arg))
  1501. return -EFAULT;
  1502. if (val != 1 && val != 2 && val != 4)
  1503. return -EINVAL;
  1504. if (file->f_mode & FMODE_READ) {
  1505. stop_adc(s);
  1506. s->dma_adc.subdivision = val;
  1507. if ((ret = prog_dmabuf_adc(s)))
  1508. return ret;
  1509. }
  1510. if (file->f_mode & FMODE_WRITE) {
  1511. stop_dac(s);
  1512. s->dma_dac.subdivision = val;
  1513. if ((ret = prog_dmabuf_dac(s)))
  1514. return ret;
  1515. }
  1516. return 0;
  1517. case SOUND_PCM_READ_RATE:
  1518. return put_user((file->f_mode & FMODE_READ) ?
  1519. s->dma_adc.sample_rate :
  1520. s->dma_dac.sample_rate,
  1521. (int *)arg);
  1522. case SOUND_PCM_READ_CHANNELS:
  1523. if (file->f_mode & FMODE_READ)
  1524. return put_user(s->dma_adc.num_channels, (int *)arg);
  1525. else
  1526. return put_user(s->dma_dac.num_channels, (int *)arg);
  1527. case SOUND_PCM_READ_BITS:
  1528. if (file->f_mode & FMODE_READ)
  1529. return put_user(s->dma_adc.sample_size, (int *)arg);
  1530. else
  1531. return put_user(s->dma_dac.sample_size, (int *)arg);
  1532. case SOUND_PCM_WRITE_FILTER:
  1533. case SNDCTL_DSP_SETSYNCRO:
  1534. case SOUND_PCM_READ_FILTER:
  1535. return -EINVAL;
  1536. }
  1537. return mixdev_ioctl(s->codec, cmd, arg);
  1538. }
  1539. static int
  1540. au1550_open(struct inode *inode, struct file *file)
  1541. {
  1542. int minor = MINOR(inode->i_rdev);
  1543. DECLARE_WAITQUEUE(wait, current);
  1544. struct au1550_state *s = &au1550_state;
  1545. int ret;
  1546. #ifdef DEBUG
  1547. if (file->f_flags & O_NONBLOCK)
  1548. pr_debug("open: non-blocking\n");
  1549. else
  1550. pr_debug("open: blocking\n");
  1551. #endif
  1552. file->private_data = s;
  1553. /* wait for device to become free */
  1554. down(&s->open_sem);
  1555. while (s->open_mode & file->f_mode) {
  1556. if (file->f_flags & O_NONBLOCK) {
  1557. up(&s->open_sem);
  1558. return -EBUSY;
  1559. }
  1560. add_wait_queue(&s->open_wait, &wait);
  1561. __set_current_state(TASK_INTERRUPTIBLE);
  1562. up(&s->open_sem);
  1563. schedule();
  1564. remove_wait_queue(&s->open_wait, &wait);
  1565. set_current_state(TASK_RUNNING);
  1566. if (signal_pending(current))
  1567. return -ERESTARTSYS;
  1568. down(&s->open_sem);
  1569. }
  1570. stop_dac(s);
  1571. stop_adc(s);
  1572. if (file->f_mode & FMODE_READ) {
  1573. s->dma_adc.ossfragshift = s->dma_adc.ossmaxfrags =
  1574. s->dma_adc.subdivision = s->dma_adc.total_bytes = 0;
  1575. s->dma_adc.num_channels = 1;
  1576. s->dma_adc.sample_size = 8;
  1577. set_adc_rate(s, 8000);
  1578. if ((minor & 0xf) == SND_DEV_DSP16)
  1579. s->dma_adc.sample_size = 16;
  1580. }
  1581. if (file->f_mode & FMODE_WRITE) {
  1582. s->dma_dac.ossfragshift = s->dma_dac.ossmaxfrags =
  1583. s->dma_dac.subdivision = s->dma_dac.total_bytes = 0;
  1584. s->dma_dac.num_channels = 1;
  1585. s->dma_dac.sample_size = 8;
  1586. set_dac_rate(s, 8000);
  1587. if ((minor & 0xf) == SND_DEV_DSP16)
  1588. s->dma_dac.sample_size = 16;
  1589. }
  1590. if (file->f_mode & FMODE_READ) {
  1591. if ((ret = prog_dmabuf_adc(s)))
  1592. return ret;
  1593. }
  1594. if (file->f_mode & FMODE_WRITE) {
  1595. if ((ret = prog_dmabuf_dac(s)))
  1596. return ret;
  1597. }
  1598. s->open_mode |= file->f_mode & (FMODE_READ | FMODE_WRITE);
  1599. up(&s->open_sem);
  1600. init_MUTEX(&s->sem);
  1601. return 0;
  1602. }
  1603. static int
  1604. au1550_release(struct inode *inode, struct file *file)
  1605. {
  1606. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1607. lock_kernel();
  1608. if (file->f_mode & FMODE_WRITE) {
  1609. unlock_kernel();
  1610. drain_dac(s, file->f_flags & O_NONBLOCK);
  1611. lock_kernel();
  1612. }
  1613. down(&s->open_sem);
  1614. if (file->f_mode & FMODE_WRITE) {
  1615. stop_dac(s);
  1616. kfree(s->dma_dac.rawbuf);
  1617. s->dma_dac.rawbuf = NULL;
  1618. }
  1619. if (file->f_mode & FMODE_READ) {
  1620. stop_adc(s);
  1621. kfree(s->dma_adc.rawbuf);
  1622. s->dma_adc.rawbuf = NULL;
  1623. }
  1624. s->open_mode &= ((~file->f_mode) & (FMODE_READ|FMODE_WRITE));
  1625. up(&s->open_sem);
  1626. wake_up(&s->open_wait);
  1627. unlock_kernel();
  1628. return 0;
  1629. }
  1630. static /*const */ struct file_operations au1550_audio_fops = {
  1631. owner: THIS_MODULE,
  1632. llseek: au1550_llseek,
  1633. read: au1550_read,
  1634. write: au1550_write,
  1635. poll: au1550_poll,
  1636. ioctl: au1550_ioctl,
  1637. mmap: au1550_mmap,
  1638. open: au1550_open,
  1639. release: au1550_release,
  1640. };
  1641. MODULE_AUTHOR("Advanced Micro Devices (AMD), dan@embeddededge.com");
  1642. MODULE_DESCRIPTION("Au1550 AC97 Audio Driver");
  1643. static int __devinit
  1644. au1550_probe(void)
  1645. {
  1646. struct au1550_state *s = &au1550_state;
  1647. int val;
  1648. memset(s, 0, sizeof(struct au1550_state));
  1649. init_waitqueue_head(&s->dma_adc.wait);
  1650. init_waitqueue_head(&s->dma_dac.wait);
  1651. init_waitqueue_head(&s->open_wait);
  1652. init_MUTEX(&s->open_sem);
  1653. spin_lock_init(&s->lock);
  1654. s->codec = ac97_alloc_codec();
  1655. if(s->codec == NULL) {
  1656. err("Out of memory");
  1657. return -1;
  1658. }
  1659. s->codec->private_data = s;
  1660. s->codec->id = 0;
  1661. s->codec->codec_read = rdcodec;
  1662. s->codec->codec_write = wrcodec;
  1663. s->codec->codec_wait = waitcodec;
  1664. if (!request_mem_region(CPHYSADDR(AC97_PSC_SEL),
  1665. 0x30, "Au1550 AC97")) {
  1666. err("AC'97 ports in use");
  1667. }
  1668. /* Allocate the DMA Channels
  1669. */
  1670. if ((s->dma_dac.dmanr = au1xxx_dbdma_chan_alloc(DBDMA_MEM_CHAN,
  1671. DBDMA_AC97_TX_CHAN, dac_dma_interrupt, (void *)s)) == 0) {
  1672. err("Can't get DAC DMA");
  1673. goto err_dma1;
  1674. }
  1675. au1xxx_dbdma_set_devwidth(s->dma_dac.dmanr, 16);
  1676. if (au1xxx_dbdma_ring_alloc(s->dma_dac.dmanr,
  1677. NUM_DBDMA_DESCRIPTORS) == 0) {
  1678. err("Can't get DAC DMA descriptors");
  1679. goto err_dma1;
  1680. }
  1681. if ((s->dma_adc.dmanr = au1xxx_dbdma_chan_alloc(DBDMA_AC97_RX_CHAN,
  1682. DBDMA_MEM_CHAN, adc_dma_interrupt, (void *)s)) == 0) {
  1683. err("Can't get ADC DMA");
  1684. goto err_dma2;
  1685. }
  1686. au1xxx_dbdma_set_devwidth(s->dma_adc.dmanr, 16);
  1687. if (au1xxx_dbdma_ring_alloc(s->dma_adc.dmanr,
  1688. NUM_DBDMA_DESCRIPTORS) == 0) {
  1689. err("Can't get ADC DMA descriptors");
  1690. goto err_dma2;
  1691. }
  1692. pr_info("DAC: DMA%d, ADC: DMA%d", DBDMA_AC97_TX_CHAN, DBDMA_AC97_RX_CHAN);
  1693. /* register devices */
  1694. if ((s->dev_audio = register_sound_dsp(&au1550_audio_fops, -1)) < 0)
  1695. goto err_dev1;
  1696. if ((s->codec->dev_mixer =
  1697. register_sound_mixer(&au1550_mixer_fops, -1)) < 0)
  1698. goto err_dev2;
  1699. /* The GPIO for the appropriate PSC was configured by the
  1700. * board specific start up.
  1701. *
  1702. * configure PSC for AC'97
  1703. */
  1704. au_writel(0, AC97_PSC_CTRL); /* Disable PSC */
  1705. au_sync();
  1706. au_writel((PSC_SEL_CLK_SERCLK | PSC_SEL_PS_AC97MODE), AC97_PSC_SEL);
  1707. au_sync();
  1708. /* cold reset the AC'97
  1709. */
  1710. au_writel(PSC_AC97RST_RST, PSC_AC97RST);
  1711. au_sync();
  1712. au1550_delay(10);
  1713. au_writel(0, PSC_AC97RST);
  1714. au_sync();
  1715. /* need to delay around 500msec(bleech) to give
  1716. some CODECs enough time to wakeup */
  1717. au1550_delay(500);
  1718. /* warm reset the AC'97 to start the bitclk
  1719. */
  1720. au_writel(PSC_AC97RST_SNC, PSC_AC97RST);
  1721. au_sync();
  1722. udelay(100);
  1723. au_writel(0, PSC_AC97RST);
  1724. au_sync();
  1725. /* Enable PSC
  1726. */
  1727. au_writel(PSC_CTRL_ENABLE, AC97_PSC_CTRL);
  1728. au_sync();
  1729. /* Wait for PSC ready.
  1730. */
  1731. do {
  1732. val = au_readl(PSC_AC97STAT);
  1733. au_sync();
  1734. } while ((val & PSC_AC97STAT_SR) == 0);
  1735. /* Configure AC97 controller.
  1736. * Deep FIFO, 16-bit sample, DMA, make sure DMA matches fifo size.
  1737. */
  1738. val = PSC_AC97CFG_SET_LEN(16);
  1739. val |= PSC_AC97CFG_RT_FIFO8 | PSC_AC97CFG_TT_FIFO8;
  1740. /* Enable device so we can at least
  1741. * talk over the AC-link.
  1742. */
  1743. au_writel(val, PSC_AC97CFG);
  1744. au_writel(PSC_AC97MSK_ALLMASK, PSC_AC97MSK);
  1745. au_sync();
  1746. val |= PSC_AC97CFG_DE_ENABLE;
  1747. au_writel(val, PSC_AC97CFG);
  1748. au_sync();
  1749. /* Wait for Device ready.
  1750. */
  1751. do {
  1752. val = au_readl(PSC_AC97STAT);
  1753. au_sync();
  1754. } while ((val & PSC_AC97STAT_DR) == 0);
  1755. /* codec init */
  1756. if (!ac97_probe_codec(s->codec))
  1757. goto err_dev3;
  1758. s->codec_base_caps = rdcodec(s->codec, AC97_RESET);
  1759. s->codec_ext_caps = rdcodec(s->codec, AC97_EXTENDED_ID);
  1760. pr_info("AC'97 Base/Extended ID = %04x/%04x",
  1761. s->codec_base_caps, s->codec_ext_caps);
  1762. if (!(s->codec_ext_caps & AC97_EXTID_VRA)) {
  1763. /* codec does not support VRA
  1764. */
  1765. s->no_vra = 1;
  1766. } else if (!vra) {
  1767. /* Boot option says disable VRA
  1768. */
  1769. u16 ac97_extstat = rdcodec(s->codec, AC97_EXTENDED_STATUS);
  1770. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  1771. ac97_extstat & ~AC97_EXTSTAT_VRA);
  1772. s->no_vra = 1;
  1773. }
  1774. if (s->no_vra)
  1775. pr_info("no VRA, interpolating and decimating");
  1776. /* set mic to be the recording source */
  1777. val = SOUND_MASK_MIC;
  1778. mixdev_ioctl(s->codec, SOUND_MIXER_WRITE_RECSRC,
  1779. (unsigned long) &val);
  1780. return 0;
  1781. err_dev3:
  1782. unregister_sound_mixer(s->codec->dev_mixer);
  1783. err_dev2:
  1784. unregister_sound_dsp(s->dev_audio);
  1785. err_dev1:
  1786. au1xxx_dbdma_chan_free(s->dma_adc.dmanr);
  1787. err_dma2:
  1788. au1xxx_dbdma_chan_free(s->dma_dac.dmanr);
  1789. err_dma1:
  1790. release_mem_region(CPHYSADDR(AC97_PSC_SEL), 0x30);
  1791. ac97_release_codec(s->codec);
  1792. return -1;
  1793. }
  1794. static void __devinit
  1795. au1550_remove(void)
  1796. {
  1797. struct au1550_state *s = &au1550_state;
  1798. if (!s)
  1799. return;
  1800. synchronize_irq();
  1801. au1xxx_dbdma_chan_free(s->dma_adc.dmanr);
  1802. au1xxx_dbdma_chan_free(s->dma_dac.dmanr);
  1803. release_mem_region(CPHYSADDR(AC97_PSC_SEL), 0x30);
  1804. unregister_sound_dsp(s->dev_audio);
  1805. unregister_sound_mixer(s->codec->dev_mixer);
  1806. ac97_release_codec(s->codec);
  1807. }
  1808. static int __init
  1809. init_au1550(void)
  1810. {
  1811. return au1550_probe();
  1812. }
  1813. static void __exit
  1814. cleanup_au1550(void)
  1815. {
  1816. au1550_remove();
  1817. }
  1818. module_init(init_au1550);
  1819. module_exit(cleanup_au1550);
  1820. #ifndef MODULE
  1821. static int __init
  1822. au1550_setup(char *options)
  1823. {
  1824. char *this_opt;
  1825. if (!options || !*options)
  1826. return 0;
  1827. while ((this_opt = strsep(&options, ","))) {
  1828. if (!*this_opt)
  1829. continue;
  1830. if (!strncmp(this_opt, "vra", 3)) {
  1831. vra = 1;
  1832. }
  1833. }
  1834. return 1;
  1835. }
  1836. __setup("au1550_audio=", au1550_setup);
  1837. #endif /* MODULE */