emu10k1.h 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597
  1. #ifndef __SOUND_EMU10K1_H
  2. #define __SOUND_EMU10K1_H
  3. /*
  4. * Copyright (c) by Jaroslav Kysela <perex@suse.cz>,
  5. * Creative Labs, Inc.
  6. * Definitions for EMU10K1 (SB Live!) chips
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. *
  23. */
  24. #ifdef __KERNEL__
  25. #include <sound/pcm.h>
  26. #include <sound/rawmidi.h>
  27. #include <sound/hwdep.h>
  28. #include <sound/ac97_codec.h>
  29. #include <sound/util_mem.h>
  30. #include <sound/pcm-indirect.h>
  31. #include <sound/timer.h>
  32. #include <linux/interrupt.h>
  33. #include <asm/io.h>
  34. /* ------------------- DEFINES -------------------- */
  35. #define EMUPAGESIZE 4096
  36. #define MAXREQVOICES 8
  37. #define MAXPAGES 8192
  38. #define RESERVED 0
  39. #define NUM_MIDI 16
  40. #define NUM_G 64 /* use all channels */
  41. #define NUM_FXSENDS 4
  42. #define NUM_EFX_PLAYBACK 16
  43. /* FIXME? - according to the OSS driver the EMU10K1 needs a 29 bit DMA mask */
  44. #define EMU10K1_DMA_MASK 0x7fffffffUL /* 31bit */
  45. #define AUDIGY_DMA_MASK 0x7fffffffUL /* 31bit FIXME - 32 should work? */
  46. /* See ALSA bug #1276 - rlrevell */
  47. #define TMEMSIZE 256*1024
  48. #define TMEMSIZEREG 4
  49. #define IP_TO_CP(ip) ((ip == 0) ? 0 : (((0x00001000uL | (ip & 0x00000FFFL)) << (((ip >> 12) & 0x000FL) + 4)) & 0xFFFF0000uL))
  50. // Audigy specify registers are prefixed with 'A_'
  51. /************************************************************************************************/
  52. /* PCI function 0 registers, address = <val> + PCIBASE0 */
  53. /************************************************************************************************/
  54. #define PTR 0x00 /* Indexed register set pointer register */
  55. /* NOTE: The CHANNELNUM and ADDRESS words can */
  56. /* be modified independently of each other. */
  57. #define PTR_CHANNELNUM_MASK 0x0000003f /* For each per-channel register, indicates the */
  58. /* channel number of the register to be */
  59. /* accessed. For non per-channel registers the */
  60. /* value should be set to zero. */
  61. #define PTR_ADDRESS_MASK 0x07ff0000 /* Register index */
  62. #define A_PTR_ADDRESS_MASK 0x0fff0000
  63. #define DATA 0x04 /* Indexed register set data register */
  64. #define IPR 0x08 /* Global interrupt pending register */
  65. /* Clear pending interrupts by writing a 1 to */
  66. /* the relevant bits and zero to the other bits */
  67. #define IPR_P16V 0x80000000 /* Bit set when the CA0151 P16V chip wishes
  68. to interrupt */
  69. #define IPR_GPIOMSG 0x20000000 /* GPIO message interrupt (RE'd, still not sure
  70. which INTE bits enable it) */
  71. /* The next two interrupts are for the midi port on the Audigy Drive (A_MPU1) */
  72. #define IPR_A_MIDITRANSBUFEMPTY2 0x10000000 /* MIDI UART transmit buffer empty */
  73. #define IPR_A_MIDIRECVBUFEMPTY2 0x08000000 /* MIDI UART receive buffer empty */
  74. #define IPR_SPDIFBUFFULL 0x04000000 /* SPDIF capture related, 10k2 only? (RE) */
  75. #define IPR_SPDIFBUFHALFFULL 0x02000000 /* SPDIF capture related? (RE) */
  76. #define IPR_SAMPLERATETRACKER 0x01000000 /* Sample rate tracker lock status change */
  77. #define IPR_FXDSP 0x00800000 /* Enable FX DSP interrupts */
  78. #define IPR_FORCEINT 0x00400000 /* Force Sound Blaster interrupt */
  79. #define IPR_PCIERROR 0x00200000 /* PCI bus error */
  80. #define IPR_VOLINCR 0x00100000 /* Volume increment button pressed */
  81. #define IPR_VOLDECR 0x00080000 /* Volume decrement button pressed */
  82. #define IPR_MUTE 0x00040000 /* Mute button pressed */
  83. #define IPR_MICBUFFULL 0x00020000 /* Microphone buffer full */
  84. #define IPR_MICBUFHALFFULL 0x00010000 /* Microphone buffer half full */
  85. #define IPR_ADCBUFFULL 0x00008000 /* ADC buffer full */
  86. #define IPR_ADCBUFHALFFULL 0x00004000 /* ADC buffer half full */
  87. #define IPR_EFXBUFFULL 0x00002000 /* Effects buffer full */
  88. #define IPR_EFXBUFHALFFULL 0x00001000 /* Effects buffer half full */
  89. #define IPR_GPSPDIFSTATUSCHANGE 0x00000800 /* GPSPDIF channel status change */
  90. #define IPR_CDROMSTATUSCHANGE 0x00000400 /* CD-ROM channel status change */
  91. #define IPR_INTERVALTIMER 0x00000200 /* Interval timer terminal count */
  92. #define IPR_MIDITRANSBUFEMPTY 0x00000100 /* MIDI UART transmit buffer empty */
  93. #define IPR_MIDIRECVBUFEMPTY 0x00000080 /* MIDI UART receive buffer empty */
  94. #define IPR_CHANNELLOOP 0x00000040 /* Channel (half) loop interrupt(s) pending */
  95. #define IPR_CHANNELNUMBERMASK 0x0000003f /* When IPR_CHANNELLOOP is set, indicates the */
  96. /* highest set channel in CLIPL, CLIPH, HLIPL, */
  97. /* or HLIPH. When IP is written with CL set, */
  98. /* the bit in H/CLIPL or H/CLIPH corresponding */
  99. /* to the CIN value written will be cleared. */
  100. #define INTE 0x0c /* Interrupt enable register */
  101. #define INTE_VIRTUALSB_MASK 0xc0000000 /* Virtual Soundblaster I/O port capture */
  102. #define INTE_VIRTUALSB_220 0x00000000 /* Capture at I/O base address 0x220-0x22f */
  103. #define INTE_VIRTUALSB_240 0x40000000 /* Capture at I/O base address 0x240 */
  104. #define INTE_VIRTUALSB_260 0x80000000 /* Capture at I/O base address 0x260 */
  105. #define INTE_VIRTUALSB_280 0xc0000000 /* Capture at I/O base address 0x280 */
  106. #define INTE_VIRTUALMPU_MASK 0x30000000 /* Virtual MPU I/O port capture */
  107. #define INTE_VIRTUALMPU_300 0x00000000 /* Capture at I/O base address 0x300-0x301 */
  108. #define INTE_VIRTUALMPU_310 0x10000000 /* Capture at I/O base address 0x310 */
  109. #define INTE_VIRTUALMPU_320 0x20000000 /* Capture at I/O base address 0x320 */
  110. #define INTE_VIRTUALMPU_330 0x30000000 /* Capture at I/O base address 0x330 */
  111. #define INTE_MASTERDMAENABLE 0x08000000 /* Master DMA emulation at 0x000-0x00f */
  112. #define INTE_SLAVEDMAENABLE 0x04000000 /* Slave DMA emulation at 0x0c0-0x0df */
  113. #define INTE_MASTERPICENABLE 0x02000000 /* Master PIC emulation at 0x020-0x021 */
  114. #define INTE_SLAVEPICENABLE 0x01000000 /* Slave PIC emulation at 0x0a0-0x0a1 */
  115. #define INTE_VSBENABLE 0x00800000 /* Enable virtual Soundblaster */
  116. #define INTE_ADLIBENABLE 0x00400000 /* Enable AdLib emulation at 0x388-0x38b */
  117. #define INTE_MPUENABLE 0x00200000 /* Enable virtual MPU */
  118. #define INTE_FORCEINT 0x00100000 /* Continuously assert INTAN */
  119. #define INTE_MRHANDENABLE 0x00080000 /* Enable the "Mr. Hand" logic */
  120. /* NOTE: There is no reason to use this under */
  121. /* Linux, and it will cause odd hardware */
  122. /* behavior and possibly random segfaults and */
  123. /* lockups if enabled. */
  124. /* The next two interrupts are for the midi port on the Audigy Drive (A_MPU1) */
  125. #define INTE_A_MIDITXENABLE2 0x00020000 /* Enable MIDI transmit-buffer-empty interrupts */
  126. #define INTE_A_MIDIRXENABLE2 0x00010000 /* Enable MIDI receive-buffer-empty interrupts */
  127. #define INTE_SAMPLERATETRACKER 0x00002000 /* Enable sample rate tracker interrupts */
  128. /* NOTE: This bit must always be enabled */
  129. #define INTE_FXDSPENABLE 0x00001000 /* Enable FX DSP interrupts */
  130. #define INTE_PCIERRORENABLE 0x00000800 /* Enable PCI bus error interrupts */
  131. #define INTE_VOLINCRENABLE 0x00000400 /* Enable volume increment button interrupts */
  132. #define INTE_VOLDECRENABLE 0x00000200 /* Enable volume decrement button interrupts */
  133. #define INTE_MUTEENABLE 0x00000100 /* Enable mute button interrupts */
  134. #define INTE_MICBUFENABLE 0x00000080 /* Enable microphone buffer interrupts */
  135. #define INTE_ADCBUFENABLE 0x00000040 /* Enable ADC buffer interrupts */
  136. #define INTE_EFXBUFENABLE 0x00000020 /* Enable Effects buffer interrupts */
  137. #define INTE_GPSPDIFENABLE 0x00000010 /* Enable GPSPDIF status interrupts */
  138. #define INTE_CDSPDIFENABLE 0x00000008 /* Enable CDSPDIF status interrupts */
  139. #define INTE_INTERVALTIMERENB 0x00000004 /* Enable interval timer interrupts */
  140. #define INTE_MIDITXENABLE 0x00000002 /* Enable MIDI transmit-buffer-empty interrupts */
  141. #define INTE_MIDIRXENABLE 0x00000001 /* Enable MIDI receive-buffer-empty interrupts */
  142. #define WC 0x10 /* Wall Clock register */
  143. #define WC_SAMPLECOUNTER_MASK 0x03FFFFC0 /* Sample periods elapsed since reset */
  144. #define WC_SAMPLECOUNTER 0x14060010
  145. #define WC_CURRENTCHANNEL 0x0000003F /* Channel [0..63] currently being serviced */
  146. /* NOTE: Each channel takes 1/64th of a sample */
  147. /* period to be serviced. */
  148. #define HCFG 0x14 /* Hardware config register */
  149. /* NOTE: There is no reason to use the legacy */
  150. /* SoundBlaster emulation stuff described below */
  151. /* under Linux, and all kinds of weird hardware */
  152. /* behavior can result if you try. Don't. */
  153. #define HCFG_LEGACYFUNC_MASK 0xe0000000 /* Legacy function number */
  154. #define HCFG_LEGACYFUNC_MPU 0x00000000 /* Legacy MPU */
  155. #define HCFG_LEGACYFUNC_SB 0x40000000 /* Legacy SB */
  156. #define HCFG_LEGACYFUNC_AD 0x60000000 /* Legacy AD */
  157. #define HCFG_LEGACYFUNC_MPIC 0x80000000 /* Legacy MPIC */
  158. #define HCFG_LEGACYFUNC_MDMA 0xa0000000 /* Legacy MDMA */
  159. #define HCFG_LEGACYFUNC_SPCI 0xc0000000 /* Legacy SPCI */
  160. #define HCFG_LEGACYFUNC_SDMA 0xe0000000 /* Legacy SDMA */
  161. #define HCFG_IOCAPTUREADDR 0x1f000000 /* The 4 LSBs of the captured I/O address. */
  162. #define HCFG_LEGACYWRITE 0x00800000 /* 1 = write, 0 = read */
  163. #define HCFG_LEGACYWORD 0x00400000 /* 1 = word, 0 = byte */
  164. #define HCFG_LEGACYINT 0x00200000 /* 1 = legacy event captured. Write 1 to clear. */
  165. /* NOTE: The rest of the bits in this register */
  166. /* _are_ relevant under Linux. */
  167. #define HCFG_CODECFORMAT_MASK 0x00070000 /* CODEC format */
  168. #define HCFG_CODECFORMAT_AC97 0x00000000 /* AC97 CODEC format -- Primary Output */
  169. #define HCFG_CODECFORMAT_I2S 0x00010000 /* I2S CODEC format -- Secondary (Rear) Output */
  170. #define HCFG_GPINPUT0 0x00004000 /* External pin112 */
  171. #define HCFG_GPINPUT1 0x00002000 /* External pin110 */
  172. #define HCFG_GPOUTPUT_MASK 0x00001c00 /* External pins which may be controlled */
  173. #define HCFG_GPOUT0 0x00001000 /* External pin? (spdif enable on 5.1) */
  174. #define HCFG_GPOUT1 0x00000800 /* External pin? (IR) */
  175. #define HCFG_GPOUT2 0x00000400 /* External pin? (IR) */
  176. #define HCFG_JOYENABLE 0x00000200 /* Internal joystick enable */
  177. #define HCFG_PHASETRACKENABLE 0x00000100 /* Phase tracking enable */
  178. /* 1 = Force all 3 async digital inputs to use */
  179. /* the same async sample rate tracker (ZVIDEO) */
  180. #define HCFG_AC3ENABLE_MASK 0x000000e0 /* AC3 async input control - Not implemented */
  181. #define HCFG_AC3ENABLE_ZVIDEO 0x00000080 /* Channels 0 and 1 replace ZVIDEO */
  182. #define HCFG_AC3ENABLE_CDSPDIF 0x00000040 /* Channels 0 and 1 replace CDSPDIF */
  183. #define HCFG_AC3ENABLE_GPSPDIF 0x00000020 /* Channels 0 and 1 replace GPSPDIF */
  184. #define HCFG_AUTOMUTE 0x00000010 /* When set, the async sample rate convertors */
  185. /* will automatically mute their output when */
  186. /* they are not rate-locked to the external */
  187. /* async audio source */
  188. #define HCFG_LOCKSOUNDCACHE 0x00000008 /* 1 = Cancel bustmaster accesses to soundcache */
  189. /* NOTE: This should generally never be used. */
  190. #define HCFG_LOCKTANKCACHE_MASK 0x00000004 /* 1 = Cancel bustmaster accesses to tankcache */
  191. /* NOTE: This should generally never be used. */
  192. #define HCFG_LOCKTANKCACHE 0x01020014
  193. #define HCFG_MUTEBUTTONENABLE 0x00000002 /* 1 = Master mute button sets AUDIOENABLE = 0. */
  194. /* NOTE: This is a 'cheap' way to implement a */
  195. /* master mute function on the mute button, and */
  196. /* in general should not be used unless a more */
  197. /* sophisticated master mute function has not */
  198. /* been written. */
  199. #define HCFG_AUDIOENABLE 0x00000001 /* 0 = CODECs transmit zero-valued samples */
  200. /* Should be set to 1 when the EMU10K1 is */
  201. /* completely initialized. */
  202. //For Audigy, MPU port move to 0x70-0x74 ptr register
  203. #define MUDATA 0x18 /* MPU401 data register (8 bits) */
  204. #define MUCMD 0x19 /* MPU401 command register (8 bits) */
  205. #define MUCMD_RESET 0xff /* RESET command */
  206. #define MUCMD_ENTERUARTMODE 0x3f /* Enter_UART_mode command */
  207. /* NOTE: All other commands are ignored */
  208. #define MUSTAT MUCMD /* MPU401 status register (8 bits) */
  209. #define MUSTAT_IRDYN 0x80 /* 0 = MIDI data or command ACK */
  210. #define MUSTAT_ORDYN 0x40 /* 0 = MUDATA can accept a command or data */
  211. #define A_IOCFG 0x18 /* GPIO on Audigy card (16bits) */
  212. #define A_GPINPUT_MASK 0xff00
  213. #define A_GPOUTPUT_MASK 0x00ff
  214. // Audigy output/GPIO stuff taken from the kX drivers
  215. #define A_IOCFG_GPOUT0 0x0044 /* analog/digital */
  216. #define A_IOCFG_DISABLE_ANALOG 0x0040 /* = 'enable' for Audigy2 (chiprev=4) */
  217. #define A_IOCFG_ENABLE_DIGITAL 0x0004
  218. #define A_IOCFG_UNKNOWN_20 0x0020
  219. #define A_IOCFG_DISABLE_AC97_FRONT 0x0080 /* turn off ac97 front -> front (10k2.1) */
  220. #define A_IOCFG_GPOUT1 0x0002 /* IR? drive's internal bypass (?) */
  221. #define A_IOCFG_GPOUT2 0x0001 /* IR */
  222. #define A_IOCFG_MULTIPURPOSE_JACK 0x2000 /* center+lfe+rear_center (a2/a2ex) */
  223. /* + digital for generic 10k2 */
  224. #define A_IOCFG_DIGITAL_JACK 0x1000 /* digital for a2 platinum */
  225. #define A_IOCFG_FRONT_JACK 0x4000
  226. #define A_IOCFG_REAR_JACK 0x8000
  227. #define A_IOCFG_PHONES_JACK 0x0100 /* LiveDrive */
  228. /* outputs:
  229. * for audigy2 platinum: 0xa00
  230. * for a2 platinum ex: 0x1c00
  231. * for a1 platinum: 0x0
  232. */
  233. #define TIMER 0x1a /* Timer terminal count register */
  234. /* NOTE: After the rate is changed, a maximum */
  235. /* of 1024 sample periods should be allowed */
  236. /* before the new rate is guaranteed accurate. */
  237. #define TIMER_RATE_MASK 0x000003ff /* Timer interrupt rate in sample periods */
  238. /* 0 == 1024 periods, [1..4] are not useful */
  239. #define TIMER_RATE 0x0a00001a
  240. #define AC97DATA 0x1c /* AC97 register set data register (16 bit) */
  241. #define AC97ADDRESS 0x1e /* AC97 register set address register (8 bit) */
  242. #define AC97ADDRESS_READY 0x80 /* Read-only bit, reflects CODEC READY signal */
  243. #define AC97ADDRESS_ADDRESS 0x7f /* Address of indexed AC97 register */
  244. /* Available on the Audigy 2 and Audigy 4 only. This is the P16V chip. */
  245. #define PTR2 0x20 /* Indexed register set pointer register */
  246. #define DATA2 0x24 /* Indexed register set data register */
  247. #define IPR2 0x28 /* P16V interrupt pending register */
  248. #define IPR2_PLAYBACK_CH_0_LOOP 0x00001000 /* Playback Channel 0 loop */
  249. #define IPR2_PLAYBACK_CH_0_HALF_LOOP 0x00000100 /* Playback Channel 0 half loop */
  250. #define IPR2_CAPTURE_CH_0_LOOP 0x00100000 /* Capture Channel 0 loop */
  251. #define IPR2_CAPTURE_CH_0_HALF_LOOP 0x00010000 /* Capture Channel 0 half loop */
  252. /* 0x00000100 Playback. Only in once per period.
  253. * 0x00110000 Capture. Int on half buffer.
  254. */
  255. #define INTE2 0x2c /* P16V Interrupt enable register. */
  256. #define INTE2_PLAYBACK_CH_0_LOOP 0x00001000 /* Playback Channel 0 loop */
  257. #define INTE2_PLAYBACK_CH_0_HALF_LOOP 0x00000100 /* Playback Channel 0 half loop */
  258. #define INTE2_PLAYBACK_CH_1_LOOP 0x00002000 /* Playback Channel 1 loop */
  259. #define INTE2_PLAYBACK_CH_1_HALF_LOOP 0x00000200 /* Playback Channel 1 half loop */
  260. #define INTE2_PLAYBACK_CH_2_LOOP 0x00004000 /* Playback Channel 2 loop */
  261. #define INTE2_PLAYBACK_CH_2_HALF_LOOP 0x00000400 /* Playback Channel 2 half loop */
  262. #define INTE2_PLAYBACK_CH_3_LOOP 0x00008000 /* Playback Channel 3 loop */
  263. #define INTE2_PLAYBACK_CH_3_HALF_LOOP 0x00000800 /* Playback Channel 3 half loop */
  264. #define INTE2_CAPTURE_CH_0_LOOP 0x00100000 /* Capture Channel 0 loop */
  265. #define INTE2_CAPTURE_CH_0_HALF_LOOP 0x00010000 /* Caputre Channel 0 half loop */
  266. #define HCFG2 0x34 /* Defaults: 0, win2000 sets it to 00004201 */
  267. /* 0x00000000 2-channel output. */
  268. /* 0x00000200 8-channel output. */
  269. /* 0x00000004 pauses stream/irq fail. */
  270. /* Rest of bits no nothing to sound output */
  271. /* bit 0: Enable P16V audio.
  272. * bit 1: Lock P16V record memory cache.
  273. * bit 2: Lock P16V playback memory cache.
  274. * bit 3: Dummy record insert zero samples.
  275. * bit 8: Record 8-channel in phase.
  276. * bit 9: Playback 8-channel in phase.
  277. * bit 11-12: Playback mixer attenuation: 0=0dB, 1=-6dB, 2=-12dB, 3=Mute.
  278. * bit 13: Playback mixer enable.
  279. * bit 14: Route SRC48 mixer output to fx engine.
  280. * bit 15: Enable IEEE 1394 chip.
  281. */
  282. #define IPR3 0x38 /* Cdif interrupt pending register */
  283. #define INTE3 0x3c /* Cdif interrupt enable register. */
  284. /************************************************************************************************/
  285. /* PCI function 1 registers, address = <val> + PCIBASE1 */
  286. /************************************************************************************************/
  287. #define JOYSTICK1 0x00 /* Analog joystick port register */
  288. #define JOYSTICK2 0x01 /* Analog joystick port register */
  289. #define JOYSTICK3 0x02 /* Analog joystick port register */
  290. #define JOYSTICK4 0x03 /* Analog joystick port register */
  291. #define JOYSTICK5 0x04 /* Analog joystick port register */
  292. #define JOYSTICK6 0x05 /* Analog joystick port register */
  293. #define JOYSTICK7 0x06 /* Analog joystick port register */
  294. #define JOYSTICK8 0x07 /* Analog joystick port register */
  295. /* When writing, any write causes JOYSTICK_COMPARATOR output enable to be pulsed on write. */
  296. /* When reading, use these bitfields: */
  297. #define JOYSTICK_BUTTONS 0x0f /* Joystick button data */
  298. #define JOYSTICK_COMPARATOR 0xf0 /* Joystick comparator data */
  299. /********************************************************************************************************/
  300. /* Emu10k1 pointer-offset register set, accessed through the PTR and DATA registers */
  301. /********************************************************************************************************/
  302. #define CPF 0x00 /* Current pitch and fraction register */
  303. #define CPF_CURRENTPITCH_MASK 0xffff0000 /* Current pitch (linear, 0x4000 == unity pitch shift) */
  304. #define CPF_CURRENTPITCH 0x10100000
  305. #define CPF_STEREO_MASK 0x00008000 /* 1 = Even channel interleave, odd channel locked */
  306. #define CPF_STOP_MASK 0x00004000 /* 1 = Current pitch forced to 0 */
  307. #define CPF_FRACADDRESS_MASK 0x00003fff /* Linear fractional address of the current channel */
  308. #define PTRX 0x01 /* Pitch target and send A/B amounts register */
  309. #define PTRX_PITCHTARGET_MASK 0xffff0000 /* Pitch target of specified channel */
  310. #define PTRX_PITCHTARGET 0x10100001
  311. #define PTRX_FXSENDAMOUNT_A_MASK 0x0000ff00 /* Linear level of channel output sent to FX send bus A */
  312. #define PTRX_FXSENDAMOUNT_A 0x08080001
  313. #define PTRX_FXSENDAMOUNT_B_MASK 0x000000ff /* Linear level of channel output sent to FX send bus B */
  314. #define PTRX_FXSENDAMOUNT_B 0x08000001
  315. #define CVCF 0x02 /* Current volume and filter cutoff register */
  316. #define CVCF_CURRENTVOL_MASK 0xffff0000 /* Current linear volume of specified channel */
  317. #define CVCF_CURRENTVOL 0x10100002
  318. #define CVCF_CURRENTFILTER_MASK 0x0000ffff /* Current filter cutoff frequency of specified channel */
  319. #define CVCF_CURRENTFILTER 0x10000002
  320. #define VTFT 0x03 /* Volume target and filter cutoff target register */
  321. #define VTFT_VOLUMETARGET_MASK 0xffff0000 /* Volume target of specified channel */
  322. #define VTFT_VOLUMETARGET 0x10100003
  323. #define VTFT_FILTERTARGET_MASK 0x0000ffff /* Filter cutoff target of specified channel */
  324. #define VTFT_FILTERTARGET 0x10000003
  325. #define Z1 0x05 /* Filter delay memory 1 register */
  326. #define Z2 0x04 /* Filter delay memory 2 register */
  327. #define PSST 0x06 /* Send C amount and loop start address register */
  328. #define PSST_FXSENDAMOUNT_C_MASK 0xff000000 /* Linear level of channel output sent to FX send bus C */
  329. #define PSST_FXSENDAMOUNT_C 0x08180006
  330. #define PSST_LOOPSTARTADDR_MASK 0x00ffffff /* Loop start address of the specified channel */
  331. #define PSST_LOOPSTARTADDR 0x18000006
  332. #define DSL 0x07 /* Send D amount and loop start address register */
  333. #define DSL_FXSENDAMOUNT_D_MASK 0xff000000 /* Linear level of channel output sent to FX send bus D */
  334. #define DSL_FXSENDAMOUNT_D 0x08180007
  335. #define DSL_LOOPENDADDR_MASK 0x00ffffff /* Loop end address of the specified channel */
  336. #define DSL_LOOPENDADDR 0x18000007
  337. #define CCCA 0x08 /* Filter Q, interp. ROM, byte size, cur. addr register */
  338. #define CCCA_RESONANCE 0xf0000000 /* Lowpass filter resonance (Q) height */
  339. #define CCCA_INTERPROMMASK 0x0e000000 /* Selects passband of interpolation ROM */
  340. /* 1 == full band, 7 == lowpass */
  341. /* ROM 0 is used when pitch shifting downward or less */
  342. /* then 3 semitones upward. Increasingly higher ROM */
  343. /* numbers are used, typically in steps of 3 semitones, */
  344. /* as upward pitch shifting is performed. */
  345. #define CCCA_INTERPROM_0 0x00000000 /* Select interpolation ROM 0 */
  346. #define CCCA_INTERPROM_1 0x02000000 /* Select interpolation ROM 1 */
  347. #define CCCA_INTERPROM_2 0x04000000 /* Select interpolation ROM 2 */
  348. #define CCCA_INTERPROM_3 0x06000000 /* Select interpolation ROM 3 */
  349. #define CCCA_INTERPROM_4 0x08000000 /* Select interpolation ROM 4 */
  350. #define CCCA_INTERPROM_5 0x0a000000 /* Select interpolation ROM 5 */
  351. #define CCCA_INTERPROM_6 0x0c000000 /* Select interpolation ROM 6 */
  352. #define CCCA_INTERPROM_7 0x0e000000 /* Select interpolation ROM 7 */
  353. #define CCCA_8BITSELECT 0x01000000 /* 1 = Sound memory for this channel uses 8-bit samples */
  354. #define CCCA_CURRADDR_MASK 0x00ffffff /* Current address of the selected channel */
  355. #define CCCA_CURRADDR 0x18000008
  356. #define CCR 0x09 /* Cache control register */
  357. #define CCR_CACHEINVALIDSIZE 0x07190009
  358. #define CCR_CACHEINVALIDSIZE_MASK 0xfe000000 /* Number of invalid samples cache for this channel */
  359. #define CCR_CACHELOOPFLAG 0x01000000 /* 1 = Cache has a loop service pending */
  360. #define CCR_INTERLEAVEDSAMPLES 0x00800000 /* 1 = A cache service will fetch interleaved samples */
  361. #define CCR_WORDSIZEDSAMPLES 0x00400000 /* 1 = A cache service will fetch word sized samples */
  362. #define CCR_READADDRESS 0x06100009
  363. #define CCR_READADDRESS_MASK 0x003f0000 /* Location of cache just beyond current cache service */
  364. #define CCR_LOOPINVALSIZE 0x0000fe00 /* Number of invalid samples in cache prior to loop */
  365. /* NOTE: This is valid only if CACHELOOPFLAG is set */
  366. #define CCR_LOOPFLAG 0x00000100 /* Set for a single sample period when a loop occurs */
  367. #define CCR_CACHELOOPADDRHI 0x000000ff /* DSL_LOOPSTARTADDR's hi byte if CACHELOOPFLAG is set */
  368. #define CLP 0x0a /* Cache loop register (valid if CCR_CACHELOOPFLAG = 1) */
  369. /* NOTE: This register is normally not used */
  370. #define CLP_CACHELOOPADDR 0x0000ffff /* Cache loop address (DSL_LOOPSTARTADDR [0..15]) */
  371. #define FXRT 0x0b /* Effects send routing register */
  372. /* NOTE: It is illegal to assign the same routing to */
  373. /* two effects sends. */
  374. #define FXRT_CHANNELA 0x000f0000 /* Effects send bus number for channel's effects send A */
  375. #define FXRT_CHANNELB 0x00f00000 /* Effects send bus number for channel's effects send B */
  376. #define FXRT_CHANNELC 0x0f000000 /* Effects send bus number for channel's effects send C */
  377. #define FXRT_CHANNELD 0xf0000000 /* Effects send bus number for channel's effects send D */
  378. #define MAPA 0x0c /* Cache map A */
  379. #define MAPB 0x0d /* Cache map B */
  380. #define MAP_PTE_MASK 0xffffe000 /* The 19 MSBs of the PTE indexed by the PTI */
  381. #define MAP_PTI_MASK 0x00001fff /* The 13 bit index to one of the 8192 PTE dwords */
  382. #define ENVVOL 0x10 /* Volume envelope register */
  383. #define ENVVOL_MASK 0x0000ffff /* Current value of volume envelope state variable */
  384. /* 0x8000-n == 666*n usec delay */
  385. #define ATKHLDV 0x11 /* Volume envelope hold and attack register */
  386. #define ATKHLDV_PHASE0 0x00008000 /* 0 = Begin attack phase */
  387. #define ATKHLDV_HOLDTIME_MASK 0x00007f00 /* Envelope hold time (127-n == n*88.2msec) */
  388. #define ATKHLDV_ATTACKTIME_MASK 0x0000007f /* Envelope attack time, log encoded */
  389. /* 0 = infinite, 1 = 10.9msec, ... 0x7f = 5.5msec */
  390. #define DCYSUSV 0x12 /* Volume envelope sustain and decay register */
  391. #define DCYSUSV_PHASE1_MASK 0x00008000 /* 0 = Begin attack phase, 1 = begin release phase */
  392. #define DCYSUSV_SUSTAINLEVEL_MASK 0x00007f00 /* 127 = full, 0 = off, 0.75dB increments */
  393. #define DCYSUSV_CHANNELENABLE_MASK 0x00000080 /* 1 = Inhibit envelope engine from writing values in */
  394. /* this channel and from writing to pitch, filter and */
  395. /* volume targets. */
  396. #define DCYSUSV_DECAYTIME_MASK 0x0000007f /* Volume envelope decay time, log encoded */
  397. /* 0 = 43.7msec, 1 = 21.8msec, 0x7f = 22msec */
  398. #define LFOVAL1 0x13 /* Modulation LFO value */
  399. #define LFOVAL_MASK 0x0000ffff /* Current value of modulation LFO state variable */
  400. /* 0x8000-n == 666*n usec delay */
  401. #define ENVVAL 0x14 /* Modulation envelope register */
  402. #define ENVVAL_MASK 0x0000ffff /* Current value of modulation envelope state variable */
  403. /* 0x8000-n == 666*n usec delay */
  404. #define ATKHLDM 0x15 /* Modulation envelope hold and attack register */
  405. #define ATKHLDM_PHASE0 0x00008000 /* 0 = Begin attack phase */
  406. #define ATKHLDM_HOLDTIME 0x00007f00 /* Envelope hold time (127-n == n*42msec) */
  407. #define ATKHLDM_ATTACKTIME 0x0000007f /* Envelope attack time, log encoded */
  408. /* 0 = infinite, 1 = 11msec, ... 0x7f = 5.5msec */
  409. #define DCYSUSM 0x16 /* Modulation envelope decay and sustain register */
  410. #define DCYSUSM_PHASE1_MASK 0x00008000 /* 0 = Begin attack phase, 1 = begin release phase */
  411. #define DCYSUSM_SUSTAINLEVEL_MASK 0x00007f00 /* 127 = full, 0 = off, 0.75dB increments */
  412. #define DCYSUSM_DECAYTIME_MASK 0x0000007f /* Envelope decay time, log encoded */
  413. /* 0 = 43.7msec, 1 = 21.8msec, 0x7f = 22msec */
  414. #define LFOVAL2 0x17 /* Vibrato LFO register */
  415. #define LFOVAL2_MASK 0x0000ffff /* Current value of vibrato LFO state variable */
  416. /* 0x8000-n == 666*n usec delay */
  417. #define IP 0x18 /* Initial pitch register */
  418. #define IP_MASK 0x0000ffff /* Exponential initial pitch shift */
  419. /* 4 bits of octave, 12 bits of fractional octave */
  420. #define IP_UNITY 0x0000e000 /* Unity pitch shift */
  421. #define IFATN 0x19 /* Initial filter cutoff and attenuation register */
  422. #define IFATN_FILTERCUTOFF_MASK 0x0000ff00 /* Initial filter cutoff frequency in exponential units */
  423. /* 6 most significant bits are semitones */
  424. /* 2 least significant bits are fractions */
  425. #define IFATN_FILTERCUTOFF 0x08080019
  426. #define IFATN_ATTENUATION_MASK 0x000000ff /* Initial attenuation in 0.375dB steps */
  427. #define IFATN_ATTENUATION 0x08000019
  428. #define PEFE 0x1a /* Pitch envelope and filter envelope amount register */
  429. #define PEFE_PITCHAMOUNT_MASK 0x0000ff00 /* Pitch envlope amount */
  430. /* Signed 2's complement, +/- one octave peak extremes */
  431. #define PEFE_PITCHAMOUNT 0x0808001a
  432. #define PEFE_FILTERAMOUNT_MASK 0x000000ff /* Filter envlope amount */
  433. /* Signed 2's complement, +/- six octaves peak extremes */
  434. #define PEFE_FILTERAMOUNT 0x0800001a
  435. #define FMMOD 0x1b /* Vibrato/filter modulation from LFO register */
  436. #define FMMOD_MODVIBRATO 0x0000ff00 /* Vibrato LFO modulation depth */
  437. /* Signed 2's complement, +/- one octave extremes */
  438. #define FMMOD_MOFILTER 0x000000ff /* Filter LFO modulation depth */
  439. /* Signed 2's complement, +/- three octave extremes */
  440. #define TREMFRQ 0x1c /* Tremolo amount and modulation LFO frequency register */
  441. #define TREMFRQ_DEPTH 0x0000ff00 /* Tremolo depth */
  442. /* Signed 2's complement, with +/- 12dB extremes */
  443. #define TREMFRQ_FREQUENCY 0x000000ff /* Tremolo LFO frequency */
  444. /* ??Hz steps, maximum of ?? Hz. */
  445. #define FM2FRQ2 0x1d /* Vibrato amount and vibrato LFO frequency register */
  446. #define FM2FRQ2_DEPTH 0x0000ff00 /* Vibrato LFO vibrato depth */
  447. /* Signed 2's complement, +/- one octave extremes */
  448. #define FM2FRQ2_FREQUENCY 0x000000ff /* Vibrato LFO frequency */
  449. /* 0.039Hz steps, maximum of 9.85 Hz. */
  450. #define TEMPENV 0x1e /* Tempory envelope register */
  451. #define TEMPENV_MASK 0x0000ffff /* 16-bit value */
  452. /* NOTE: All channels contain internal variables; do */
  453. /* not write to these locations. */
  454. /* 1f something */
  455. #define CD0 0x20 /* Cache data 0 register */
  456. #define CD1 0x21 /* Cache data 1 register */
  457. #define CD2 0x22 /* Cache data 2 register */
  458. #define CD3 0x23 /* Cache data 3 register */
  459. #define CD4 0x24 /* Cache data 4 register */
  460. #define CD5 0x25 /* Cache data 5 register */
  461. #define CD6 0x26 /* Cache data 6 register */
  462. #define CD7 0x27 /* Cache data 7 register */
  463. #define CD8 0x28 /* Cache data 8 register */
  464. #define CD9 0x29 /* Cache data 9 register */
  465. #define CDA 0x2a /* Cache data A register */
  466. #define CDB 0x2b /* Cache data B register */
  467. #define CDC 0x2c /* Cache data C register */
  468. #define CDD 0x2d /* Cache data D register */
  469. #define CDE 0x2e /* Cache data E register */
  470. #define CDF 0x2f /* Cache data F register */
  471. /* 0x30-3f seem to be the same as 0x20-2f */
  472. #define PTB 0x40 /* Page table base register */
  473. #define PTB_MASK 0xfffff000 /* Physical address of the page table in host memory */
  474. #define TCB 0x41 /* Tank cache base register */
  475. #define TCB_MASK 0xfffff000 /* Physical address of the bottom of host based TRAM */
  476. #define ADCCR 0x42 /* ADC sample rate/stereo control register */
  477. #define ADCCR_RCHANENABLE 0x00000010 /* Enables right channel for writing to the host */
  478. #define ADCCR_LCHANENABLE 0x00000008 /* Enables left channel for writing to the host */
  479. /* NOTE: To guarantee phase coherency, both channels */
  480. /* must be disabled prior to enabling both channels. */
  481. #define A_ADCCR_RCHANENABLE 0x00000020
  482. #define A_ADCCR_LCHANENABLE 0x00000010
  483. #define A_ADCCR_SAMPLERATE_MASK 0x0000000F /* Audigy sample rate convertor output rate */
  484. #define ADCCR_SAMPLERATE_MASK 0x00000007 /* Sample rate convertor output rate */
  485. #define ADCCR_SAMPLERATE_48 0x00000000 /* 48kHz sample rate */
  486. #define ADCCR_SAMPLERATE_44 0x00000001 /* 44.1kHz sample rate */
  487. #define ADCCR_SAMPLERATE_32 0x00000002 /* 32kHz sample rate */
  488. #define ADCCR_SAMPLERATE_24 0x00000003 /* 24kHz sample rate */
  489. #define ADCCR_SAMPLERATE_22 0x00000004 /* 22.05kHz sample rate */
  490. #define ADCCR_SAMPLERATE_16 0x00000005 /* 16kHz sample rate */
  491. #define ADCCR_SAMPLERATE_11 0x00000006 /* 11.025kHz sample rate */
  492. #define ADCCR_SAMPLERATE_8 0x00000007 /* 8kHz sample rate */
  493. #define A_ADCCR_SAMPLERATE_12 0x00000006 /* 12kHz sample rate */
  494. #define A_ADCCR_SAMPLERATE_11 0x00000007 /* 11.025kHz sample rate */
  495. #define A_ADCCR_SAMPLERATE_8 0x00000008 /* 8kHz sample rate */
  496. #define FXWC 0x43 /* FX output write channels register */
  497. /* When set, each bit enables the writing of the */
  498. /* corresponding FX output channel (internal registers */
  499. /* 0x20-0x3f) to host memory. This mode of recording */
  500. /* is 16bit, 48KHz only. All 32 channels can be enabled */
  501. /* simultaneously. */
  502. #define FXWC_DEFAULTROUTE_C (1<<0) /* left emu out? */
  503. #define FXWC_DEFAULTROUTE_B (1<<1) /* right emu out? */
  504. #define FXWC_DEFAULTROUTE_A (1<<12)
  505. #define FXWC_DEFAULTROUTE_D (1<<13)
  506. #define FXWC_ADCLEFT (1<<18)
  507. #define FXWC_CDROMSPDIFLEFT (1<<18)
  508. #define FXWC_ADCRIGHT (1<<19)
  509. #define FXWC_CDROMSPDIFRIGHT (1<<19)
  510. #define FXWC_MIC (1<<20)
  511. #define FXWC_ZOOMLEFT (1<<20)
  512. #define FXWC_ZOOMRIGHT (1<<21)
  513. #define FXWC_SPDIFLEFT (1<<22) /* 0x00400000 */
  514. #define FXWC_SPDIFRIGHT (1<<23) /* 0x00800000 */
  515. #define TCBS 0x44 /* Tank cache buffer size register */
  516. #define TCBS_MASK 0x00000007 /* Tank cache buffer size field */
  517. #define TCBS_BUFFSIZE_16K 0x00000000
  518. #define TCBS_BUFFSIZE_32K 0x00000001
  519. #define TCBS_BUFFSIZE_64K 0x00000002
  520. #define TCBS_BUFFSIZE_128K 0x00000003
  521. #define TCBS_BUFFSIZE_256K 0x00000004
  522. #define TCBS_BUFFSIZE_512K 0x00000005
  523. #define TCBS_BUFFSIZE_1024K 0x00000006
  524. #define TCBS_BUFFSIZE_2048K 0x00000007
  525. #define MICBA 0x45 /* AC97 microphone buffer address register */
  526. #define MICBA_MASK 0xfffff000 /* 20 bit base address */
  527. #define ADCBA 0x46 /* ADC buffer address register */
  528. #define ADCBA_MASK 0xfffff000 /* 20 bit base address */
  529. #define FXBA 0x47 /* FX Buffer Address */
  530. #define FXBA_MASK 0xfffff000 /* 20 bit base address */
  531. /* 0x48 something - word access, defaults to 3f */
  532. #define MICBS 0x49 /* Microphone buffer size register */
  533. #define ADCBS 0x4a /* ADC buffer size register */
  534. #define FXBS 0x4b /* FX buffer size register */
  535. /* register: 0x4c..4f: ffff-ffff current amounts, per-channel */
  536. /* The following mask values define the size of the ADC, MIX and FX buffers in bytes */
  537. #define ADCBS_BUFSIZE_NONE 0x00000000
  538. #define ADCBS_BUFSIZE_384 0x00000001
  539. #define ADCBS_BUFSIZE_448 0x00000002
  540. #define ADCBS_BUFSIZE_512 0x00000003
  541. #define ADCBS_BUFSIZE_640 0x00000004
  542. #define ADCBS_BUFSIZE_768 0x00000005
  543. #define ADCBS_BUFSIZE_896 0x00000006
  544. #define ADCBS_BUFSIZE_1024 0x00000007
  545. #define ADCBS_BUFSIZE_1280 0x00000008
  546. #define ADCBS_BUFSIZE_1536 0x00000009
  547. #define ADCBS_BUFSIZE_1792 0x0000000a
  548. #define ADCBS_BUFSIZE_2048 0x0000000b
  549. #define ADCBS_BUFSIZE_2560 0x0000000c
  550. #define ADCBS_BUFSIZE_3072 0x0000000d
  551. #define ADCBS_BUFSIZE_3584 0x0000000e
  552. #define ADCBS_BUFSIZE_4096 0x0000000f
  553. #define ADCBS_BUFSIZE_5120 0x00000010
  554. #define ADCBS_BUFSIZE_6144 0x00000011
  555. #define ADCBS_BUFSIZE_7168 0x00000012
  556. #define ADCBS_BUFSIZE_8192 0x00000013
  557. #define ADCBS_BUFSIZE_10240 0x00000014
  558. #define ADCBS_BUFSIZE_12288 0x00000015
  559. #define ADCBS_BUFSIZE_14366 0x00000016
  560. #define ADCBS_BUFSIZE_16384 0x00000017
  561. #define ADCBS_BUFSIZE_20480 0x00000018
  562. #define ADCBS_BUFSIZE_24576 0x00000019
  563. #define ADCBS_BUFSIZE_28672 0x0000001a
  564. #define ADCBS_BUFSIZE_32768 0x0000001b
  565. #define ADCBS_BUFSIZE_40960 0x0000001c
  566. #define ADCBS_BUFSIZE_49152 0x0000001d
  567. #define ADCBS_BUFSIZE_57344 0x0000001e
  568. #define ADCBS_BUFSIZE_65536 0x0000001f
  569. #define CDCS 0x50 /* CD-ROM digital channel status register */
  570. #define GPSCS 0x51 /* General Purpose SPDIF channel status register*/
  571. #define DBG 0x52 /* DO NOT PROGRAM THIS REGISTER!!! MAY DESTROY CHIP */
  572. #define REG53 0x53 /* DO NOT PROGRAM THIS REGISTER!!! MAY DESTROY CHIP */
  573. #define A_DBG 0x53
  574. #define A_DBG_SINGLE_STEP 0x00020000 /* Set to zero to start dsp */
  575. #define A_DBG_ZC 0x40000000 /* zero tram counter */
  576. #define A_DBG_STEP_ADDR 0x000003ff
  577. #define A_DBG_SATURATION_OCCURED 0x20000000
  578. #define A_DBG_SATURATION_ADDR 0x0ffc0000
  579. // NOTE: 0x54,55,56: 64-bit
  580. #define SPCS0 0x54 /* SPDIF output Channel Status 0 register */
  581. #define SPCS1 0x55 /* SPDIF output Channel Status 1 register */
  582. #define SPCS2 0x56 /* SPDIF output Channel Status 2 register */
  583. #define SPCS_CLKACCYMASK 0x30000000 /* Clock accuracy */
  584. #define SPCS_CLKACCY_1000PPM 0x00000000 /* 1000 parts per million */
  585. #define SPCS_CLKACCY_50PPM 0x10000000 /* 50 parts per million */
  586. #define SPCS_CLKACCY_VARIABLE 0x20000000 /* Variable accuracy */
  587. #define SPCS_SAMPLERATEMASK 0x0f000000 /* Sample rate */
  588. #define SPCS_SAMPLERATE_44 0x00000000 /* 44.1kHz sample rate */
  589. #define SPCS_SAMPLERATE_48 0x02000000 /* 48kHz sample rate */
  590. #define SPCS_SAMPLERATE_32 0x03000000 /* 32kHz sample rate */
  591. #define SPCS_CHANNELNUMMASK 0x00f00000 /* Channel number */
  592. #define SPCS_CHANNELNUM_UNSPEC 0x00000000 /* Unspecified channel number */
  593. #define SPCS_CHANNELNUM_LEFT 0x00100000 /* Left channel */
  594. #define SPCS_CHANNELNUM_RIGHT 0x00200000 /* Right channel */
  595. #define SPCS_SOURCENUMMASK 0x000f0000 /* Source number */
  596. #define SPCS_SOURCENUM_UNSPEC 0x00000000 /* Unspecified source number */
  597. #define SPCS_GENERATIONSTATUS 0x00008000 /* Originality flag (see IEC-958 spec) */
  598. #define SPCS_CATEGORYCODEMASK 0x00007f00 /* Category code (see IEC-958 spec) */
  599. #define SPCS_MODEMASK 0x000000c0 /* Mode (see IEC-958 spec) */
  600. #define SPCS_EMPHASISMASK 0x00000038 /* Emphasis */
  601. #define SPCS_EMPHASIS_NONE 0x00000000 /* No emphasis */
  602. #define SPCS_EMPHASIS_50_15 0x00000008 /* 50/15 usec 2 channel */
  603. #define SPCS_COPYRIGHT 0x00000004 /* Copyright asserted flag -- do not modify */
  604. #define SPCS_NOTAUDIODATA 0x00000002 /* 0 = Digital audio, 1 = not audio */
  605. #define SPCS_PROFESSIONAL 0x00000001 /* 0 = Consumer (IEC-958), 1 = pro (AES3-1992) */
  606. /* The 32-bit CLIx and SOLx registers all have one bit per channel control/status */
  607. #define CLIEL 0x58 /* Channel loop interrupt enable low register */
  608. #define CLIEH 0x59 /* Channel loop interrupt enable high register */
  609. #define CLIPL 0x5a /* Channel loop interrupt pending low register */
  610. #define CLIPH 0x5b /* Channel loop interrupt pending high register */
  611. #define SOLEL 0x5c /* Stop on loop enable low register */
  612. #define SOLEH 0x5d /* Stop on loop enable high register */
  613. #define SPBYPASS 0x5e /* SPDIF BYPASS mode register */
  614. #define SPBYPASS_SPDIF0_MASK 0x00000003 /* SPDIF 0 bypass mode */
  615. #define SPBYPASS_SPDIF1_MASK 0x0000000c /* SPDIF 1 bypass mode */
  616. /* bypass mode: 0 - DSP; 1 - SPDIF A, 2 - SPDIF B, 3 - SPDIF C */
  617. #define SPBYPASS_FORMAT 0x00000f00 /* If 1, SPDIF XX uses 24 bit, if 0 - 20 bit */
  618. #define AC97SLOT 0x5f /* additional AC97 slots enable bits */
  619. #define AC97SLOT_REAR_RIGHT 0x01 /* Rear left */
  620. #define AC97SLOT_REAR_LEFT 0x02 /* Rear right */
  621. #define AC97SLOT_CNTR 0x10 /* Center enable */
  622. #define AC97SLOT_LFE 0x20 /* LFE enable */
  623. // NOTE: 0x60,61,62: 64-bit
  624. #define CDSRCS 0x60 /* CD-ROM Sample Rate Converter status register */
  625. #define GPSRCS 0x61 /* General Purpose SPDIF sample rate cvt status */
  626. #define ZVSRCS 0x62 /* ZVideo sample rate converter status */
  627. /* NOTE: This one has no SPDIFLOCKED field */
  628. /* Assumes sample lock */
  629. /* These three bitfields apply to CDSRCS, GPSRCS, and (except as noted) ZVSRCS. */
  630. #define SRCS_SPDIFVALID 0x04000000 /* SPDIF stream valid */
  631. #define SRCS_SPDIFLOCKED 0x02000000 /* SPDIF stream locked */
  632. #define SRCS_RATELOCKED 0x01000000 /* Sample rate locked */
  633. #define SRCS_ESTSAMPLERATE 0x0007ffff /* Do not modify this field. */
  634. /* Note that these values can vary +/- by a small amount */
  635. #define SRCS_SPDIFRATE_44 0x0003acd9
  636. #define SRCS_SPDIFRATE_48 0x00040000
  637. #define SRCS_SPDIFRATE_96 0x00080000
  638. #define MICIDX 0x63 /* Microphone recording buffer index register */
  639. #define MICIDX_MASK 0x0000ffff /* 16-bit value */
  640. #define MICIDX_IDX 0x10000063
  641. #define ADCIDX 0x64 /* ADC recording buffer index register */
  642. #define ADCIDX_MASK 0x0000ffff /* 16 bit index field */
  643. #define ADCIDX_IDX 0x10000064
  644. #define A_ADCIDX 0x63
  645. #define A_ADCIDX_IDX 0x10000063
  646. #define A_MICIDX 0x64
  647. #define A_MICIDX_IDX 0x10000064
  648. #define FXIDX 0x65 /* FX recording buffer index register */
  649. #define FXIDX_MASK 0x0000ffff /* 16-bit value */
  650. #define FXIDX_IDX 0x10000065
  651. /* The 32-bit HLIx and HLIPx registers all have one bit per channel control/status */
  652. #define HLIEL 0x66 /* Channel half loop interrupt enable low register */
  653. #define HLIEH 0x67 /* Channel half loop interrupt enable high register */
  654. #define HLIPL 0x68 /* Channel half loop interrupt pending low register */
  655. #define HLIPH 0x69 /* Channel half loop interrupt pending high register */
  656. // 0x6a,6b,6c used for some recording
  657. // 0x6d unused
  658. // 0x6e,6f - tanktable base / offset
  659. /* This is the MPU port on the card (via the game port) */
  660. #define A_MUDATA1 0x70
  661. #define A_MUCMD1 0x71
  662. #define A_MUSTAT1 A_MUCMD1
  663. /* This is the MPU port on the Audigy Drive */
  664. #define A_MUDATA2 0x72
  665. #define A_MUCMD2 0x73
  666. #define A_MUSTAT2 A_MUCMD2
  667. /* The next two are the Audigy equivalent of FXWC */
  668. /* the Audigy can record any output (16bit, 48kHz, up to 64 channel simultaneously) */
  669. /* Each bit selects a channel for recording */
  670. #define A_FXWC1 0x74 /* Selects 0x7f-0x60 for FX recording */
  671. #define A_FXWC2 0x75 /* Selects 0x9f-0x80 for FX recording */
  672. #define A_SPDIF_SAMPLERATE 0x76 /* Set the sample rate of SPDIF output */
  673. #define A_SAMPLE_RATE 0x76 /* Various sample rate settings. */
  674. #define A_SAMPLE_RATE_NOT_USED 0x0ffc111e /* Bits that are not used and cannot be set. */
  675. #define A_SAMPLE_RATE_UNKNOWN 0xf0030001 /* Bits that can be set, but have unknown use. */
  676. #define A_SPDIF_RATE_MASK 0x000000e0 /* Any other values for rates, just use 48000 */
  677. #define A_SPDIF_48000 0x00000000
  678. #define A_SPDIF_192000 0x00000020
  679. #define A_SPDIF_96000 0x00000040
  680. #define A_SPDIF_44100 0x00000080
  681. #define A_I2S_CAPTURE_RATE_MASK 0x00000e00 /* This sets the capture PCM rate, but it is */
  682. #define A_I2S_CAPTURE_48000 0x00000000 /* unclear if this sets the ADC rate as well. */
  683. #define A_I2S_CAPTURE_192000 0x00000200
  684. #define A_I2S_CAPTURE_96000 0x00000400
  685. #define A_I2S_CAPTURE_44100 0x00000800
  686. #define A_PCM_RATE_MASK 0x0000e000 /* This sets the playback PCM rate on the P16V */
  687. #define A_PCM_48000 0x00000000
  688. #define A_PCM_192000 0x00002000
  689. #define A_PCM_96000 0x00004000
  690. #define A_PCM_44100 0x00008000
  691. /* 0x77,0x78,0x79 "something i2s-related" - default to 0x01080000 on my audigy 2 ZS --rlrevell */
  692. /* 0x7a, 0x7b - lookup tables */
  693. #define A_FXRT2 0x7c
  694. #define A_FXRT_CHANNELE 0x0000003f /* Effects send bus number for channel's effects send E */
  695. #define A_FXRT_CHANNELF 0x00003f00 /* Effects send bus number for channel's effects send F */
  696. #define A_FXRT_CHANNELG 0x003f0000 /* Effects send bus number for channel's effects send G */
  697. #define A_FXRT_CHANNELH 0x3f000000 /* Effects send bus number for channel's effects send H */
  698. #define A_SENDAMOUNTS 0x7d
  699. #define A_FXSENDAMOUNT_E_MASK 0xFF000000
  700. #define A_FXSENDAMOUNT_F_MASK 0x00FF0000
  701. #define A_FXSENDAMOUNT_G_MASK 0x0000FF00
  702. #define A_FXSENDAMOUNT_H_MASK 0x000000FF
  703. /* 0x7c, 0x7e "high bit is used for filtering" */
  704. /* The send amounts for this one are the same as used with the emu10k1 */
  705. #define A_FXRT1 0x7e
  706. #define A_FXRT_CHANNELA 0x0000003f
  707. #define A_FXRT_CHANNELB 0x00003f00
  708. #define A_FXRT_CHANNELC 0x003f0000
  709. #define A_FXRT_CHANNELD 0x3f000000
  710. /* Each FX general purpose register is 32 bits in length, all bits are used */
  711. #define FXGPREGBASE 0x100 /* FX general purpose registers base */
  712. #define A_FXGPREGBASE 0x400 /* Audigy GPRs, 0x400 to 0x5ff */
  713. #define A_TANKMEMCTLREGBASE 0x100 /* Tank memory control registers base - only for Audigy */
  714. #define A_TANKMEMCTLREG_MASK 0x1f /* only 5 bits used - only for Audigy */
  715. /* Tank audio data is logarithmically compressed down to 16 bits before writing to TRAM and is */
  716. /* decompressed back to 20 bits on a read. There are a total of 160 locations, the last 32 */
  717. /* locations are for external TRAM. */
  718. #define TANKMEMDATAREGBASE 0x200 /* Tank memory data registers base */
  719. #define TANKMEMDATAREG_MASK 0x000fffff /* 20 bit tank audio data field */
  720. /* Combined address field and memory opcode or flag field. 160 locations, last 32 are external */
  721. #define TANKMEMADDRREGBASE 0x300 /* Tank memory address registers base */
  722. #define TANKMEMADDRREG_ADDR_MASK 0x000fffff /* 20 bit tank address field */
  723. #define TANKMEMADDRREG_CLEAR 0x00800000 /* Clear tank memory */
  724. #define TANKMEMADDRREG_ALIGN 0x00400000 /* Align read or write relative to tank access */
  725. #define TANKMEMADDRREG_WRITE 0x00200000 /* Write to tank memory */
  726. #define TANKMEMADDRREG_READ 0x00100000 /* Read from tank memory */
  727. #define MICROCODEBASE 0x400 /* Microcode data base address */
  728. /* Each DSP microcode instruction is mapped into 2 doublewords */
  729. /* NOTE: When writing, always write the LO doubleword first. Reads can be in either order. */
  730. #define LOWORD_OPX_MASK 0x000ffc00 /* Instruction operand X */
  731. #define LOWORD_OPY_MASK 0x000003ff /* Instruction operand Y */
  732. #define HIWORD_OPCODE_MASK 0x00f00000 /* Instruction opcode */
  733. #define HIWORD_RESULT_MASK 0x000ffc00 /* Instruction result */
  734. #define HIWORD_OPA_MASK 0x000003ff /* Instruction operand A */
  735. /* Audigy Soundcard have a different instruction format */
  736. #define A_MICROCODEBASE 0x600
  737. #define A_LOWORD_OPY_MASK 0x000007ff
  738. #define A_LOWORD_OPX_MASK 0x007ff000
  739. #define A_HIWORD_OPCODE_MASK 0x0f000000
  740. #define A_HIWORD_RESULT_MASK 0x007ff000
  741. #define A_HIWORD_OPA_MASK 0x000007ff
  742. /* ------------------- STRUCTURES -------------------- */
  743. enum {
  744. EMU10K1_EFX,
  745. EMU10K1_PCM,
  746. EMU10K1_SYNTH,
  747. EMU10K1_MIDI
  748. };
  749. struct snd_emu10k1;
  750. struct snd_emu10k1_voice {
  751. struct snd_emu10k1 *emu;
  752. int number;
  753. unsigned int use: 1,
  754. pcm: 1,
  755. efx: 1,
  756. synth: 1,
  757. midi: 1;
  758. void (*interrupt)(struct snd_emu10k1 *emu, struct snd_emu10k1_voice *pvoice);
  759. struct snd_emu10k1_pcm *epcm;
  760. };
  761. enum {
  762. PLAYBACK_EMUVOICE,
  763. PLAYBACK_EFX,
  764. CAPTURE_AC97ADC,
  765. CAPTURE_AC97MIC,
  766. CAPTURE_EFX
  767. };
  768. struct snd_emu10k1_pcm {
  769. struct snd_emu10k1 *emu;
  770. int type;
  771. struct snd_pcm_substream *substream;
  772. struct snd_emu10k1_voice *voices[NUM_EFX_PLAYBACK];
  773. struct snd_emu10k1_voice *extra;
  774. unsigned short running;
  775. unsigned short first_ptr;
  776. struct snd_util_memblk *memblk;
  777. unsigned int start_addr;
  778. unsigned int ccca_start_addr;
  779. unsigned int capture_ipr; /* interrupt acknowledge mask */
  780. unsigned int capture_inte; /* interrupt enable mask */
  781. unsigned int capture_ba_reg; /* buffer address register */
  782. unsigned int capture_bs_reg; /* buffer size register */
  783. unsigned int capture_idx_reg; /* buffer index register */
  784. unsigned int capture_cr_val; /* control value */
  785. unsigned int capture_cr_val2; /* control value2 (for audigy) */
  786. unsigned int capture_bs_val; /* buffer size value */
  787. unsigned int capture_bufsize; /* buffer size in bytes */
  788. };
  789. struct snd_emu10k1_pcm_mixer {
  790. /* mono, left, right x 8 sends (4 on emu10k1) */
  791. unsigned char send_routing[3][8];
  792. unsigned char send_volume[3][8];
  793. unsigned short attn[3];
  794. struct snd_emu10k1_pcm *epcm;
  795. };
  796. #define snd_emu10k1_compose_send_routing(route) \
  797. ((route[0] | (route[1] << 4) | (route[2] << 8) | (route[3] << 12)) << 16)
  798. #define snd_emu10k1_compose_audigy_fxrt1(route) \
  799. ((unsigned int)route[0] | ((unsigned int)route[1] << 8) | ((unsigned int)route[2] << 16) | ((unsigned int)route[3] << 24))
  800. #define snd_emu10k1_compose_audigy_fxrt2(route) \
  801. ((unsigned int)route[4] | ((unsigned int)route[5] << 8) | ((unsigned int)route[6] << 16) | ((unsigned int)route[7] << 24))
  802. struct snd_emu10k1_memblk {
  803. struct snd_util_memblk mem;
  804. /* private part */
  805. int first_page, last_page, pages, mapped_page;
  806. unsigned int map_locked;
  807. struct list_head mapped_link;
  808. struct list_head mapped_order_link;
  809. };
  810. #define snd_emu10k1_memblk_offset(blk) (((blk)->mapped_page << PAGE_SHIFT) | ((blk)->mem.offset & (PAGE_SIZE - 1)))
  811. #define EMU10K1_MAX_TRAM_BLOCKS_PER_CODE 16
  812. struct snd_emu10k1_fx8010_ctl {
  813. struct list_head list; /* list link container */
  814. unsigned int vcount;
  815. unsigned int count; /* count of GPR (1..16) */
  816. unsigned short gpr[32]; /* GPR number(s) */
  817. unsigned int value[32];
  818. unsigned int min; /* minimum range */
  819. unsigned int max; /* maximum range */
  820. unsigned int translation; /* translation type (EMU10K1_GPR_TRANSLATION*) */
  821. struct snd_kcontrol *kcontrol;
  822. };
  823. typedef void (snd_fx8010_irq_handler_t)(struct snd_emu10k1 *emu, void *private_data);
  824. struct snd_emu10k1_fx8010_irq {
  825. struct snd_emu10k1_fx8010_irq *next;
  826. snd_fx8010_irq_handler_t *handler;
  827. unsigned short gpr_running;
  828. void *private_data;
  829. };
  830. struct snd_emu10k1_fx8010_pcm {
  831. unsigned int valid: 1,
  832. opened: 1,
  833. active: 1;
  834. unsigned int channels; /* 16-bit channels count */
  835. unsigned int tram_start; /* initial ring buffer position in TRAM (in samples) */
  836. unsigned int buffer_size; /* count of buffered samples */
  837. unsigned short gpr_size; /* GPR containing size of ring buffer in samples (host) */
  838. unsigned short gpr_ptr; /* GPR containing current pointer in the ring buffer (host = reset, FX8010) */
  839. unsigned short gpr_count; /* GPR containing count of samples between two interrupts (host) */
  840. unsigned short gpr_tmpcount; /* GPR containing current count of samples to interrupt (host = set, FX8010) */
  841. unsigned short gpr_trigger; /* GPR containing trigger (activate) information (host) */
  842. unsigned short gpr_running; /* GPR containing info if PCM is running (FX8010) */
  843. unsigned char etram[32]; /* external TRAM address & data */
  844. struct snd_pcm_indirect pcm_rec;
  845. unsigned int tram_pos;
  846. unsigned int tram_shift;
  847. struct snd_emu10k1_fx8010_irq *irq;
  848. };
  849. struct snd_emu10k1_fx8010 {
  850. unsigned short fxbus_mask; /* used FX buses (bitmask) */
  851. unsigned short extin_mask; /* used external inputs (bitmask) */
  852. unsigned short extout_mask; /* used external outputs (bitmask) */
  853. unsigned short pad1;
  854. unsigned int itram_size; /* internal TRAM size in samples */
  855. struct snd_dma_buffer etram_pages; /* external TRAM pages and size */
  856. unsigned int dbg; /* FX debugger register */
  857. unsigned char name[128];
  858. int gpr_size; /* size of allocated GPR controls */
  859. int gpr_count; /* count of used kcontrols */
  860. struct list_head gpr_ctl; /* GPR controls */
  861. struct semaphore lock;
  862. struct snd_emu10k1_fx8010_pcm pcm[8];
  863. spinlock_t irq_lock;
  864. struct snd_emu10k1_fx8010_irq *irq_handlers;
  865. };
  866. #define emu10k1_gpr_ctl(n) list_entry(n, struct snd_emu10k1_fx8010_ctl, list)
  867. struct snd_emu10k1_midi {
  868. struct snd_emu10k1 *emu;
  869. struct snd_rawmidi *rmidi;
  870. struct snd_rawmidi_substream *substream_input;
  871. struct snd_rawmidi_substream *substream_output;
  872. unsigned int midi_mode;
  873. spinlock_t input_lock;
  874. spinlock_t output_lock;
  875. spinlock_t open_lock;
  876. int tx_enable, rx_enable;
  877. int port;
  878. int ipr_tx, ipr_rx;
  879. void (*interrupt)(struct snd_emu10k1 *emu, unsigned int status);
  880. };
  881. struct snd_emu_chip_details {
  882. u32 vendor;
  883. u32 device;
  884. u32 subsystem;
  885. unsigned char revision;
  886. unsigned char emu10k1_chip; /* Original SB Live. Not SB Live 24bit. */
  887. unsigned char emu10k2_chip; /* Audigy 1 or Audigy 2. */
  888. unsigned char ca0102_chip; /* Audigy 1 or Audigy 2. Not SB Audigy 2 Value. */
  889. unsigned char ca0108_chip; /* Audigy 2 Value */
  890. unsigned char ca_cardbus_chip; /* Audigy 2 ZS Notebook */
  891. unsigned char ca0151_chip; /* P16V */
  892. unsigned char spk71; /* Has 7.1 speakers */
  893. unsigned char sblive51; /* SBLive! 5.1 - extout 0x11 -> center, 0x12 -> lfe */
  894. unsigned char spdif_bug; /* Has Spdif phasing bug */
  895. unsigned char ac97_chip; /* Has an AC97 chip: 1 = mandatory, 2 = optional */
  896. unsigned char ecard; /* APS EEPROM */
  897. unsigned char emu1212m; /* EMU 1212m card */
  898. unsigned char spi_dac; /* SPI interface for DAC */
  899. unsigned char i2c_adc; /* I2C interface for ADC */
  900. const char *driver;
  901. const char *name;
  902. const char *id; /* for backward compatibility - can be NULL if not needed */
  903. };
  904. struct snd_emu10k1 {
  905. int irq;
  906. unsigned long port; /* I/O port number */
  907. unsigned int tos_link: 1, /* tos link detected */
  908. rear_ac97: 1, /* rear channels are on AC'97 */
  909. enable_ir: 1;
  910. /* Contains profile of card capabilities */
  911. const struct snd_emu_chip_details *card_capabilities;
  912. unsigned int audigy; /* is Audigy? */
  913. unsigned int revision; /* chip revision */
  914. unsigned int serial; /* serial number */
  915. unsigned short model; /* subsystem id */
  916. unsigned int card_type; /* EMU10K1_CARD_* */
  917. unsigned int ecard_ctrl; /* ecard control bits */
  918. unsigned long dma_mask; /* PCI DMA mask */
  919. int max_cache_pages; /* max memory size / PAGE_SIZE */
  920. struct snd_dma_buffer silent_page; /* silent page */
  921. struct snd_dma_buffer ptb_pages; /* page table pages */
  922. struct snd_dma_device p16v_dma_dev;
  923. struct snd_dma_buffer p16v_buffer;
  924. struct snd_util_memhdr *memhdr; /* page allocation list */
  925. struct snd_emu10k1_memblk *reserved_page; /* reserved page */
  926. struct list_head mapped_link_head;
  927. struct list_head mapped_order_link_head;
  928. void **page_ptr_table;
  929. unsigned long *page_addr_table;
  930. spinlock_t memblk_lock;
  931. unsigned int spdif_bits[3]; /* s/pdif out setup */
  932. struct snd_emu10k1_fx8010 fx8010; /* FX8010 info */
  933. int gpr_base;
  934. struct snd_ac97 *ac97;
  935. struct pci_dev *pci;
  936. struct snd_card *card;
  937. struct snd_pcm *pcm;
  938. struct snd_pcm *pcm_mic;
  939. struct snd_pcm *pcm_efx;
  940. struct snd_pcm *pcm_multi;
  941. struct snd_pcm *pcm_p16v;
  942. spinlock_t synth_lock;
  943. void *synth;
  944. int (*get_synth_voice)(struct snd_emu10k1 *emu);
  945. spinlock_t reg_lock;
  946. spinlock_t emu_lock;
  947. spinlock_t voice_lock;
  948. struct semaphore ptb_lock;
  949. struct snd_emu10k1_voice voices[NUM_G];
  950. struct snd_emu10k1_voice p16v_voices[4];
  951. struct snd_emu10k1_voice p16v_capture_voice;
  952. int p16v_device_offset;
  953. u32 p16v_capture_source;
  954. u32 p16v_capture_channel;
  955. struct snd_emu10k1_pcm_mixer pcm_mixer[32];
  956. struct snd_emu10k1_pcm_mixer efx_pcm_mixer[NUM_EFX_PLAYBACK];
  957. struct snd_kcontrol *ctl_send_routing;
  958. struct snd_kcontrol *ctl_send_volume;
  959. struct snd_kcontrol *ctl_attn;
  960. struct snd_kcontrol *ctl_efx_send_routing;
  961. struct snd_kcontrol *ctl_efx_send_volume;
  962. struct snd_kcontrol *ctl_efx_attn;
  963. void (*hwvol_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
  964. void (*capture_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
  965. void (*capture_mic_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
  966. void (*capture_efx_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
  967. void (*spdif_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
  968. void (*dsp_interrupt)(struct snd_emu10k1 *emu);
  969. struct snd_pcm_substream *pcm_capture_substream;
  970. struct snd_pcm_substream *pcm_capture_mic_substream;
  971. struct snd_pcm_substream *pcm_capture_efx_substream;
  972. struct snd_pcm_substream *pcm_playback_efx_substream;
  973. struct snd_timer *timer;
  974. struct snd_emu10k1_midi midi;
  975. struct snd_emu10k1_midi midi2; /* for audigy */
  976. unsigned int efx_voices_mask[2];
  977. unsigned int next_free_voice;
  978. #ifdef CONFIG_PM
  979. unsigned int *saved_ptr;
  980. unsigned int *saved_gpr;
  981. unsigned int *tram_val_saved;
  982. unsigned int *tram_addr_saved;
  983. unsigned int *saved_icode;
  984. unsigned int *p16v_saved;
  985. unsigned int saved_a_iocfg, saved_hcfg;
  986. #endif
  987. };
  988. int snd_emu10k1_create(struct snd_card *card,
  989. struct pci_dev *pci,
  990. unsigned short extin_mask,
  991. unsigned short extout_mask,
  992. long max_cache_bytes,
  993. int enable_ir,
  994. uint subsystem,
  995. struct snd_emu10k1 ** remu);
  996. int snd_emu10k1_pcm(struct snd_emu10k1 * emu, int device, struct snd_pcm ** rpcm);
  997. int snd_emu10k1_pcm_mic(struct snd_emu10k1 * emu, int device, struct snd_pcm ** rpcm);
  998. int snd_emu10k1_pcm_efx(struct snd_emu10k1 * emu, int device, struct snd_pcm ** rpcm);
  999. int snd_p16v_pcm(struct snd_emu10k1 * emu, int device, struct snd_pcm ** rpcm);
  1000. int snd_p16v_free(struct snd_emu10k1 * emu);
  1001. int snd_p16v_mixer(struct snd_emu10k1 * emu);
  1002. int snd_emu10k1_pcm_multi(struct snd_emu10k1 * emu, int device, struct snd_pcm ** rpcm);
  1003. int snd_emu10k1_fx8010_pcm(struct snd_emu10k1 * emu, int device, struct snd_pcm ** rpcm);
  1004. int snd_emu10k1_mixer(struct snd_emu10k1 * emu, int pcm_device, int multi_device);
  1005. int snd_emu10k1_timer(struct snd_emu10k1 * emu, int device);
  1006. int snd_emu10k1_fx8010_new(struct snd_emu10k1 *emu, int device, struct snd_hwdep ** rhwdep);
  1007. irqreturn_t snd_emu10k1_interrupt(int irq, void *dev_id, struct pt_regs *regs);
  1008. void snd_emu10k1_voice_init(struct snd_emu10k1 * emu, int voice);
  1009. int snd_emu10k1_init_efx(struct snd_emu10k1 *emu);
  1010. void snd_emu10k1_free_efx(struct snd_emu10k1 *emu);
  1011. int snd_emu10k1_fx8010_tram_setup(struct snd_emu10k1 *emu, u32 size);
  1012. int snd_emu10k1_done(struct snd_emu10k1 * emu);
  1013. /* I/O functions */
  1014. unsigned int snd_emu10k1_ptr_read(struct snd_emu10k1 * emu, unsigned int reg, unsigned int chn);
  1015. void snd_emu10k1_ptr_write(struct snd_emu10k1 *emu, unsigned int reg, unsigned int chn, unsigned int data);
  1016. unsigned int snd_emu10k1_ptr20_read(struct snd_emu10k1 * emu, unsigned int reg, unsigned int chn);
  1017. void snd_emu10k1_ptr20_write(struct snd_emu10k1 *emu, unsigned int reg, unsigned int chn, unsigned int data);
  1018. int snd_emu10k1_spi_write(struct snd_emu10k1 * emu, unsigned int data);
  1019. unsigned int snd_emu10k1_efx_read(struct snd_emu10k1 *emu, unsigned int pc);
  1020. void snd_emu10k1_intr_enable(struct snd_emu10k1 *emu, unsigned int intrenb);
  1021. void snd_emu10k1_intr_disable(struct snd_emu10k1 *emu, unsigned int intrenb);
  1022. void snd_emu10k1_voice_intr_enable(struct snd_emu10k1 *emu, unsigned int voicenum);
  1023. void snd_emu10k1_voice_intr_disable(struct snd_emu10k1 *emu, unsigned int voicenum);
  1024. void snd_emu10k1_voice_intr_ack(struct snd_emu10k1 *emu, unsigned int voicenum);
  1025. void snd_emu10k1_voice_half_loop_intr_enable(struct snd_emu10k1 *emu, unsigned int voicenum);
  1026. void snd_emu10k1_voice_half_loop_intr_disable(struct snd_emu10k1 *emu, unsigned int voicenum);
  1027. void snd_emu10k1_voice_half_loop_intr_ack(struct snd_emu10k1 *emu, unsigned int voicenum);
  1028. void snd_emu10k1_voice_set_loop_stop(struct snd_emu10k1 *emu, unsigned int voicenum);
  1029. void snd_emu10k1_voice_clear_loop_stop(struct snd_emu10k1 *emu, unsigned int voicenum);
  1030. void snd_emu10k1_wait(struct snd_emu10k1 *emu, unsigned int wait);
  1031. static inline unsigned int snd_emu10k1_wc(struct snd_emu10k1 *emu) { return (inl(emu->port + WC) >> 6) & 0xfffff; }
  1032. unsigned short snd_emu10k1_ac97_read(struct snd_ac97 *ac97, unsigned short reg);
  1033. void snd_emu10k1_ac97_write(struct snd_ac97 *ac97, unsigned short reg, unsigned short data);
  1034. unsigned int snd_emu10k1_rate_to_pitch(unsigned int rate);
  1035. #ifdef CONFIG_PM
  1036. void snd_emu10k1_suspend_regs(struct snd_emu10k1 *emu);
  1037. void snd_emu10k1_resume_init(struct snd_emu10k1 *emu);
  1038. void snd_emu10k1_resume_regs(struct snd_emu10k1 *emu);
  1039. int snd_emu10k1_efx_alloc_pm_buffer(struct snd_emu10k1 *emu);
  1040. void snd_emu10k1_efx_free_pm_buffer(struct snd_emu10k1 *emu);
  1041. void snd_emu10k1_efx_suspend(struct snd_emu10k1 *emu);
  1042. void snd_emu10k1_efx_resume(struct snd_emu10k1 *emu);
  1043. int snd_p16v_alloc_pm_buffer(struct snd_emu10k1 *emu);
  1044. void snd_p16v_free_pm_buffer(struct snd_emu10k1 *emu);
  1045. void snd_p16v_suspend(struct snd_emu10k1 *emu);
  1046. void snd_p16v_resume(struct snd_emu10k1 *emu);
  1047. #endif
  1048. /* memory allocation */
  1049. struct snd_util_memblk *snd_emu10k1_alloc_pages(struct snd_emu10k1 *emu, struct snd_pcm_substream *substream);
  1050. int snd_emu10k1_free_pages(struct snd_emu10k1 *emu, struct snd_util_memblk *blk);
  1051. struct snd_util_memblk *snd_emu10k1_synth_alloc(struct snd_emu10k1 *emu, unsigned int size);
  1052. int snd_emu10k1_synth_free(struct snd_emu10k1 *emu, struct snd_util_memblk *blk);
  1053. int snd_emu10k1_synth_bzero(struct snd_emu10k1 *emu, struct snd_util_memblk *blk, int offset, int size);
  1054. int snd_emu10k1_synth_copy_from_user(struct snd_emu10k1 *emu, struct snd_util_memblk *blk, int offset, const char __user *data, int size);
  1055. int snd_emu10k1_memblk_map(struct snd_emu10k1 *emu, struct snd_emu10k1_memblk *blk);
  1056. /* voice allocation */
  1057. int snd_emu10k1_voice_alloc(struct snd_emu10k1 *emu, int type, int pair, struct snd_emu10k1_voice **rvoice);
  1058. int snd_emu10k1_voice_free(struct snd_emu10k1 *emu, struct snd_emu10k1_voice *pvoice);
  1059. /* MIDI uart */
  1060. int snd_emu10k1_midi(struct snd_emu10k1 * emu);
  1061. int snd_emu10k1_audigy_midi(struct snd_emu10k1 * emu);
  1062. /* proc interface */
  1063. int snd_emu10k1_proc_init(struct snd_emu10k1 * emu);
  1064. /* fx8010 irq handler */
  1065. int snd_emu10k1_fx8010_register_irq_handler(struct snd_emu10k1 *emu,
  1066. snd_fx8010_irq_handler_t *handler,
  1067. unsigned char gpr_running,
  1068. void *private_data,
  1069. struct snd_emu10k1_fx8010_irq **r_irq);
  1070. int snd_emu10k1_fx8010_unregister_irq_handler(struct snd_emu10k1 *emu,
  1071. struct snd_emu10k1_fx8010_irq *irq);
  1072. #endif /* __KERNEL__ */
  1073. /*
  1074. * ---- FX8010 ----
  1075. */
  1076. #define EMU10K1_CARD_CREATIVE 0x00000000
  1077. #define EMU10K1_CARD_EMUAPS 0x00000001
  1078. #define EMU10K1_FX8010_PCM_COUNT 8
  1079. /* instruction set */
  1080. #define iMAC0 0x00 /* R = A + (X * Y >> 31) ; saturation */
  1081. #define iMAC1 0x01 /* R = A + (-X * Y >> 31) ; saturation */
  1082. #define iMAC2 0x02 /* R = A + (X * Y >> 31) ; wraparound */
  1083. #define iMAC3 0x03 /* R = A + (-X * Y >> 31) ; wraparound */
  1084. #define iMACINT0 0x04 /* R = A + X * Y ; saturation */
  1085. #define iMACINT1 0x05 /* R = A + X * Y ; wraparound (31-bit) */
  1086. #define iACC3 0x06 /* R = A + X + Y ; saturation */
  1087. #define iMACMV 0x07 /* R = A, acc += X * Y >> 31 */
  1088. #define iANDXOR 0x08 /* R = (A & X) ^ Y */
  1089. #define iTSTNEG 0x09 /* R = (A >= Y) ? X : ~X */
  1090. #define iLIMITGE 0x0a /* R = (A >= Y) ? X : Y */
  1091. #define iLIMITLT 0x0b /* R = (A < Y) ? X : Y */
  1092. #define iLOG 0x0c /* R = linear_data, A (log_data), X (max_exp), Y (format_word) */
  1093. #define iEXP 0x0d /* R = log_data, A (linear_data), X (max_exp), Y (format_word) */
  1094. #define iINTERP 0x0e /* R = A + (X * (Y - A) >> 31) ; saturation */
  1095. #define iSKIP 0x0f /* R = A (cc_reg), X (count), Y (cc_test) */
  1096. /* GPRs */
  1097. #define FXBUS(x) (0x00 + (x)) /* x = 0x00 - 0x0f */
  1098. #define EXTIN(x) (0x10 + (x)) /* x = 0x00 - 0x0f */
  1099. #define EXTOUT(x) (0x20 + (x)) /* x = 0x00 - 0x0f physical outs -> FXWC low 16 bits */
  1100. #define FXBUS2(x) (0x30 + (x)) /* x = 0x00 - 0x0f copies of fx buses for capture -> FXWC high 16 bits */
  1101. /* NB: 0x31 and 0x32 are shared with Center/LFE on SB live 5.1 */
  1102. #define C_00000000 0x40
  1103. #define C_00000001 0x41
  1104. #define C_00000002 0x42
  1105. #define C_00000003 0x43
  1106. #define C_00000004 0x44
  1107. #define C_00000008 0x45
  1108. #define C_00000010 0x46
  1109. #define C_00000020 0x47
  1110. #define C_00000100 0x48
  1111. #define C_00010000 0x49
  1112. #define C_00080000 0x4a
  1113. #define C_10000000 0x4b
  1114. #define C_20000000 0x4c
  1115. #define C_40000000 0x4d
  1116. #define C_80000000 0x4e
  1117. #define C_7fffffff 0x4f
  1118. #define C_ffffffff 0x50
  1119. #define C_fffffffe 0x51
  1120. #define C_c0000000 0x52
  1121. #define C_4f1bbcdc 0x53
  1122. #define C_5a7ef9db 0x54
  1123. #define C_00100000 0x55 /* ?? */
  1124. #define GPR_ACCU 0x56 /* ACCUM, accumulator */
  1125. #define GPR_COND 0x57 /* CCR, condition register */
  1126. #define GPR_NOISE0 0x58 /* noise source */
  1127. #define GPR_NOISE1 0x59 /* noise source */
  1128. #define GPR_IRQ 0x5a /* IRQ register */
  1129. #define GPR_DBAC 0x5b /* TRAM Delay Base Address Counter */
  1130. #define GPR(x) (FXGPREGBASE + (x)) /* free GPRs: x = 0x00 - 0xff */
  1131. #define ITRAM_DATA(x) (TANKMEMDATAREGBASE + 0x00 + (x)) /* x = 0x00 - 0x7f */
  1132. #define ETRAM_DATA(x) (TANKMEMDATAREGBASE + 0x80 + (x)) /* x = 0x00 - 0x1f */
  1133. #define ITRAM_ADDR(x) (TANKMEMADDRREGBASE + 0x00 + (x)) /* x = 0x00 - 0x7f */
  1134. #define ETRAM_ADDR(x) (TANKMEMADDRREGBASE + 0x80 + (x)) /* x = 0x00 - 0x1f */
  1135. #define A_ITRAM_DATA(x) (TANKMEMDATAREGBASE + 0x00 + (x)) /* x = 0x00 - 0xbf */
  1136. #define A_ETRAM_DATA(x) (TANKMEMDATAREGBASE + 0xc0 + (x)) /* x = 0x00 - 0x3f */
  1137. #define A_ITRAM_ADDR(x) (TANKMEMADDRREGBASE + 0x00 + (x)) /* x = 0x00 - 0xbf */
  1138. #define A_ETRAM_ADDR(x) (TANKMEMADDRREGBASE + 0xc0 + (x)) /* x = 0x00 - 0x3f */
  1139. #define A_ITRAM_CTL(x) (A_TANKMEMCTLREGBASE + 0x00 + (x)) /* x = 0x00 - 0xbf */
  1140. #define A_ETRAM_CTL(x) (A_TANKMEMCTLREGBASE + 0xc0 + (x)) /* x = 0x00 - 0x3f */
  1141. #define A_FXBUS(x) (0x00 + (x)) /* x = 0x00 - 0x3f FX buses */
  1142. #define A_EXTIN(x) (0x40 + (x)) /* x = 0x00 - 0x0f physical ins */
  1143. #define A_P16VIN(x) (0x50 + (x)) /* x = 0x00 - 0x0f p16v ins (A2 only) "EMU32 inputs" */
  1144. #define A_EXTOUT(x) (0x60 + (x)) /* x = 0x00 - 0x1f physical outs -> A_FXWC1 0x79-7f unknown */
  1145. #define A_FXBUS2(x) (0x80 + (x)) /* x = 0x00 - 0x1f extra outs used for EFX capture -> A_FXWC2 */
  1146. #define A_EMU32OUTH(x) (0xa0 + (x)) /* x = 0x00 - 0x0f "EMU32_OUT_10 - _1F" - ??? */
  1147. #define A_EMU32OUTL(x) (0xb0 + (x)) /* x = 0x00 - 0x0f "EMU32_OUT_1 - _F" - ??? */
  1148. #define A_GPR(x) (A_FXGPREGBASE + (x))
  1149. /* cc_reg constants */
  1150. #define CC_REG_NORMALIZED C_00000001
  1151. #define CC_REG_BORROW C_00000002
  1152. #define CC_REG_MINUS C_00000004
  1153. #define CC_REG_ZERO C_00000008
  1154. #define CC_REG_SATURATE C_00000010
  1155. #define CC_REG_NONZERO C_00000100
  1156. /* FX buses */
  1157. #define FXBUS_PCM_LEFT 0x00
  1158. #define FXBUS_PCM_RIGHT 0x01
  1159. #define FXBUS_PCM_LEFT_REAR 0x02
  1160. #define FXBUS_PCM_RIGHT_REAR 0x03
  1161. #define FXBUS_MIDI_LEFT 0x04
  1162. #define FXBUS_MIDI_RIGHT 0x05
  1163. #define FXBUS_PCM_CENTER 0x06
  1164. #define FXBUS_PCM_LFE 0x07
  1165. #define FXBUS_PCM_LEFT_FRONT 0x08
  1166. #define FXBUS_PCM_RIGHT_FRONT 0x09
  1167. #define FXBUS_MIDI_REVERB 0x0c
  1168. #define FXBUS_MIDI_CHORUS 0x0d
  1169. #define FXBUS_PCM_LEFT_SIDE 0x0e
  1170. #define FXBUS_PCM_RIGHT_SIDE 0x0f
  1171. #define FXBUS_PT_LEFT 0x14
  1172. #define FXBUS_PT_RIGHT 0x15
  1173. /* Inputs */
  1174. #define EXTIN_AC97_L 0x00 /* AC'97 capture channel - left */
  1175. #define EXTIN_AC97_R 0x01 /* AC'97 capture channel - right */
  1176. #define EXTIN_SPDIF_CD_L 0x02 /* internal S/PDIF CD - onboard - left */
  1177. #define EXTIN_SPDIF_CD_R 0x03 /* internal S/PDIF CD - onboard - right */
  1178. #define EXTIN_ZOOM_L 0x04 /* Zoom Video I2S - left */
  1179. #define EXTIN_ZOOM_R 0x05 /* Zoom Video I2S - right */
  1180. #define EXTIN_TOSLINK_L 0x06 /* LiveDrive - TOSLink Optical - left */
  1181. #define EXTIN_TOSLINK_R 0x07 /* LiveDrive - TOSLink Optical - right */
  1182. #define EXTIN_LINE1_L 0x08 /* LiveDrive - Line/Mic 1 - left */
  1183. #define EXTIN_LINE1_R 0x09 /* LiveDrive - Line/Mic 1 - right */
  1184. #define EXTIN_COAX_SPDIF_L 0x0a /* LiveDrive - Coaxial S/PDIF - left */
  1185. #define EXTIN_COAX_SPDIF_R 0x0b /* LiveDrive - Coaxial S/PDIF - right */
  1186. #define EXTIN_LINE2_L 0x0c /* LiveDrive - Line/Mic 2 - left */
  1187. #define EXTIN_LINE2_R 0x0d /* LiveDrive - Line/Mic 2 - right */
  1188. /* Outputs */
  1189. #define EXTOUT_AC97_L 0x00 /* AC'97 playback channel - left */
  1190. #define EXTOUT_AC97_R 0x01 /* AC'97 playback channel - right */
  1191. #define EXTOUT_TOSLINK_L 0x02 /* LiveDrive - TOSLink Optical - left */
  1192. #define EXTOUT_TOSLINK_R 0x03 /* LiveDrive - TOSLink Optical - right */
  1193. #define EXTOUT_AC97_CENTER 0x04 /* SB Live 5.1 - center */
  1194. #define EXTOUT_AC97_LFE 0x05 /* SB Live 5.1 - LFE */
  1195. #define EXTOUT_HEADPHONE_L 0x06 /* LiveDrive - Headphone - left */
  1196. #define EXTOUT_HEADPHONE_R 0x07 /* LiveDrive - Headphone - right */
  1197. #define EXTOUT_REAR_L 0x08 /* Rear channel - left */
  1198. #define EXTOUT_REAR_R 0x09 /* Rear channel - right */
  1199. #define EXTOUT_ADC_CAP_L 0x0a /* ADC Capture buffer - left */
  1200. #define EXTOUT_ADC_CAP_R 0x0b /* ADC Capture buffer - right */
  1201. #define EXTOUT_MIC_CAP 0x0c /* MIC Capture buffer */
  1202. #define EXTOUT_AC97_REAR_L 0x0d /* SB Live 5.1 (c) 2003 - Rear Left */
  1203. #define EXTOUT_AC97_REAR_R 0x0e /* SB Live 5.1 (c) 2003 - Rear Right */
  1204. #define EXTOUT_ACENTER 0x11 /* Analog Center */
  1205. #define EXTOUT_ALFE 0x12 /* Analog LFE */
  1206. /* Audigy Inputs */
  1207. #define A_EXTIN_AC97_L 0x00 /* AC'97 capture channel - left */
  1208. #define A_EXTIN_AC97_R 0x01 /* AC'97 capture channel - right */
  1209. #define A_EXTIN_SPDIF_CD_L 0x02 /* digital CD left */
  1210. #define A_EXTIN_SPDIF_CD_R 0x03 /* digital CD left */
  1211. #define A_EXTIN_OPT_SPDIF_L 0x04 /* audigy drive Optical SPDIF - left */
  1212. #define A_EXTIN_OPT_SPDIF_R 0x05 /* right */
  1213. #define A_EXTIN_LINE2_L 0x08 /* audigy drive line2/mic2 - left */
  1214. #define A_EXTIN_LINE2_R 0x09 /* right */
  1215. #define A_EXTIN_ADC_L 0x0a /* Philips ADC - left */
  1216. #define A_EXTIN_ADC_R 0x0b /* right */
  1217. #define A_EXTIN_AUX2_L 0x0c /* audigy drive aux2 - left */
  1218. #define A_EXTIN_AUX2_R 0x0d /* - right */
  1219. /* Audigiy Outputs */
  1220. #define A_EXTOUT_FRONT_L 0x00 /* digital front left */
  1221. #define A_EXTOUT_FRONT_R 0x01 /* right */
  1222. #define A_EXTOUT_CENTER 0x02 /* digital front center */
  1223. #define A_EXTOUT_LFE 0x03 /* digital front lfe */
  1224. #define A_EXTOUT_HEADPHONE_L 0x04 /* headphone audigy drive left */
  1225. #define A_EXTOUT_HEADPHONE_R 0x05 /* right */
  1226. #define A_EXTOUT_REAR_L 0x06 /* digital rear left */
  1227. #define A_EXTOUT_REAR_R 0x07 /* right */
  1228. #define A_EXTOUT_AFRONT_L 0x08 /* analog front left */
  1229. #define A_EXTOUT_AFRONT_R 0x09 /* right */
  1230. #define A_EXTOUT_ACENTER 0x0a /* analog center */
  1231. #define A_EXTOUT_ALFE 0x0b /* analog LFE */
  1232. #define A_EXTOUT_ASIDE_L 0x0c /* analog side left - Audigy 2 ZS */
  1233. #define A_EXTOUT_ASIDE_R 0x0d /* right - Audigy 2 ZS */
  1234. #define A_EXTOUT_AREAR_L 0x0e /* analog rear left */
  1235. #define A_EXTOUT_AREAR_R 0x0f /* right */
  1236. #define A_EXTOUT_AC97_L 0x10 /* AC97 left (front) */
  1237. #define A_EXTOUT_AC97_R 0x11 /* right */
  1238. #define A_EXTOUT_ADC_CAP_L 0x16 /* ADC capture buffer left */
  1239. #define A_EXTOUT_ADC_CAP_R 0x17 /* right */
  1240. #define A_EXTOUT_MIC_CAP 0x18 /* Mic capture buffer */
  1241. /* Audigy constants */
  1242. #define A_C_00000000 0xc0
  1243. #define A_C_00000001 0xc1
  1244. #define A_C_00000002 0xc2
  1245. #define A_C_00000003 0xc3
  1246. #define A_C_00000004 0xc4
  1247. #define A_C_00000008 0xc5
  1248. #define A_C_00000010 0xc6
  1249. #define A_C_00000020 0xc7
  1250. #define A_C_00000100 0xc8
  1251. #define A_C_00010000 0xc9
  1252. #define A_C_00000800 0xca
  1253. #define A_C_10000000 0xcb
  1254. #define A_C_20000000 0xcc
  1255. #define A_C_40000000 0xcd
  1256. #define A_C_80000000 0xce
  1257. #define A_C_7fffffff 0xcf
  1258. #define A_C_ffffffff 0xd0
  1259. #define A_C_fffffffe 0xd1
  1260. #define A_C_c0000000 0xd2
  1261. #define A_C_4f1bbcdc 0xd3
  1262. #define A_C_5a7ef9db 0xd4
  1263. #define A_C_00100000 0xd5
  1264. #define A_GPR_ACCU 0xd6 /* ACCUM, accumulator */
  1265. #define A_GPR_COND 0xd7 /* CCR, condition register */
  1266. #define A_GPR_NOISE0 0xd8 /* noise source */
  1267. #define A_GPR_NOISE1 0xd9 /* noise source */
  1268. #define A_GPR_IRQ 0xda /* IRQ register */
  1269. #define A_GPR_DBAC 0xdb /* TRAM Delay Base Address Counter - internal */
  1270. #define A_GPR_DBACE 0xde /* TRAM Delay Base Address Counter - external */
  1271. /* definitions for debug register */
  1272. #define EMU10K1_DBG_ZC 0x80000000 /* zero tram counter */
  1273. #define EMU10K1_DBG_SATURATION_OCCURED 0x02000000 /* saturation control */
  1274. #define EMU10K1_DBG_SATURATION_ADDR 0x01ff0000 /* saturation address */
  1275. #define EMU10K1_DBG_SINGLE_STEP 0x00008000 /* single step mode */
  1276. #define EMU10K1_DBG_STEP 0x00004000 /* start single step */
  1277. #define EMU10K1_DBG_CONDITION_CODE 0x00003e00 /* condition code */
  1278. #define EMU10K1_DBG_SINGLE_STEP_ADDR 0x000001ff /* single step address */
  1279. /* tank memory address line */
  1280. #ifndef __KERNEL__
  1281. #define TANKMEMADDRREG_ADDR_MASK 0x000fffff /* 20 bit tank address field */
  1282. #define TANKMEMADDRREG_CLEAR 0x00800000 /* Clear tank memory */
  1283. #define TANKMEMADDRREG_ALIGN 0x00400000 /* Align read or write relative to tank access */
  1284. #define TANKMEMADDRREG_WRITE 0x00200000 /* Write to tank memory */
  1285. #define TANKMEMADDRREG_READ 0x00100000 /* Read from tank memory */
  1286. #endif
  1287. struct snd_emu10k1_fx8010_info {
  1288. unsigned int internal_tram_size; /* in samples */
  1289. unsigned int external_tram_size; /* in samples */
  1290. char fxbus_names[16][32]; /* names of FXBUSes */
  1291. char extin_names[16][32]; /* names of external inputs */
  1292. char extout_names[32][32]; /* names of external outputs */
  1293. unsigned int gpr_controls; /* count of GPR controls */
  1294. };
  1295. #define EMU10K1_GPR_TRANSLATION_NONE 0
  1296. #define EMU10K1_GPR_TRANSLATION_TABLE100 1
  1297. #define EMU10K1_GPR_TRANSLATION_BASS 2
  1298. #define EMU10K1_GPR_TRANSLATION_TREBLE 3
  1299. #define EMU10K1_GPR_TRANSLATION_ONOFF 4
  1300. struct snd_emu10k1_fx8010_control_gpr {
  1301. struct snd_ctl_elem_id id; /* full control ID definition */
  1302. unsigned int vcount; /* visible count */
  1303. unsigned int count; /* count of GPR (1..16) */
  1304. unsigned short gpr[32]; /* GPR number(s) */
  1305. unsigned int value[32]; /* initial values */
  1306. unsigned int min; /* minimum range */
  1307. unsigned int max; /* maximum range */
  1308. unsigned int translation; /* translation type (EMU10K1_GPR_TRANSLATION*) */
  1309. };
  1310. struct snd_emu10k1_fx8010_code {
  1311. char name[128];
  1312. DECLARE_BITMAP(gpr_valid, 0x200); /* bitmask of valid initializers */
  1313. u_int32_t __user *gpr_map; /* initializers */
  1314. unsigned int gpr_add_control_count; /* count of GPR controls to add/replace */
  1315. struct snd_emu10k1_fx8010_control_gpr __user *gpr_add_controls; /* GPR controls to add/replace */
  1316. unsigned int gpr_del_control_count; /* count of GPR controls to remove */
  1317. struct snd_ctl_elem_id __user *gpr_del_controls; /* IDs of GPR controls to remove */
  1318. unsigned int gpr_list_control_count; /* count of GPR controls to list */
  1319. unsigned int gpr_list_control_total; /* total count of GPR controls */
  1320. struct snd_emu10k1_fx8010_control_gpr __user *gpr_list_controls; /* listed GPR controls */
  1321. DECLARE_BITMAP(tram_valid, 0x100); /* bitmask of valid initializers */
  1322. u_int32_t __user *tram_data_map; /* data initializers */
  1323. u_int32_t __user *tram_addr_map; /* map initializers */
  1324. DECLARE_BITMAP(code_valid, 1024); /* bitmask of valid instructions */
  1325. u_int32_t __user *code; /* one instruction - 64 bits */
  1326. };
  1327. struct snd_emu10k1_fx8010_tram {
  1328. unsigned int address; /* 31.bit == 1 -> external TRAM */
  1329. unsigned int size; /* size in samples (4 bytes) */
  1330. unsigned int *samples; /* pointer to samples (20-bit) */
  1331. /* NULL->clear memory */
  1332. };
  1333. struct snd_emu10k1_fx8010_pcm_rec {
  1334. unsigned int substream; /* substream number */
  1335. unsigned int res1; /* reserved */
  1336. unsigned int channels; /* 16-bit channels count, zero = remove this substream */
  1337. unsigned int tram_start; /* ring buffer position in TRAM (in samples) */
  1338. unsigned int buffer_size; /* count of buffered samples */
  1339. unsigned short gpr_size; /* GPR containing size of ringbuffer in samples (host) */
  1340. unsigned short gpr_ptr; /* GPR containing current pointer in the ring buffer (host = reset, FX8010) */
  1341. unsigned short gpr_count; /* GPR containing count of samples between two interrupts (host) */
  1342. unsigned short gpr_tmpcount; /* GPR containing current count of samples to interrupt (host = set, FX8010) */
  1343. unsigned short gpr_trigger; /* GPR containing trigger (activate) information (host) */
  1344. unsigned short gpr_running; /* GPR containing info if PCM is running (FX8010) */
  1345. unsigned char pad; /* reserved */
  1346. unsigned char etram[32]; /* external TRAM address & data (one per channel) */
  1347. unsigned int res2; /* reserved */
  1348. };
  1349. #define SNDRV_EMU10K1_IOCTL_INFO _IOR ('H', 0x10, struct snd_emu10k1_fx8010_info)
  1350. #define SNDRV_EMU10K1_IOCTL_CODE_POKE _IOW ('H', 0x11, struct snd_emu10k1_fx8010_code)
  1351. #define SNDRV_EMU10K1_IOCTL_CODE_PEEK _IOWR('H', 0x12, struct snd_emu10k1_fx8010_code)
  1352. #define SNDRV_EMU10K1_IOCTL_TRAM_SETUP _IOW ('H', 0x20, int)
  1353. #define SNDRV_EMU10K1_IOCTL_TRAM_POKE _IOW ('H', 0x21, struct snd_emu10k1_fx8010_tram)
  1354. #define SNDRV_EMU10K1_IOCTL_TRAM_PEEK _IOWR('H', 0x22, struct snd_emu10k1_fx8010_tram)
  1355. #define SNDRV_EMU10K1_IOCTL_PCM_POKE _IOW ('H', 0x30, struct snd_emu10k1_fx8010_pcm_rec)
  1356. #define SNDRV_EMU10K1_IOCTL_PCM_PEEK _IOWR('H', 0x31, struct snd_emu10k1_fx8010_pcm_rec)
  1357. #define SNDRV_EMU10K1_IOCTL_STOP _IO ('H', 0x80)
  1358. #define SNDRV_EMU10K1_IOCTL_CONTINUE _IO ('H', 0x81)
  1359. #define SNDRV_EMU10K1_IOCTL_ZERO_TRAM_COUNTER _IO ('H', 0x82)
  1360. #define SNDRV_EMU10K1_IOCTL_SINGLE_STEP _IOW ('H', 0x83, int)
  1361. #define SNDRV_EMU10K1_IOCTL_DBG_READ _IOR ('H', 0x84, int)
  1362. /* typedefs for compatibility to user-space */
  1363. typedef struct snd_emu10k1_fx8010_info emu10k1_fx8010_info_t;
  1364. typedef struct snd_emu10k1_fx8010_control_gpr emu10k1_fx8010_control_gpr_t;
  1365. typedef struct snd_emu10k1_fx8010_code emu10k1_fx8010_code_t;
  1366. typedef struct snd_emu10k1_fx8010_tram emu10k1_fx8010_tram_t;
  1367. typedef struct snd_emu10k1_fx8010_pcm_rec emu10k1_fx8010_pcm_t;
  1368. #endif /* __SOUND_EMU10K1_H */