processor.h 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /* $Id: processor.h,v 1.83 2002/02/10 06:04:33 davem Exp $
  2. * include/asm-sparc64/processor.h
  3. *
  4. * Copyright (C) 1996 David S. Miller (davem@caip.rutgers.edu)
  5. */
  6. #ifndef __ASM_SPARC64_PROCESSOR_H
  7. #define __ASM_SPARC64_PROCESSOR_H
  8. /*
  9. * Sparc64 implementation of macro that returns current
  10. * instruction pointer ("program counter").
  11. */
  12. #define current_text_addr() ({ void *pc; __asm__("rd %%pc, %0" : "=r" (pc)); pc; })
  13. #include <linux/config.h>
  14. #include <asm/asi.h>
  15. #include <asm/a.out.h>
  16. #include <asm/pstate.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/page.h>
  19. /* The sparc has no problems with write protection */
  20. #define wp_works_ok 1
  21. #define wp_works_ok__is_a_macro /* for versions in ksyms.c */
  22. /*
  23. * User lives in his very own context, and cannot reference us. Note
  24. * that TASK_SIZE is a misnomer, it really gives maximum user virtual
  25. * address that the kernel will allocate out.
  26. */
  27. #define VA_BITS 44
  28. #ifndef __ASSEMBLY__
  29. #define VPTE_SIZE (1UL << (VA_BITS - PAGE_SHIFT + 3))
  30. #else
  31. #define VPTE_SIZE (1 << (VA_BITS - PAGE_SHIFT + 3))
  32. #endif
  33. #define TASK_SIZE ((unsigned long)-VPTE_SIZE)
  34. /*
  35. * The vpte base must be able to hold the entire vpte, half
  36. * of which lives above, and half below, the base. And it
  37. * is placed as close to the highest address range as possible.
  38. */
  39. #define VPTE_BASE_SPITFIRE (-(VPTE_SIZE/2))
  40. #if 1
  41. #define VPTE_BASE_CHEETAH VPTE_BASE_SPITFIRE
  42. #else
  43. #define VPTE_BASE_CHEETAH 0xffe0000000000000
  44. #endif
  45. #ifndef __ASSEMBLY__
  46. typedef struct {
  47. unsigned char seg;
  48. } mm_segment_t;
  49. /* The Sparc processor specific thread struct. */
  50. /* XXX This should die, everything can go into thread_info now. */
  51. struct thread_struct {
  52. #ifdef CONFIG_DEBUG_SPINLOCK
  53. /* How many spinlocks held by this thread.
  54. * Used with spin lock debugging to catch tasks
  55. * sleeping illegally with locks held.
  56. */
  57. int smp_lock_count;
  58. unsigned int smp_lock_pc;
  59. #else
  60. int dummy; /* f'in gcc bug... */
  61. #endif
  62. };
  63. #endif /* !(__ASSEMBLY__) */
  64. #ifndef CONFIG_DEBUG_SPINLOCK
  65. #define INIT_THREAD { \
  66. 0, \
  67. }
  68. #else /* CONFIG_DEBUG_SPINLOCK */
  69. #define INIT_THREAD { \
  70. /* smp_lock_count, smp_lock_pc, */ \
  71. 0, 0, \
  72. }
  73. #endif /* !(CONFIG_DEBUG_SPINLOCK) */
  74. #ifndef __ASSEMBLY__
  75. #include <linux/types.h>
  76. /* Return saved PC of a blocked thread. */
  77. struct task_struct;
  78. extern unsigned long thread_saved_pc(struct task_struct *);
  79. /* On Uniprocessor, even in RMO processes see TSO semantics */
  80. #ifdef CONFIG_SMP
  81. #define TSTATE_INITIAL_MM TSTATE_TSO
  82. #else
  83. #define TSTATE_INITIAL_MM TSTATE_RMO
  84. #endif
  85. /* Do necessary setup to start up a newly executed thread. */
  86. #define start_thread(regs, pc, sp) \
  87. do { \
  88. regs->tstate = (regs->tstate & (TSTATE_CWP)) | (TSTATE_INITIAL_MM|TSTATE_IE) | (ASI_PNF << 24); \
  89. regs->tpc = ((pc & (~3)) - 4); \
  90. regs->tnpc = regs->tpc + 4; \
  91. regs->y = 0; \
  92. set_thread_wstate(1 << 3); \
  93. if (current_thread_info()->utraps) { \
  94. if (*(current_thread_info()->utraps) < 2) \
  95. kfree(current_thread_info()->utraps); \
  96. else \
  97. (*(current_thread_info()->utraps))--; \
  98. current_thread_info()->utraps = NULL; \
  99. } \
  100. __asm__ __volatile__( \
  101. "stx %%g0, [%0 + %2 + 0x00]\n\t" \
  102. "stx %%g0, [%0 + %2 + 0x08]\n\t" \
  103. "stx %%g0, [%0 + %2 + 0x10]\n\t" \
  104. "stx %%g0, [%0 + %2 + 0x18]\n\t" \
  105. "stx %%g0, [%0 + %2 + 0x20]\n\t" \
  106. "stx %%g0, [%0 + %2 + 0x28]\n\t" \
  107. "stx %%g0, [%0 + %2 + 0x30]\n\t" \
  108. "stx %%g0, [%0 + %2 + 0x38]\n\t" \
  109. "stx %%g0, [%0 + %2 + 0x40]\n\t" \
  110. "stx %%g0, [%0 + %2 + 0x48]\n\t" \
  111. "stx %%g0, [%0 + %2 + 0x50]\n\t" \
  112. "stx %%g0, [%0 + %2 + 0x58]\n\t" \
  113. "stx %%g0, [%0 + %2 + 0x60]\n\t" \
  114. "stx %%g0, [%0 + %2 + 0x68]\n\t" \
  115. "stx %1, [%0 + %2 + 0x70]\n\t" \
  116. "stx %%g0, [%0 + %2 + 0x78]\n\t" \
  117. "wrpr %%g0, (1 << 3), %%wstate\n\t" \
  118. : \
  119. : "r" (regs), "r" (sp - sizeof(struct reg_window) - STACK_BIAS), \
  120. "i" ((const unsigned long)(&((struct pt_regs *)0)->u_regs[0]))); \
  121. } while (0)
  122. #define start_thread32(regs, pc, sp) \
  123. do { \
  124. pc &= 0x00000000ffffffffUL; \
  125. sp &= 0x00000000ffffffffUL; \
  126. \
  127. regs->tstate = (regs->tstate & (TSTATE_CWP))|(TSTATE_INITIAL_MM|TSTATE_IE|TSTATE_AM); \
  128. regs->tpc = ((pc & (~3)) - 4); \
  129. regs->tnpc = regs->tpc + 4; \
  130. regs->y = 0; \
  131. set_thread_wstate(2 << 3); \
  132. if (current_thread_info()->utraps) { \
  133. if (*(current_thread_info()->utraps) < 2) \
  134. kfree(current_thread_info()->utraps); \
  135. else \
  136. (*(current_thread_info()->utraps))--; \
  137. current_thread_info()->utraps = NULL; \
  138. } \
  139. __asm__ __volatile__( \
  140. "stx %%g0, [%0 + %2 + 0x00]\n\t" \
  141. "stx %%g0, [%0 + %2 + 0x08]\n\t" \
  142. "stx %%g0, [%0 + %2 + 0x10]\n\t" \
  143. "stx %%g0, [%0 + %2 + 0x18]\n\t" \
  144. "stx %%g0, [%0 + %2 + 0x20]\n\t" \
  145. "stx %%g0, [%0 + %2 + 0x28]\n\t" \
  146. "stx %%g0, [%0 + %2 + 0x30]\n\t" \
  147. "stx %%g0, [%0 + %2 + 0x38]\n\t" \
  148. "stx %%g0, [%0 + %2 + 0x40]\n\t" \
  149. "stx %%g0, [%0 + %2 + 0x48]\n\t" \
  150. "stx %%g0, [%0 + %2 + 0x50]\n\t" \
  151. "stx %%g0, [%0 + %2 + 0x58]\n\t" \
  152. "stx %%g0, [%0 + %2 + 0x60]\n\t" \
  153. "stx %%g0, [%0 + %2 + 0x68]\n\t" \
  154. "stx %1, [%0 + %2 + 0x70]\n\t" \
  155. "stx %%g0, [%0 + %2 + 0x78]\n\t" \
  156. "wrpr %%g0, (2 << 3), %%wstate\n\t" \
  157. : \
  158. : "r" (regs), "r" (sp - sizeof(struct reg_window32)), \
  159. "i" ((const unsigned long)(&((struct pt_regs *)0)->u_regs[0]))); \
  160. } while (0)
  161. /* Free all resources held by a thread. */
  162. #define release_thread(tsk) do { } while (0)
  163. /* Prepare to copy thread state - unlazy all lazy status */
  164. #define prepare_to_copy(tsk) do { } while (0)
  165. extern pid_t kernel_thread(int (*fn)(void *), void * arg, unsigned long flags);
  166. extern unsigned long get_wchan(struct task_struct *task);
  167. #define task_pt_regs(tsk) (task_thread_info(tsk)->kregs)
  168. #define KSTK_EIP(tsk) (task_pt_regs(tsk)->tpc)
  169. #define KSTK_ESP(tsk) (task_pt_regs(tsk)->u_regs[UREG_FP])
  170. #define cpu_relax() barrier()
  171. /* Prefetch support. This is tuned for UltraSPARC-III and later.
  172. * UltraSPARC-I will treat these as nops, and UltraSPARC-II has
  173. * a shallower prefetch queue than later chips.
  174. */
  175. #define ARCH_HAS_PREFETCH
  176. #define ARCH_HAS_PREFETCHW
  177. #define ARCH_HAS_SPINLOCK_PREFETCH
  178. static inline void prefetch(const void *x)
  179. {
  180. /* We do not use the read prefetch mnemonic because that
  181. * prefetches into the prefetch-cache which only is accessible
  182. * by floating point operations in UltraSPARC-III and later.
  183. * By contrast, "#one_write" prefetches into the L2 cache
  184. * in shared state.
  185. */
  186. __asm__ __volatile__("prefetch [%0], #one_write"
  187. : /* no outputs */
  188. : "r" (x));
  189. }
  190. static inline void prefetchw(const void *x)
  191. {
  192. /* The most optimal prefetch to use for writes is
  193. * "#n_writes". This brings the cacheline into the
  194. * L2 cache in "owned" state.
  195. */
  196. __asm__ __volatile__("prefetch [%0], #n_writes"
  197. : /* no outputs */
  198. : "r" (x));
  199. }
  200. #define spin_lock_prefetch(x) prefetchw(x)
  201. #endif /* !(__ASSEMBLY__) */
  202. #endif /* !(__ASM_SPARC64_PROCESSOR_H) */