pci.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285
  1. #ifndef __SPARC64_PCI_H
  2. #define __SPARC64_PCI_H
  3. #ifdef __KERNEL__
  4. #include <linux/fs.h>
  5. #include <linux/mm.h>
  6. /* Can be used to override the logic in pci_scan_bus for skipping
  7. * already-configured bus numbers - to be used for buggy BIOSes
  8. * or architectures with incomplete PCI setup by the loader.
  9. */
  10. #define pcibios_assign_all_busses() 0
  11. #define pcibios_scan_all_fns(a, b) 0
  12. #define PCIBIOS_MIN_IO 0UL
  13. #define PCIBIOS_MIN_MEM 0UL
  14. #define PCI_IRQ_NONE 0xffffffff
  15. static inline void pcibios_set_master(struct pci_dev *dev)
  16. {
  17. /* No special bus mastering setup handling */
  18. }
  19. static inline void pcibios_penalize_isa_irq(int irq, int active)
  20. {
  21. /* We don't do dynamic PCI IRQ allocation */
  22. }
  23. /* Dynamic DMA mapping stuff.
  24. */
  25. /* The PCI address space does not equal the physical memory
  26. * address space. The networking and block device layers use
  27. * this boolean for bounce buffer decisions.
  28. */
  29. #define PCI_DMA_BUS_IS_PHYS (0)
  30. #include <asm/scatterlist.h>
  31. struct pci_dev;
  32. /* Allocate and map kernel buffer using consistent mode DMA for a device.
  33. * hwdev should be valid struct pci_dev pointer for PCI devices.
  34. */
  35. extern void *pci_alloc_consistent(struct pci_dev *hwdev, size_t size, dma_addr_t *dma_handle);
  36. /* Free and unmap a consistent DMA buffer.
  37. * cpu_addr is what was returned from pci_alloc_consistent,
  38. * size must be the same as what as passed into pci_alloc_consistent,
  39. * and likewise dma_addr must be the same as what *dma_addrp was set to.
  40. *
  41. * References to the memory and mappings associated with cpu_addr/dma_addr
  42. * past this call are illegal.
  43. */
  44. extern void pci_free_consistent(struct pci_dev *hwdev, size_t size, void *vaddr, dma_addr_t dma_handle);
  45. /* Map a single buffer of the indicated size for DMA in streaming mode.
  46. * The 32-bit bus address to use is returned.
  47. *
  48. * Once the device is given the dma address, the device owns this memory
  49. * until either pci_unmap_single or pci_dma_sync_single_for_cpu is performed.
  50. */
  51. extern dma_addr_t pci_map_single(struct pci_dev *hwdev, void *ptr, size_t size, int direction);
  52. /* Unmap a single streaming mode DMA translation. The dma_addr and size
  53. * must match what was provided for in a previous pci_map_single call. All
  54. * other usages are undefined.
  55. *
  56. * After this call, reads by the cpu to the buffer are guaranteed to see
  57. * whatever the device wrote there.
  58. */
  59. extern void pci_unmap_single(struct pci_dev *hwdev, dma_addr_t dma_addr, size_t size, int direction);
  60. /* No highmem on sparc64, plus we have an IOMMU, so mapping pages is easy. */
  61. #define pci_map_page(dev, page, off, size, dir) \
  62. pci_map_single(dev, (page_address(page) + (off)), size, dir)
  63. #define pci_unmap_page(dev,addr,sz,dir) pci_unmap_single(dev,addr,sz,dir)
  64. /* pci_unmap_{single,page} is not a nop, thus... */
  65. #define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \
  66. dma_addr_t ADDR_NAME;
  67. #define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \
  68. __u32 LEN_NAME;
  69. #define pci_unmap_addr(PTR, ADDR_NAME) \
  70. ((PTR)->ADDR_NAME)
  71. #define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \
  72. (((PTR)->ADDR_NAME) = (VAL))
  73. #define pci_unmap_len(PTR, LEN_NAME) \
  74. ((PTR)->LEN_NAME)
  75. #define pci_unmap_len_set(PTR, LEN_NAME, VAL) \
  76. (((PTR)->LEN_NAME) = (VAL))
  77. /* Map a set of buffers described by scatterlist in streaming
  78. * mode for DMA. This is the scatter-gather version of the
  79. * above pci_map_single interface. Here the scatter gather list
  80. * elements are each tagged with the appropriate dma address
  81. * and length. They are obtained via sg_dma_{address,length}(SG).
  82. *
  83. * NOTE: An implementation may be able to use a smaller number of
  84. * DMA address/length pairs than there are SG table elements.
  85. * (for example via virtual mapping capabilities)
  86. * The routine returns the number of addr/length pairs actually
  87. * used, at most nents.
  88. *
  89. * Device ownership issues as mentioned above for pci_map_single are
  90. * the same here.
  91. */
  92. extern int pci_map_sg(struct pci_dev *hwdev, struct scatterlist *sg,
  93. int nents, int direction);
  94. /* Unmap a set of streaming mode DMA translations.
  95. * Again, cpu read rules concerning calls here are the same as for
  96. * pci_unmap_single() above.
  97. */
  98. extern void pci_unmap_sg(struct pci_dev *hwdev, struct scatterlist *sg,
  99. int nhwents, int direction);
  100. /* Make physical memory consistent for a single
  101. * streaming mode DMA translation after a transfer.
  102. *
  103. * If you perform a pci_map_single() but wish to interrogate the
  104. * buffer using the cpu, yet do not wish to teardown the PCI dma
  105. * mapping, you must call this function before doing so. At the
  106. * next point you give the PCI dma address back to the card, you
  107. * must first perform a pci_dma_sync_for_device, and then the
  108. * device again owns the buffer.
  109. */
  110. extern void pci_dma_sync_single_for_cpu(struct pci_dev *hwdev, dma_addr_t dma_handle,
  111. size_t size, int direction);
  112. static inline void
  113. pci_dma_sync_single_for_device(struct pci_dev *hwdev, dma_addr_t dma_handle,
  114. size_t size, int direction)
  115. {
  116. /* No flushing needed to sync cpu writes to the device. */
  117. BUG_ON(direction == PCI_DMA_NONE);
  118. }
  119. /* Make physical memory consistent for a set of streaming
  120. * mode DMA translations after a transfer.
  121. *
  122. * The same as pci_dma_sync_single_* but for a scatter-gather list,
  123. * same rules and usage.
  124. */
  125. extern void pci_dma_sync_sg_for_cpu(struct pci_dev *hwdev, struct scatterlist *sg, int nelems, int direction);
  126. static inline void
  127. pci_dma_sync_sg_for_device(struct pci_dev *hwdev, struct scatterlist *sg,
  128. int nelems, int direction)
  129. {
  130. /* No flushing needed to sync cpu writes to the device. */
  131. BUG_ON(direction == PCI_DMA_NONE);
  132. }
  133. /* Return whether the given PCI device DMA address mask can
  134. * be supported properly. For example, if your device can
  135. * only drive the low 24-bits during PCI bus mastering, then
  136. * you would pass 0x00ffffff as the mask to this function.
  137. */
  138. extern int pci_dma_supported(struct pci_dev *hwdev, u64 mask);
  139. /* PCI IOMMU mapping bypass support. */
  140. /* PCI 64-bit addressing works for all slots on all controller
  141. * types on sparc64. However, it requires that the device
  142. * can drive enough of the 64 bits.
  143. */
  144. #define PCI64_REQUIRED_MASK (~(dma64_addr_t)0)
  145. #define PCI64_ADDR_BASE 0xfffc000000000000UL
  146. /* Usage of the pci_dac_foo interfaces is only valid if this
  147. * test passes.
  148. */
  149. #define pci_dac_dma_supported(pci_dev, mask) \
  150. ((((mask) & PCI64_REQUIRED_MASK) == PCI64_REQUIRED_MASK) ? 1 : 0)
  151. static inline dma64_addr_t
  152. pci_dac_page_to_dma(struct pci_dev *pdev, struct page *page, unsigned long offset, int direction)
  153. {
  154. return (PCI64_ADDR_BASE +
  155. __pa(page_address(page)) + offset);
  156. }
  157. static inline struct page *
  158. pci_dac_dma_to_page(struct pci_dev *pdev, dma64_addr_t dma_addr)
  159. {
  160. unsigned long paddr = (dma_addr & PAGE_MASK) - PCI64_ADDR_BASE;
  161. return virt_to_page(__va(paddr));
  162. }
  163. static inline unsigned long
  164. pci_dac_dma_to_offset(struct pci_dev *pdev, dma64_addr_t dma_addr)
  165. {
  166. return (dma_addr & ~PAGE_MASK);
  167. }
  168. static inline void
  169. pci_dac_dma_sync_single_for_cpu(struct pci_dev *pdev, dma64_addr_t dma_addr, size_t len, int direction)
  170. {
  171. /* DAC cycle addressing does not make use of the
  172. * PCI controller's streaming cache, so nothing to do.
  173. */
  174. }
  175. static inline void
  176. pci_dac_dma_sync_single_for_device(struct pci_dev *pdev, dma64_addr_t dma_addr, size_t len, int direction)
  177. {
  178. /* DAC cycle addressing does not make use of the
  179. * PCI controller's streaming cache, so nothing to do.
  180. */
  181. }
  182. #define PCI_DMA_ERROR_CODE (~(dma_addr_t)0x0)
  183. static inline int pci_dma_mapping_error(dma_addr_t dma_addr)
  184. {
  185. return (dma_addr == PCI_DMA_ERROR_CODE);
  186. }
  187. #ifdef CONFIG_PCI
  188. static inline void pci_dma_burst_advice(struct pci_dev *pdev,
  189. enum pci_dma_burst_strategy *strat,
  190. unsigned long *strategy_parameter)
  191. {
  192. unsigned long cacheline_size;
  193. u8 byte;
  194. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
  195. if (byte == 0)
  196. cacheline_size = 1024;
  197. else
  198. cacheline_size = (int) byte * 4;
  199. *strat = PCI_DMA_BURST_BOUNDARY;
  200. *strategy_parameter = cacheline_size;
  201. }
  202. #endif
  203. /* Return the index of the PCI controller for device PDEV. */
  204. extern int pci_domain_nr(struct pci_bus *bus);
  205. static inline int pci_proc_domain(struct pci_bus *bus)
  206. {
  207. return 1;
  208. }
  209. /* Platform support for /proc/bus/pci/X/Y mmap()s. */
  210. #define HAVE_PCI_MMAP
  211. #define HAVE_ARCH_PCI_GET_UNMAPPED_AREA
  212. #define get_pci_unmapped_area get_fb_unmapped_area
  213. extern int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  214. enum pci_mmap_state mmap_state,
  215. int write_combine);
  216. /* Platform specific MWI support. */
  217. #define HAVE_ARCH_PCI_MWI
  218. extern int pcibios_prep_mwi(struct pci_dev *dev);
  219. extern void
  220. pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  221. struct resource *res);
  222. extern void
  223. pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  224. struct pci_bus_region *region);
  225. extern struct resource *pcibios_select_root(struct pci_dev *, struct resource *);
  226. static inline void pcibios_add_platform_entries(struct pci_dev *dev)
  227. {
  228. }
  229. static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
  230. {
  231. return PCI_IRQ_NONE;
  232. }
  233. #endif /* __KERNEL__ */
  234. #endif /* __SPARC64_PCI_H */