io.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524
  1. /* $Id: io.h,v 1.47 2001/12/13 10:36:02 davem Exp $ */
  2. #ifndef __SPARC64_IO_H
  3. #define __SPARC64_IO_H
  4. #include <linux/kernel.h>
  5. #include <linux/compiler.h>
  6. #include <linux/types.h>
  7. #include <asm/page.h> /* IO address mapping routines need this */
  8. #include <asm/system.h>
  9. #include <asm/asi.h>
  10. /* PC crapola... */
  11. #define __SLOW_DOWN_IO do { } while (0)
  12. #define SLOW_DOWN_IO do { } while (0)
  13. extern unsigned long virt_to_bus_not_defined_use_pci_map(volatile void *addr);
  14. #define virt_to_bus virt_to_bus_not_defined_use_pci_map
  15. extern unsigned long bus_to_virt_not_defined_use_pci_map(volatile void *addr);
  16. #define bus_to_virt bus_to_virt_not_defined_use_pci_map
  17. /* BIO layer definitions. */
  18. extern unsigned long kern_base, kern_size;
  19. #define page_to_phys(page) (page_to_pfn(page) << PAGE_SHIFT)
  20. #define BIO_VMERGE_BOUNDARY 8192
  21. /* Different PCI controllers we support have their PCI MEM space
  22. * mapped to an either 2GB (Psycho) or 4GB (Sabre) aligned area,
  23. * so need to chop off the top 33 or 32 bits.
  24. */
  25. extern unsigned long pci_memspace_mask;
  26. #define bus_dvma_to_mem(__vaddr) ((__vaddr) & pci_memspace_mask)
  27. static __inline__ u8 _inb(unsigned long addr)
  28. {
  29. u8 ret;
  30. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* pci_inb */"
  31. : "=r" (ret)
  32. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  33. return ret;
  34. }
  35. static __inline__ u16 _inw(unsigned long addr)
  36. {
  37. u16 ret;
  38. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* pci_inw */"
  39. : "=r" (ret)
  40. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  41. return ret;
  42. }
  43. static __inline__ u32 _inl(unsigned long addr)
  44. {
  45. u32 ret;
  46. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* pci_inl */"
  47. : "=r" (ret)
  48. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  49. return ret;
  50. }
  51. static __inline__ void _outb(u8 b, unsigned long addr)
  52. {
  53. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* pci_outb */"
  54. : /* no outputs */
  55. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  56. }
  57. static __inline__ void _outw(u16 w, unsigned long addr)
  58. {
  59. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* pci_outw */"
  60. : /* no outputs */
  61. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  62. }
  63. static __inline__ void _outl(u32 l, unsigned long addr)
  64. {
  65. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* pci_outl */"
  66. : /* no outputs */
  67. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  68. }
  69. #define inb(__addr) (_inb((unsigned long)(__addr)))
  70. #define inw(__addr) (_inw((unsigned long)(__addr)))
  71. #define inl(__addr) (_inl((unsigned long)(__addr)))
  72. #define outb(__b, __addr) (_outb((u8)(__b), (unsigned long)(__addr)))
  73. #define outw(__w, __addr) (_outw((u16)(__w), (unsigned long)(__addr)))
  74. #define outl(__l, __addr) (_outl((u32)(__l), (unsigned long)(__addr)))
  75. #define inb_p(__addr) inb(__addr)
  76. #define outb_p(__b, __addr) outb(__b, __addr)
  77. #define inw_p(__addr) inw(__addr)
  78. #define outw_p(__w, __addr) outw(__w, __addr)
  79. #define inl_p(__addr) inl(__addr)
  80. #define outl_p(__l, __addr) outl(__l, __addr)
  81. extern void outsb(unsigned long, const void *, unsigned long);
  82. extern void outsw(unsigned long, const void *, unsigned long);
  83. extern void outsl(unsigned long, const void *, unsigned long);
  84. extern void insb(unsigned long, void *, unsigned long);
  85. extern void insw(unsigned long, void *, unsigned long);
  86. extern void insl(unsigned long, void *, unsigned long);
  87. static inline void ioread8_rep(void __iomem *port, void *buf, unsigned long count)
  88. {
  89. insb((unsigned long __force)port, buf, count);
  90. }
  91. static inline void ioread16_rep(void __iomem *port, void *buf, unsigned long count)
  92. {
  93. insw((unsigned long __force)port, buf, count);
  94. }
  95. static inline void ioread32_rep(void __iomem *port, void *buf, unsigned long count)
  96. {
  97. insl((unsigned long __force)port, buf, count);
  98. }
  99. static inline void iowrite8_rep(void __iomem *port, const void *buf, unsigned long count)
  100. {
  101. outsb((unsigned long __force)port, buf, count);
  102. }
  103. static inline void iowrite16_rep(void __iomem *port, const void *buf, unsigned long count)
  104. {
  105. outsw((unsigned long __force)port, buf, count);
  106. }
  107. static inline void iowrite32_rep(void __iomem *port, const void *buf, unsigned long count)
  108. {
  109. outsl((unsigned long __force)port, buf, count);
  110. }
  111. /* Memory functions, same as I/O accesses on Ultra. */
  112. static inline u8 _readb(const volatile void __iomem *addr)
  113. { u8 ret;
  114. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* pci_readb */"
  115. : "=r" (ret)
  116. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  117. return ret;
  118. }
  119. static inline u16 _readw(const volatile void __iomem *addr)
  120. { u16 ret;
  121. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* pci_readw */"
  122. : "=r" (ret)
  123. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  124. return ret;
  125. }
  126. static inline u32 _readl(const volatile void __iomem *addr)
  127. { u32 ret;
  128. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* pci_readl */"
  129. : "=r" (ret)
  130. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  131. return ret;
  132. }
  133. static inline u64 _readq(const volatile void __iomem *addr)
  134. { u64 ret;
  135. __asm__ __volatile__("ldxa\t[%1] %2, %0\t/* pci_readq */"
  136. : "=r" (ret)
  137. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  138. return ret;
  139. }
  140. static inline void _writeb(u8 b, volatile void __iomem *addr)
  141. {
  142. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* pci_writeb */"
  143. : /* no outputs */
  144. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  145. }
  146. static inline void _writew(u16 w, volatile void __iomem *addr)
  147. {
  148. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* pci_writew */"
  149. : /* no outputs */
  150. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  151. }
  152. static inline void _writel(u32 l, volatile void __iomem *addr)
  153. {
  154. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* pci_writel */"
  155. : /* no outputs */
  156. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  157. }
  158. static inline void _writeq(u64 q, volatile void __iomem *addr)
  159. {
  160. __asm__ __volatile__("stxa\t%r0, [%1] %2\t/* pci_writeq */"
  161. : /* no outputs */
  162. : "Jr" (q), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  163. }
  164. #define readb(__addr) _readb(__addr)
  165. #define readw(__addr) _readw(__addr)
  166. #define readl(__addr) _readl(__addr)
  167. #define readq(__addr) _readq(__addr)
  168. #define readb_relaxed(__addr) _readb(__addr)
  169. #define readw_relaxed(__addr) _readw(__addr)
  170. #define readl_relaxed(__addr) _readl(__addr)
  171. #define readq_relaxed(__addr) _readq(__addr)
  172. #define writeb(__b, __addr) _writeb(__b, __addr)
  173. #define writew(__w, __addr) _writew(__w, __addr)
  174. #define writel(__l, __addr) _writel(__l, __addr)
  175. #define writeq(__q, __addr) _writeq(__q, __addr)
  176. /* Now versions without byte-swapping. */
  177. static __inline__ u8 _raw_readb(unsigned long addr)
  178. {
  179. u8 ret;
  180. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* pci_raw_readb */"
  181. : "=r" (ret)
  182. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  183. return ret;
  184. }
  185. static __inline__ u16 _raw_readw(unsigned long addr)
  186. {
  187. u16 ret;
  188. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* pci_raw_readw */"
  189. : "=r" (ret)
  190. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  191. return ret;
  192. }
  193. static __inline__ u32 _raw_readl(unsigned long addr)
  194. {
  195. u32 ret;
  196. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* pci_raw_readl */"
  197. : "=r" (ret)
  198. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  199. return ret;
  200. }
  201. static __inline__ u64 _raw_readq(unsigned long addr)
  202. {
  203. u64 ret;
  204. __asm__ __volatile__("ldxa\t[%1] %2, %0\t/* pci_raw_readq */"
  205. : "=r" (ret)
  206. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  207. return ret;
  208. }
  209. static __inline__ void _raw_writeb(u8 b, unsigned long addr)
  210. {
  211. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* pci_raw_writeb */"
  212. : /* no outputs */
  213. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  214. }
  215. static __inline__ void _raw_writew(u16 w, unsigned long addr)
  216. {
  217. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* pci_raw_writew */"
  218. : /* no outputs */
  219. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  220. }
  221. static __inline__ void _raw_writel(u32 l, unsigned long addr)
  222. {
  223. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* pci_raw_writel */"
  224. : /* no outputs */
  225. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  226. }
  227. static __inline__ void _raw_writeq(u64 q, unsigned long addr)
  228. {
  229. __asm__ __volatile__("stxa\t%r0, [%1] %2\t/* pci_raw_writeq */"
  230. : /* no outputs */
  231. : "Jr" (q), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  232. }
  233. #define __raw_readb(__addr) (_raw_readb((unsigned long)(__addr)))
  234. #define __raw_readw(__addr) (_raw_readw((unsigned long)(__addr)))
  235. #define __raw_readl(__addr) (_raw_readl((unsigned long)(__addr)))
  236. #define __raw_readq(__addr) (_raw_readq((unsigned long)(__addr)))
  237. #define __raw_writeb(__b, __addr) (_raw_writeb((u8)(__b), (unsigned long)(__addr)))
  238. #define __raw_writew(__w, __addr) (_raw_writew((u16)(__w), (unsigned long)(__addr)))
  239. #define __raw_writel(__l, __addr) (_raw_writel((u32)(__l), (unsigned long)(__addr)))
  240. #define __raw_writeq(__q, __addr) (_raw_writeq((u64)(__q), (unsigned long)(__addr)))
  241. /* Valid I/O Space regions are anywhere, because each PCI bus supported
  242. * can live in an arbitrary area of the physical address range.
  243. */
  244. #define IO_SPACE_LIMIT 0xffffffffffffffffUL
  245. /* Now, SBUS variants, only difference from PCI is that we do
  246. * not use little-endian ASIs.
  247. */
  248. static inline u8 _sbus_readb(const volatile void __iomem *addr)
  249. {
  250. u8 ret;
  251. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* sbus_readb */"
  252. : "=r" (ret)
  253. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  254. return ret;
  255. }
  256. static inline u16 _sbus_readw(const volatile void __iomem *addr)
  257. {
  258. u16 ret;
  259. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* sbus_readw */"
  260. : "=r" (ret)
  261. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  262. return ret;
  263. }
  264. static inline u32 _sbus_readl(const volatile void __iomem *addr)
  265. {
  266. u32 ret;
  267. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* sbus_readl */"
  268. : "=r" (ret)
  269. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  270. return ret;
  271. }
  272. static inline u64 _sbus_readq(const volatile void __iomem *addr)
  273. {
  274. u64 ret;
  275. __asm__ __volatile__("ldxa\t[%1] %2, %0\t/* sbus_readq */"
  276. : "=r" (ret)
  277. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  278. return ret;
  279. }
  280. static inline void _sbus_writeb(u8 b, volatile void __iomem *addr)
  281. {
  282. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* sbus_writeb */"
  283. : /* no outputs */
  284. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  285. }
  286. static inline void _sbus_writew(u16 w, volatile void __iomem *addr)
  287. {
  288. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* sbus_writew */"
  289. : /* no outputs */
  290. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  291. }
  292. static inline void _sbus_writel(u32 l, volatile void __iomem *addr)
  293. {
  294. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* sbus_writel */"
  295. : /* no outputs */
  296. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  297. }
  298. static inline void _sbus_writeq(u64 l, volatile void __iomem *addr)
  299. {
  300. __asm__ __volatile__("stxa\t%r0, [%1] %2\t/* sbus_writeq */"
  301. : /* no outputs */
  302. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  303. }
  304. #define sbus_readb(__addr) _sbus_readb(__addr)
  305. #define sbus_readw(__addr) _sbus_readw(__addr)
  306. #define sbus_readl(__addr) _sbus_readl(__addr)
  307. #define sbus_readq(__addr) _sbus_readq(__addr)
  308. #define sbus_writeb(__b, __addr) _sbus_writeb(__b, __addr)
  309. #define sbus_writew(__w, __addr) _sbus_writew(__w, __addr)
  310. #define sbus_writel(__l, __addr) _sbus_writel(__l, __addr)
  311. #define sbus_writeq(__l, __addr) _sbus_writeq(__l, __addr)
  312. static inline void _sbus_memset_io(volatile void __iomem *dst, int c, __kernel_size_t n)
  313. {
  314. while(n--) {
  315. sbus_writeb(c, dst);
  316. dst++;
  317. }
  318. }
  319. #define sbus_memset_io(d,c,sz) _sbus_memset_io(d,c,sz)
  320. static inline void
  321. _memset_io(volatile void __iomem *dst, int c, __kernel_size_t n)
  322. {
  323. volatile void __iomem *d = dst;
  324. while (n--) {
  325. writeb(c, d);
  326. d++;
  327. }
  328. }
  329. #define memset_io(d,c,sz) _memset_io(d,c,sz)
  330. static inline void
  331. _memcpy_fromio(void *dst, const volatile void __iomem *src, __kernel_size_t n)
  332. {
  333. char *d = dst;
  334. while (n--) {
  335. char tmp = readb(src);
  336. *d++ = tmp;
  337. src++;
  338. }
  339. }
  340. #define memcpy_fromio(d,s,sz) _memcpy_fromio(d,s,sz)
  341. static inline void
  342. _memcpy_toio(volatile void __iomem *dst, const void *src, __kernel_size_t n)
  343. {
  344. const char *s = src;
  345. volatile void __iomem *d = dst;
  346. while (n--) {
  347. char tmp = *s++;
  348. writeb(tmp, d);
  349. d++;
  350. }
  351. }
  352. #define memcpy_toio(d,s,sz) _memcpy_toio(d,s,sz)
  353. static inline int check_signature(void __iomem *io_addr,
  354. const unsigned char *signature,
  355. int length)
  356. {
  357. int retval = 0;
  358. do {
  359. if (readb(io_addr) != *signature++)
  360. goto out;
  361. io_addr++;
  362. } while (--length);
  363. retval = 1;
  364. out:
  365. return retval;
  366. }
  367. #define mmiowb()
  368. #ifdef __KERNEL__
  369. /* On sparc64 we have the whole physical IO address space accessible
  370. * using physically addressed loads and stores, so this does nothing.
  371. */
  372. static inline void __iomem *ioremap(unsigned long offset, unsigned long size)
  373. {
  374. return (void __iomem *)offset;
  375. }
  376. #define ioremap_nocache(X,Y) ioremap((X),(Y))
  377. static inline void iounmap(volatile void __iomem *addr)
  378. {
  379. }
  380. #define ioread8(X) readb(X)
  381. #define ioread16(X) readw(X)
  382. #define ioread32(X) readl(X)
  383. #define iowrite8(val,X) writeb(val,X)
  384. #define iowrite16(val,X) writew(val,X)
  385. #define iowrite32(val,X) writel(val,X)
  386. /* Create a virtual mapping cookie for an IO port range */
  387. extern void __iomem *ioport_map(unsigned long port, unsigned int nr);
  388. extern void ioport_unmap(void __iomem *);
  389. /* Create a virtual mapping cookie for a PCI BAR (memory or IO) */
  390. struct pci_dev;
  391. extern void __iomem *pci_iomap(struct pci_dev *dev, int bar, unsigned long max);
  392. extern void pci_iounmap(struct pci_dev *dev, void __iomem *);
  393. /* Similarly for SBUS. */
  394. #define sbus_ioremap(__res, __offset, __size, __name) \
  395. ({ unsigned long __ret; \
  396. __ret = (__res)->start + (((__res)->flags & 0x1ffUL) << 32UL); \
  397. __ret += (unsigned long) (__offset); \
  398. if (! request_region((__ret), (__size), (__name))) \
  399. __ret = 0UL; \
  400. (void __iomem *) __ret; \
  401. })
  402. #define sbus_iounmap(__addr, __size) \
  403. release_region((unsigned long)(__addr), (__size))
  404. /* Nothing to do */
  405. #define dma_cache_inv(_start,_size) do { } while (0)
  406. #define dma_cache_wback(_start,_size) do { } while (0)
  407. #define dma_cache_wback_inv(_start,_size) do { } while (0)
  408. /*
  409. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  410. * access
  411. */
  412. #define xlate_dev_mem_ptr(p) __va(p)
  413. /*
  414. * Convert a virtual cached pointer to an uncached pointer
  415. */
  416. #define xlate_dev_kmem_ptr(p) p
  417. #endif
  418. #endif /* !(__SPARC64_IO_H) */