commproc.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697
  1. /*
  2. * MPC8xx Communication Processor Module.
  3. * Copyright (c) 1997 Dan Malek (dmalek@jlc.net)
  4. *
  5. * This file contains structures and information for the communication
  6. * processor channels. Some CPM control and status is available
  7. * throught the MPC8xx internal memory map. See immap.h for details.
  8. * This file only contains what I need for the moment, not the total
  9. * CPM capabilities. I (or someone else) will add definitions as they
  10. * are needed. -- Dan
  11. *
  12. * On the MBX board, EPPC-Bug loads CPM microcode into the first 512
  13. * bytes of the DP RAM and relocates the I2C parameter area to the
  14. * IDMA1 space. The remaining DP RAM is available for buffer descriptors
  15. * or other use.
  16. */
  17. #ifndef __CPM_8XX__
  18. #define __CPM_8XX__
  19. #include <linux/config.h>
  20. #include <asm/8xx_immap.h>
  21. #include <asm/ptrace.h>
  22. /* CPM Command register.
  23. */
  24. #define CPM_CR_RST ((ushort)0x8000)
  25. #define CPM_CR_OPCODE ((ushort)0x0f00)
  26. #define CPM_CR_CHAN ((ushort)0x00f0)
  27. #define CPM_CR_FLG ((ushort)0x0001)
  28. /* Some commands (there are more...later)
  29. */
  30. #define CPM_CR_INIT_TRX ((ushort)0x0000)
  31. #define CPM_CR_INIT_RX ((ushort)0x0001)
  32. #define CPM_CR_INIT_TX ((ushort)0x0002)
  33. #define CPM_CR_HUNT_MODE ((ushort)0x0003)
  34. #define CPM_CR_STOP_TX ((ushort)0x0004)
  35. #define CPM_CR_RESTART_TX ((ushort)0x0006)
  36. #define CPM_CR_CLOSE_RX_BD ((ushort)0x0007)
  37. #define CPM_CR_SET_GADDR ((ushort)0x0008)
  38. #define CPM_CR_SET_TIMER CPM_CR_SET_GADDR
  39. /* Channel numbers.
  40. */
  41. #define CPM_CR_CH_SCC1 ((ushort)0x0000)
  42. #define CPM_CR_CH_I2C ((ushort)0x0001) /* I2C and IDMA1 */
  43. #define CPM_CR_CH_SCC2 ((ushort)0x0004)
  44. #define CPM_CR_CH_SPI ((ushort)0x0005) /* SPI / IDMA2 / Timers */
  45. #define CPM_CR_CH_TIMER CPM_CR_CH_SPI
  46. #define CPM_CR_CH_SCC3 ((ushort)0x0008)
  47. #define CPM_CR_CH_SMC1 ((ushort)0x0009) /* SMC1 / DSP1 */
  48. #define CPM_CR_CH_SCC4 ((ushort)0x000c)
  49. #define CPM_CR_CH_SMC2 ((ushort)0x000d) /* SMC2 / DSP2 */
  50. #define mk_cr_cmd(CH, CMD) ((CMD << 8) | (CH << 4))
  51. /* The dual ported RAM is multi-functional. Some areas can be (and are
  52. * being) used for microcode. There is an area that can only be used
  53. * as data ram for buffer descriptors, which is all we use right now.
  54. * Currently the first 512 and last 256 bytes are used for microcode.
  55. */
  56. #define CPM_DATAONLY_BASE ((uint)0x0800)
  57. #define CPM_DATAONLY_SIZE ((uint)0x0700)
  58. #define CPM_DP_NOSPACE ((uint)0x7fffffff)
  59. static inline long IS_DPERR(const uint offset)
  60. {
  61. return (uint)offset > (uint)-1000L;
  62. }
  63. /* Export the base address of the communication processor registers
  64. * and dual port ram.
  65. */
  66. extern cpm8xx_t *cpmp; /* Pointer to comm processor */
  67. extern uint cpm_dpalloc(uint size, uint align);
  68. extern int cpm_dpfree(uint offset);
  69. extern uint cpm_dpalloc_fixed(uint offset, uint size, uint align);
  70. extern void cpm_dpdump(void);
  71. extern void *cpm_dpram_addr(uint offset);
  72. extern void cpm_setbrg(uint brg, uint rate);
  73. extern uint m8xx_cpm_hostalloc(uint size);
  74. extern int m8xx_cpm_hostfree(uint start);
  75. extern void m8xx_cpm_hostdump(void);
  76. extern void cpm_load_patch(volatile immap_t *immr);
  77. /* Buffer descriptors used by many of the CPM protocols.
  78. */
  79. typedef struct cpm_buf_desc {
  80. ushort cbd_sc; /* Status and Control */
  81. ushort cbd_datlen; /* Data length in buffer */
  82. uint cbd_bufaddr; /* Buffer address in host memory */
  83. } cbd_t;
  84. #define BD_SC_EMPTY ((ushort)0x8000) /* Receive is empty */
  85. #define BD_SC_READY ((ushort)0x8000) /* Transmit is ready */
  86. #define BD_SC_WRAP ((ushort)0x2000) /* Last buffer descriptor */
  87. #define BD_SC_INTRPT ((ushort)0x1000) /* Interrupt on change */
  88. #define BD_SC_LAST ((ushort)0x0800) /* Last buffer in frame */
  89. #define BD_SC_TC ((ushort)0x0400) /* Transmit CRC */
  90. #define BD_SC_CM ((ushort)0x0200) /* Continous mode */
  91. #define BD_SC_ID ((ushort)0x0100) /* Rec'd too many idles */
  92. #define BD_SC_P ((ushort)0x0100) /* xmt preamble */
  93. #define BD_SC_BR ((ushort)0x0020) /* Break received */
  94. #define BD_SC_FR ((ushort)0x0010) /* Framing error */
  95. #define BD_SC_PR ((ushort)0x0008) /* Parity error */
  96. #define BD_SC_NAK ((ushort)0x0004) /* NAK - did not respond */
  97. #define BD_SC_OV ((ushort)0x0002) /* Overrun */
  98. #define BD_SC_UN ((ushort)0x0002) /* Underrun */
  99. #define BD_SC_CD ((ushort)0x0001) /* ?? */
  100. #define BD_SC_CL ((ushort)0x0001) /* Collision */
  101. /* Parameter RAM offsets.
  102. */
  103. #define PROFF_SCC1 ((uint)0x0000)
  104. #define PROFF_IIC ((uint)0x0080)
  105. #define PROFF_SCC2 ((uint)0x0100)
  106. #define PROFF_SPI ((uint)0x0180)
  107. #define PROFF_SCC3 ((uint)0x0200)
  108. #define PROFF_SMC1 ((uint)0x0280)
  109. #define PROFF_SCC4 ((uint)0x0300)
  110. #define PROFF_SMC2 ((uint)0x0380)
  111. /* Define enough so I can at least use the serial port as a UART.
  112. * The MBX uses SMC1 as the host serial port.
  113. */
  114. typedef struct smc_uart {
  115. ushort smc_rbase; /* Rx Buffer descriptor base address */
  116. ushort smc_tbase; /* Tx Buffer descriptor base address */
  117. u_char smc_rfcr; /* Rx function code */
  118. u_char smc_tfcr; /* Tx function code */
  119. ushort smc_mrblr; /* Max receive buffer length */
  120. uint smc_rstate; /* Internal */
  121. uint smc_idp; /* Internal */
  122. ushort smc_rbptr; /* Internal */
  123. ushort smc_ibc; /* Internal */
  124. uint smc_rxtmp; /* Internal */
  125. uint smc_tstate; /* Internal */
  126. uint smc_tdp; /* Internal */
  127. ushort smc_tbptr; /* Internal */
  128. ushort smc_tbc; /* Internal */
  129. uint smc_txtmp; /* Internal */
  130. ushort smc_maxidl; /* Maximum idle characters */
  131. ushort smc_tmpidl; /* Temporary idle counter */
  132. ushort smc_brklen; /* Last received break length */
  133. ushort smc_brkec; /* rcv'd break condition counter */
  134. ushort smc_brkcr; /* xmt break count register */
  135. ushort smc_rmask; /* Temporary bit mask */
  136. char res1[8]; /* Reserved */
  137. ushort smc_rpbase; /* Relocation pointer */
  138. } smc_uart_t;
  139. /* Function code bits.
  140. */
  141. #define SMC_EB ((u_char)0x10) /* Set big endian byte order */
  142. /* SMC uart mode register.
  143. */
  144. #define SMCMR_REN ((ushort)0x0001)
  145. #define SMCMR_TEN ((ushort)0x0002)
  146. #define SMCMR_DM ((ushort)0x000c)
  147. #define SMCMR_SM_GCI ((ushort)0x0000)
  148. #define SMCMR_SM_UART ((ushort)0x0020)
  149. #define SMCMR_SM_TRANS ((ushort)0x0030)
  150. #define SMCMR_SM_MASK ((ushort)0x0030)
  151. #define SMCMR_PM_EVEN ((ushort)0x0100) /* Even parity, else odd */
  152. #define SMCMR_REVD SMCMR_PM_EVEN
  153. #define SMCMR_PEN ((ushort)0x0200) /* Parity enable */
  154. #define SMCMR_BS SMCMR_PEN
  155. #define SMCMR_SL ((ushort)0x0400) /* Two stops, else one */
  156. #define SMCR_CLEN_MASK ((ushort)0x7800) /* Character length */
  157. #define smcr_mk_clen(C) (((C) << 11) & SMCR_CLEN_MASK)
  158. /* SMC2 as Centronics parallel printer. It is half duplex, in that
  159. * it can only receive or transmit. The parameter ram values for
  160. * each direction are either unique or properly overlap, so we can
  161. * include them in one structure.
  162. */
  163. typedef struct smc_centronics {
  164. ushort scent_rbase;
  165. ushort scent_tbase;
  166. u_char scent_cfcr;
  167. u_char scent_smask;
  168. ushort scent_mrblr;
  169. uint scent_rstate;
  170. uint scent_r_ptr;
  171. ushort scent_rbptr;
  172. ushort scent_r_cnt;
  173. uint scent_rtemp;
  174. uint scent_tstate;
  175. uint scent_t_ptr;
  176. ushort scent_tbptr;
  177. ushort scent_t_cnt;
  178. uint scent_ttemp;
  179. ushort scent_max_sl;
  180. ushort scent_sl_cnt;
  181. ushort scent_character1;
  182. ushort scent_character2;
  183. ushort scent_character3;
  184. ushort scent_character4;
  185. ushort scent_character5;
  186. ushort scent_character6;
  187. ushort scent_character7;
  188. ushort scent_character8;
  189. ushort scent_rccm;
  190. ushort scent_rccr;
  191. } smc_cent_t;
  192. /* Centronics Status Mask Register.
  193. */
  194. #define SMC_CENT_F ((u_char)0x08)
  195. #define SMC_CENT_PE ((u_char)0x04)
  196. #define SMC_CENT_S ((u_char)0x02)
  197. /* SMC Event and Mask register.
  198. */
  199. #define SMCM_BRKE ((unsigned char)0x40) /* When in UART Mode */
  200. #define SMCM_BRK ((unsigned char)0x10) /* When in UART Mode */
  201. #define SMCM_TXE ((unsigned char)0x10) /* When in Transparent Mode */
  202. #define SMCM_BSY ((unsigned char)0x04)
  203. #define SMCM_TX ((unsigned char)0x02)
  204. #define SMCM_RX ((unsigned char)0x01)
  205. /* Baud rate generators.
  206. */
  207. #define CPM_BRG_RST ((uint)0x00020000)
  208. #define CPM_BRG_EN ((uint)0x00010000)
  209. #define CPM_BRG_EXTC_INT ((uint)0x00000000)
  210. #define CPM_BRG_EXTC_CLK2 ((uint)0x00004000)
  211. #define CPM_BRG_EXTC_CLK6 ((uint)0x00008000)
  212. #define CPM_BRG_ATB ((uint)0x00002000)
  213. #define CPM_BRG_CD_MASK ((uint)0x00001ffe)
  214. #define CPM_BRG_DIV16 ((uint)0x00000001)
  215. /* SI Clock Route Register
  216. */
  217. #define SICR_RCLK_SCC1_BRG1 ((uint)0x00000000)
  218. #define SICR_TCLK_SCC1_BRG1 ((uint)0x00000000)
  219. #define SICR_RCLK_SCC2_BRG2 ((uint)0x00000800)
  220. #define SICR_TCLK_SCC2_BRG2 ((uint)0x00000100)
  221. #define SICR_RCLK_SCC3_BRG3 ((uint)0x00100000)
  222. #define SICR_TCLK_SCC3_BRG3 ((uint)0x00020000)
  223. #define SICR_RCLK_SCC4_BRG4 ((uint)0x18000000)
  224. #define SICR_TCLK_SCC4_BRG4 ((uint)0x03000000)
  225. /* SCCs.
  226. */
  227. #define SCC_GSMRH_IRP ((uint)0x00040000)
  228. #define SCC_GSMRH_GDE ((uint)0x00010000)
  229. #define SCC_GSMRH_TCRC_CCITT ((uint)0x00008000)
  230. #define SCC_GSMRH_TCRC_BISYNC ((uint)0x00004000)
  231. #define SCC_GSMRH_TCRC_HDLC ((uint)0x00000000)
  232. #define SCC_GSMRH_REVD ((uint)0x00002000)
  233. #define SCC_GSMRH_TRX ((uint)0x00001000)
  234. #define SCC_GSMRH_TTX ((uint)0x00000800)
  235. #define SCC_GSMRH_CDP ((uint)0x00000400)
  236. #define SCC_GSMRH_CTSP ((uint)0x00000200)
  237. #define SCC_GSMRH_CDS ((uint)0x00000100)
  238. #define SCC_GSMRH_CTSS ((uint)0x00000080)
  239. #define SCC_GSMRH_TFL ((uint)0x00000040)
  240. #define SCC_GSMRH_RFW ((uint)0x00000020)
  241. #define SCC_GSMRH_TXSY ((uint)0x00000010)
  242. #define SCC_GSMRH_SYNL16 ((uint)0x0000000c)
  243. #define SCC_GSMRH_SYNL8 ((uint)0x00000008)
  244. #define SCC_GSMRH_SYNL4 ((uint)0x00000004)
  245. #define SCC_GSMRH_RTSM ((uint)0x00000002)
  246. #define SCC_GSMRH_RSYN ((uint)0x00000001)
  247. #define SCC_GSMRL_SIR ((uint)0x80000000) /* SCC2 only */
  248. #define SCC_GSMRL_EDGE_NONE ((uint)0x60000000)
  249. #define SCC_GSMRL_EDGE_NEG ((uint)0x40000000)
  250. #define SCC_GSMRL_EDGE_POS ((uint)0x20000000)
  251. #define SCC_GSMRL_EDGE_BOTH ((uint)0x00000000)
  252. #define SCC_GSMRL_TCI ((uint)0x10000000)
  253. #define SCC_GSMRL_TSNC_3 ((uint)0x0c000000)
  254. #define SCC_GSMRL_TSNC_4 ((uint)0x08000000)
  255. #define SCC_GSMRL_TSNC_14 ((uint)0x04000000)
  256. #define SCC_GSMRL_TSNC_INF ((uint)0x00000000)
  257. #define SCC_GSMRL_RINV ((uint)0x02000000)
  258. #define SCC_GSMRL_TINV ((uint)0x01000000)
  259. #define SCC_GSMRL_TPL_128 ((uint)0x00c00000)
  260. #define SCC_GSMRL_TPL_64 ((uint)0x00a00000)
  261. #define SCC_GSMRL_TPL_48 ((uint)0x00800000)
  262. #define SCC_GSMRL_TPL_32 ((uint)0x00600000)
  263. #define SCC_GSMRL_TPL_16 ((uint)0x00400000)
  264. #define SCC_GSMRL_TPL_8 ((uint)0x00200000)
  265. #define SCC_GSMRL_TPL_NONE ((uint)0x00000000)
  266. #define SCC_GSMRL_TPP_ALL1 ((uint)0x00180000)
  267. #define SCC_GSMRL_TPP_01 ((uint)0x00100000)
  268. #define SCC_GSMRL_TPP_10 ((uint)0x00080000)
  269. #define SCC_GSMRL_TPP_ZEROS ((uint)0x00000000)
  270. #define SCC_GSMRL_TEND ((uint)0x00040000)
  271. #define SCC_GSMRL_TDCR_32 ((uint)0x00030000)
  272. #define SCC_GSMRL_TDCR_16 ((uint)0x00020000)
  273. #define SCC_GSMRL_TDCR_8 ((uint)0x00010000)
  274. #define SCC_GSMRL_TDCR_1 ((uint)0x00000000)
  275. #define SCC_GSMRL_RDCR_32 ((uint)0x0000c000)
  276. #define SCC_GSMRL_RDCR_16 ((uint)0x00008000)
  277. #define SCC_GSMRL_RDCR_8 ((uint)0x00004000)
  278. #define SCC_GSMRL_RDCR_1 ((uint)0x00000000)
  279. #define SCC_GSMRL_RENC_DFMAN ((uint)0x00003000)
  280. #define SCC_GSMRL_RENC_MANCH ((uint)0x00002000)
  281. #define SCC_GSMRL_RENC_FM0 ((uint)0x00001000)
  282. #define SCC_GSMRL_RENC_NRZI ((uint)0x00000800)
  283. #define SCC_GSMRL_RENC_NRZ ((uint)0x00000000)
  284. #define SCC_GSMRL_TENC_DFMAN ((uint)0x00000600)
  285. #define SCC_GSMRL_TENC_MANCH ((uint)0x00000400)
  286. #define SCC_GSMRL_TENC_FM0 ((uint)0x00000200)
  287. #define SCC_GSMRL_TENC_NRZI ((uint)0x00000100)
  288. #define SCC_GSMRL_TENC_NRZ ((uint)0x00000000)
  289. #define SCC_GSMRL_DIAG_LE ((uint)0x000000c0) /* Loop and echo */
  290. #define SCC_GSMRL_DIAG_ECHO ((uint)0x00000080)
  291. #define SCC_GSMRL_DIAG_LOOP ((uint)0x00000040)
  292. #define SCC_GSMRL_DIAG_NORM ((uint)0x00000000)
  293. #define SCC_GSMRL_ENR ((uint)0x00000020)
  294. #define SCC_GSMRL_ENT ((uint)0x00000010)
  295. #define SCC_GSMRL_MODE_ENET ((uint)0x0000000c)
  296. #define SCC_GSMRL_MODE_QMC ((uint)0x0000000a)
  297. #define SCC_GSMRL_MODE_DDCMP ((uint)0x00000009)
  298. #define SCC_GSMRL_MODE_BISYNC ((uint)0x00000008)
  299. #define SCC_GSMRL_MODE_V14 ((uint)0x00000007)
  300. #define SCC_GSMRL_MODE_AHDLC ((uint)0x00000006)
  301. #define SCC_GSMRL_MODE_PROFIBUS ((uint)0x00000005)
  302. #define SCC_GSMRL_MODE_UART ((uint)0x00000004)
  303. #define SCC_GSMRL_MODE_SS7 ((uint)0x00000003)
  304. #define SCC_GSMRL_MODE_ATALK ((uint)0x00000002)
  305. #define SCC_GSMRL_MODE_HDLC ((uint)0x00000000)
  306. #define SCC_TODR_TOD ((ushort)0x8000)
  307. /* SCC Event and Mask register.
  308. */
  309. #define SCCM_TXE ((unsigned char)0x10)
  310. #define SCCM_BSY ((unsigned char)0x04)
  311. #define SCCM_TX ((unsigned char)0x02)
  312. #define SCCM_RX ((unsigned char)0x01)
  313. typedef struct scc_param {
  314. ushort scc_rbase; /* Rx Buffer descriptor base address */
  315. ushort scc_tbase; /* Tx Buffer descriptor base address */
  316. u_char scc_rfcr; /* Rx function code */
  317. u_char scc_tfcr; /* Tx function code */
  318. ushort scc_mrblr; /* Max receive buffer length */
  319. uint scc_rstate; /* Internal */
  320. uint scc_idp; /* Internal */
  321. ushort scc_rbptr; /* Internal */
  322. ushort scc_ibc; /* Internal */
  323. uint scc_rxtmp; /* Internal */
  324. uint scc_tstate; /* Internal */
  325. uint scc_tdp; /* Internal */
  326. ushort scc_tbptr; /* Internal */
  327. ushort scc_tbc; /* Internal */
  328. uint scc_txtmp; /* Internal */
  329. uint scc_rcrc; /* Internal */
  330. uint scc_tcrc; /* Internal */
  331. } sccp_t;
  332. /* Function code bits.
  333. */
  334. #define SCC_EB ((u_char)0x10) /* Set big endian byte order */
  335. /* CPM Ethernet through SCCx.
  336. */
  337. typedef struct scc_enet {
  338. sccp_t sen_genscc;
  339. uint sen_cpres; /* Preset CRC */
  340. uint sen_cmask; /* Constant mask for CRC */
  341. uint sen_crcec; /* CRC Error counter */
  342. uint sen_alec; /* alignment error counter */
  343. uint sen_disfc; /* discard frame counter */
  344. ushort sen_pads; /* Tx short frame pad character */
  345. ushort sen_retlim; /* Retry limit threshold */
  346. ushort sen_retcnt; /* Retry limit counter */
  347. ushort sen_maxflr; /* maximum frame length register */
  348. ushort sen_minflr; /* minimum frame length register */
  349. ushort sen_maxd1; /* maximum DMA1 length */
  350. ushort sen_maxd2; /* maximum DMA2 length */
  351. ushort sen_maxd; /* Rx max DMA */
  352. ushort sen_dmacnt; /* Rx DMA counter */
  353. ushort sen_maxb; /* Max BD byte count */
  354. ushort sen_gaddr1; /* Group address filter */
  355. ushort sen_gaddr2;
  356. ushort sen_gaddr3;
  357. ushort sen_gaddr4;
  358. uint sen_tbuf0data0; /* Save area 0 - current frame */
  359. uint sen_tbuf0data1; /* Save area 1 - current frame */
  360. uint sen_tbuf0rba; /* Internal */
  361. uint sen_tbuf0crc; /* Internal */
  362. ushort sen_tbuf0bcnt; /* Internal */
  363. ushort sen_paddrh; /* physical address (MSB) */
  364. ushort sen_paddrm;
  365. ushort sen_paddrl; /* physical address (LSB) */
  366. ushort sen_pper; /* persistence */
  367. ushort sen_rfbdptr; /* Rx first BD pointer */
  368. ushort sen_tfbdptr; /* Tx first BD pointer */
  369. ushort sen_tlbdptr; /* Tx last BD pointer */
  370. uint sen_tbuf1data0; /* Save area 0 - current frame */
  371. uint sen_tbuf1data1; /* Save area 1 - current frame */
  372. uint sen_tbuf1rba; /* Internal */
  373. uint sen_tbuf1crc; /* Internal */
  374. ushort sen_tbuf1bcnt; /* Internal */
  375. ushort sen_txlen; /* Tx Frame length counter */
  376. ushort sen_iaddr1; /* Individual address filter */
  377. ushort sen_iaddr2;
  378. ushort sen_iaddr3;
  379. ushort sen_iaddr4;
  380. ushort sen_boffcnt; /* Backoff counter */
  381. /* NOTE: Some versions of the manual have the following items
  382. * incorrectly documented. Below is the proper order.
  383. */
  384. ushort sen_taddrh; /* temp address (MSB) */
  385. ushort sen_taddrm;
  386. ushort sen_taddrl; /* temp address (LSB) */
  387. } scc_enet_t;
  388. /* SCC Event register as used by Ethernet.
  389. */
  390. #define SCCE_ENET_GRA ((ushort)0x0080) /* Graceful stop complete */
  391. #define SCCE_ENET_TXE ((ushort)0x0010) /* Transmit Error */
  392. #define SCCE_ENET_RXF ((ushort)0x0008) /* Full frame received */
  393. #define SCCE_ENET_BSY ((ushort)0x0004) /* All incoming buffers full */
  394. #define SCCE_ENET_TXB ((ushort)0x0002) /* A buffer was transmitted */
  395. #define SCCE_ENET_RXB ((ushort)0x0001) /* A buffer was received */
  396. /* SCC Mode Register (PMSR) as used by Ethernet.
  397. */
  398. #define SCC_PSMR_HBC ((ushort)0x8000) /* Enable heartbeat */
  399. #define SCC_PSMR_FC ((ushort)0x4000) /* Force collision */
  400. #define SCC_PSMR_RSH ((ushort)0x2000) /* Receive short frames */
  401. #define SCC_PSMR_IAM ((ushort)0x1000) /* Check individual hash */
  402. #define SCC_PSMR_ENCRC ((ushort)0x0800) /* Ethernet CRC mode */
  403. #define SCC_PSMR_PRO ((ushort)0x0200) /* Promiscuous mode */
  404. #define SCC_PSMR_BRO ((ushort)0x0100) /* Catch broadcast pkts */
  405. #define SCC_PSMR_SBT ((ushort)0x0080) /* Special backoff timer */
  406. #define SCC_PSMR_LPB ((ushort)0x0040) /* Set Loopback mode */
  407. #define SCC_PSMR_SIP ((ushort)0x0020) /* Sample Input Pins */
  408. #define SCC_PSMR_LCW ((ushort)0x0010) /* Late collision window */
  409. #define SCC_PSMR_NIB22 ((ushort)0x000a) /* Start frame search */
  410. #define SCC_PSMR_FDE ((ushort)0x0001) /* Full duplex enable */
  411. /* Buffer descriptor control/status used by Ethernet receive.
  412. */
  413. #define BD_ENET_RX_EMPTY ((ushort)0x8000)
  414. #define BD_ENET_RX_WRAP ((ushort)0x2000)
  415. #define BD_ENET_RX_INTR ((ushort)0x1000)
  416. #define BD_ENET_RX_LAST ((ushort)0x0800)
  417. #define BD_ENET_RX_FIRST ((ushort)0x0400)
  418. #define BD_ENET_RX_MISS ((ushort)0x0100)
  419. #define BD_ENET_RX_LG ((ushort)0x0020)
  420. #define BD_ENET_RX_NO ((ushort)0x0010)
  421. #define BD_ENET_RX_SH ((ushort)0x0008)
  422. #define BD_ENET_RX_CR ((ushort)0x0004)
  423. #define BD_ENET_RX_OV ((ushort)0x0002)
  424. #define BD_ENET_RX_CL ((ushort)0x0001)
  425. #define BD_ENET_RX_BC ((ushort)0x0080) /* DA is Broadcast */
  426. #define BD_ENET_RX_MC ((ushort)0x0040) /* DA is Multicast */
  427. #define BD_ENET_RX_STATS ((ushort)0x013f) /* All status bits */
  428. /* Buffer descriptor control/status used by Ethernet transmit.
  429. */
  430. #define BD_ENET_TX_READY ((ushort)0x8000)
  431. #define BD_ENET_TX_PAD ((ushort)0x4000)
  432. #define BD_ENET_TX_WRAP ((ushort)0x2000)
  433. #define BD_ENET_TX_INTR ((ushort)0x1000)
  434. #define BD_ENET_TX_LAST ((ushort)0x0800)
  435. #define BD_ENET_TX_TC ((ushort)0x0400)
  436. #define BD_ENET_TX_DEF ((ushort)0x0200)
  437. #define BD_ENET_TX_HB ((ushort)0x0100)
  438. #define BD_ENET_TX_LC ((ushort)0x0080)
  439. #define BD_ENET_TX_RL ((ushort)0x0040)
  440. #define BD_ENET_TX_RCMASK ((ushort)0x003c)
  441. #define BD_ENET_TX_UN ((ushort)0x0002)
  442. #define BD_ENET_TX_CSL ((ushort)0x0001)
  443. #define BD_ENET_TX_STATS ((ushort)0x03ff) /* All status bits */
  444. /* SCC as UART
  445. */
  446. typedef struct scc_uart {
  447. sccp_t scc_genscc;
  448. char res1[8]; /* Reserved */
  449. ushort scc_maxidl; /* Maximum idle chars */
  450. ushort scc_idlc; /* temp idle counter */
  451. ushort scc_brkcr; /* Break count register */
  452. ushort scc_parec; /* receive parity error counter */
  453. ushort scc_frmec; /* receive framing error counter */
  454. ushort scc_nosec; /* receive noise counter */
  455. ushort scc_brkec; /* receive break condition counter */
  456. ushort scc_brkln; /* last received break length */
  457. ushort scc_uaddr1; /* UART address character 1 */
  458. ushort scc_uaddr2; /* UART address character 2 */
  459. ushort scc_rtemp; /* Temp storage */
  460. ushort scc_toseq; /* Transmit out of sequence char */
  461. ushort scc_char1; /* control character 1 */
  462. ushort scc_char2; /* control character 2 */
  463. ushort scc_char3; /* control character 3 */
  464. ushort scc_char4; /* control character 4 */
  465. ushort scc_char5; /* control character 5 */
  466. ushort scc_char6; /* control character 6 */
  467. ushort scc_char7; /* control character 7 */
  468. ushort scc_char8; /* control character 8 */
  469. ushort scc_rccm; /* receive control character mask */
  470. ushort scc_rccr; /* receive control character register */
  471. ushort scc_rlbc; /* receive last break character */
  472. } scc_uart_t;
  473. /* SCC Event and Mask registers when it is used as a UART.
  474. */
  475. #define UART_SCCM_GLR ((ushort)0x1000)
  476. #define UART_SCCM_GLT ((ushort)0x0800)
  477. #define UART_SCCM_AB ((ushort)0x0200)
  478. #define UART_SCCM_IDL ((ushort)0x0100)
  479. #define UART_SCCM_GRA ((ushort)0x0080)
  480. #define UART_SCCM_BRKE ((ushort)0x0040)
  481. #define UART_SCCM_BRKS ((ushort)0x0020)
  482. #define UART_SCCM_CCR ((ushort)0x0008)
  483. #define UART_SCCM_BSY ((ushort)0x0004)
  484. #define UART_SCCM_TX ((ushort)0x0002)
  485. #define UART_SCCM_RX ((ushort)0x0001)
  486. /* The SCC PMSR when used as a UART.
  487. */
  488. #define SCU_PSMR_FLC ((ushort)0x8000)
  489. #define SCU_PSMR_SL ((ushort)0x4000)
  490. #define SCU_PSMR_CL ((ushort)0x3000)
  491. #define SCU_PSMR_UM ((ushort)0x0c00)
  492. #define SCU_PSMR_FRZ ((ushort)0x0200)
  493. #define SCU_PSMR_RZS ((ushort)0x0100)
  494. #define SCU_PSMR_SYN ((ushort)0x0080)
  495. #define SCU_PSMR_DRT ((ushort)0x0040)
  496. #define SCU_PSMR_PEN ((ushort)0x0010)
  497. #define SCU_PSMR_RPM ((ushort)0x000c)
  498. #define SCU_PSMR_REVP ((ushort)0x0008)
  499. #define SCU_PSMR_TPM ((ushort)0x0003)
  500. #define SCU_PSMR_TEVP ((ushort)0x0002)
  501. /* CPM Transparent mode SCC.
  502. */
  503. typedef struct scc_trans {
  504. sccp_t st_genscc;
  505. uint st_cpres; /* Preset CRC */
  506. uint st_cmask; /* Constant mask for CRC */
  507. } scc_trans_t;
  508. #define BD_SCC_TX_LAST ((ushort)0x0800)
  509. /* IIC parameter RAM.
  510. */
  511. typedef struct iic {
  512. ushort iic_rbase; /* Rx Buffer descriptor base address */
  513. ushort iic_tbase; /* Tx Buffer descriptor base address */
  514. u_char iic_rfcr; /* Rx function code */
  515. u_char iic_tfcr; /* Tx function code */
  516. ushort iic_mrblr; /* Max receive buffer length */
  517. uint iic_rstate; /* Internal */
  518. uint iic_rdp; /* Internal */
  519. ushort iic_rbptr; /* Internal */
  520. ushort iic_rbc; /* Internal */
  521. uint iic_rxtmp; /* Internal */
  522. uint iic_tstate; /* Internal */
  523. uint iic_tdp; /* Internal */
  524. ushort iic_tbptr; /* Internal */
  525. ushort iic_tbc; /* Internal */
  526. uint iic_txtmp; /* Internal */
  527. char res1[4]; /* Reserved */
  528. ushort iic_rpbase; /* Relocation pointer */
  529. char res2[2]; /* Reserved */
  530. } iic_t;
  531. #define BD_IIC_START ((ushort)0x0400)
  532. /* SPI parameter RAM.
  533. */
  534. typedef struct spi {
  535. ushort spi_rbase; /* Rx Buffer descriptor base address */
  536. ushort spi_tbase; /* Tx Buffer descriptor base address */
  537. u_char spi_rfcr; /* Rx function code */
  538. u_char spi_tfcr; /* Tx function code */
  539. ushort spi_mrblr; /* Max receive buffer length */
  540. uint spi_rstate; /* Internal */
  541. uint spi_rdp; /* Internal */
  542. ushort spi_rbptr; /* Internal */
  543. ushort spi_rbc; /* Internal */
  544. uint spi_rxtmp; /* Internal */
  545. uint spi_tstate; /* Internal */
  546. uint spi_tdp; /* Internal */
  547. ushort spi_tbptr; /* Internal */
  548. ushort spi_tbc; /* Internal */
  549. uint spi_txtmp; /* Internal */
  550. uint spi_res;
  551. ushort spi_rpbase; /* Relocation pointer */
  552. ushort spi_res2;
  553. } spi_t;
  554. /* SPI Mode register.
  555. */
  556. #define SPMODE_LOOP ((ushort)0x4000) /* Loopback */
  557. #define SPMODE_CI ((ushort)0x2000) /* Clock Invert */
  558. #define SPMODE_CP ((ushort)0x1000) /* Clock Phase */
  559. #define SPMODE_DIV16 ((ushort)0x0800) /* BRG/16 mode */
  560. #define SPMODE_REV ((ushort)0x0400) /* Reversed Data */
  561. #define SPMODE_MSTR ((ushort)0x0200) /* SPI Master */
  562. #define SPMODE_EN ((ushort)0x0100) /* Enable */
  563. #define SPMODE_LENMSK ((ushort)0x00f0) /* character length */
  564. #define SPMODE_LEN4 ((ushort)0x0030) /* 4 bits per char */
  565. #define SPMODE_LEN8 ((ushort)0x0070) /* 8 bits per char */
  566. #define SPMODE_LEN16 ((ushort)0x00f0) /* 16 bits per char */
  567. #define SPMODE_PMMSK ((ushort)0x000f) /* prescale modulus */
  568. /* SPIE fields */
  569. #define SPIE_MME 0x20
  570. #define SPIE_TXE 0x10
  571. #define SPIE_BSY 0x04
  572. #define SPIE_TXB 0x02
  573. #define SPIE_RXB 0x01
  574. /*
  575. * RISC Controller Configuration Register definitons
  576. */
  577. #define RCCR_TIME 0x8000 /* RISC Timer Enable */
  578. #define RCCR_TIMEP(t) (((t) & 0x3F)<<8) /* RISC Timer Period */
  579. #define RCCR_TIME_MASK 0x00FF /* not RISC Timer related bits */
  580. /* RISC Timer Parameter RAM offset */
  581. #define PROFF_RTMR ((uint)0x01B0)
  582. typedef struct risc_timer_pram {
  583. unsigned short tm_base; /* RISC Timer Table Base Address */
  584. unsigned short tm_ptr; /* RISC Timer Table Pointer (internal) */
  585. unsigned short r_tmr; /* RISC Timer Mode Register */
  586. unsigned short r_tmv; /* RISC Timer Valid Register */
  587. unsigned long tm_cmd; /* RISC Timer Command Register */
  588. unsigned long tm_cnt; /* RISC Timer Internal Count */
  589. } rt_pram_t;
  590. /* Bits in RISC Timer Command Register */
  591. #define TM_CMD_VALID 0x80000000 /* Valid - Enables the timer */
  592. #define TM_CMD_RESTART 0x40000000 /* Restart - for automatic restart */
  593. #define TM_CMD_PWM 0x20000000 /* Run in Pulse Width Modulation Mode */
  594. #define TM_CMD_NUM(n) (((n)&0xF)<<16) /* Timer Number */
  595. #define TM_CMD_PERIOD(p) ((p)&0xFFFF) /* Timer Period */
  596. /* CPM interrupts. There are nearly 32 interrupts generated by CPM
  597. * channels or devices. All of these are presented to the PPC core
  598. * as a single interrupt. The CPM interrupt handler dispatches its
  599. * own handlers, in a similar fashion to the PPC core handler. We
  600. * use the table as defined in the manuals (i.e. no special high
  601. * priority and SCC1 == SCCa, etc...).
  602. */
  603. #define CPMVEC_NR 32
  604. #define CPMVEC_PIO_PC15 ((ushort)0x1f)
  605. #define CPMVEC_SCC1 ((ushort)0x1e)
  606. #define CPMVEC_SCC2 ((ushort)0x1d)
  607. #define CPMVEC_SCC3 ((ushort)0x1c)
  608. #define CPMVEC_SCC4 ((ushort)0x1b)
  609. #define CPMVEC_PIO_PC14 ((ushort)0x1a)
  610. #define CPMVEC_TIMER1 ((ushort)0x19)
  611. #define CPMVEC_PIO_PC13 ((ushort)0x18)
  612. #define CPMVEC_PIO_PC12 ((ushort)0x17)
  613. #define CPMVEC_SDMA_CB_ERR ((ushort)0x16)
  614. #define CPMVEC_IDMA1 ((ushort)0x15)
  615. #define CPMVEC_IDMA2 ((ushort)0x14)
  616. #define CPMVEC_TIMER2 ((ushort)0x12)
  617. #define CPMVEC_RISCTIMER ((ushort)0x11)
  618. #define CPMVEC_I2C ((ushort)0x10)
  619. #define CPMVEC_PIO_PC11 ((ushort)0x0f)
  620. #define CPMVEC_PIO_PC10 ((ushort)0x0e)
  621. #define CPMVEC_TIMER3 ((ushort)0x0c)
  622. #define CPMVEC_PIO_PC9 ((ushort)0x0b)
  623. #define CPMVEC_PIO_PC8 ((ushort)0x0a)
  624. #define CPMVEC_PIO_PC7 ((ushort)0x09)
  625. #define CPMVEC_TIMER4 ((ushort)0x07)
  626. #define CPMVEC_PIO_PC6 ((ushort)0x06)
  627. #define CPMVEC_SPI ((ushort)0x05)
  628. #define CPMVEC_SMC1 ((ushort)0x04)
  629. #define CPMVEC_SMC2 ((ushort)0x03)
  630. #define CPMVEC_PIO_PC5 ((ushort)0x02)
  631. #define CPMVEC_PIO_PC4 ((ushort)0x01)
  632. #define CPMVEC_ERROR ((ushort)0x00)
  633. /* CPM interrupt configuration vector.
  634. */
  635. #define CICR_SCD_SCC4 ((uint)0x00c00000) /* SCC4 @ SCCd */
  636. #define CICR_SCC_SCC3 ((uint)0x00200000) /* SCC3 @ SCCc */
  637. #define CICR_SCB_SCC2 ((uint)0x00040000) /* SCC2 @ SCCb */
  638. #define CICR_SCA_SCC1 ((uint)0x00000000) /* SCC1 @ SCCa */
  639. #define CICR_IRL_MASK ((uint)0x0000e000) /* Core interrrupt */
  640. #define CICR_HP_MASK ((uint)0x00001f00) /* Hi-pri int. */
  641. #define CICR_IEN ((uint)0x00000080) /* Int. enable */
  642. #define CICR_SPS ((uint)0x00000001) /* SCC Spread */
  643. extern void cpm_install_handler(int vec,
  644. void (*handler)(void *, struct pt_regs *regs), void *dev_id);
  645. extern void cpm_free_handler(int vec);
  646. #endif /* __CPM_8XX__ */