dma.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. #ifndef _ASM_POWERPC_DMA_H
  2. #define _ASM_POWERPC_DMA_H
  3. #ifdef __KERNEL__
  4. /*
  5. * Defines for using and allocating dma channels.
  6. * Written by Hennus Bergman, 1992.
  7. * High DMA channel support & info by Hannu Savolainen
  8. * and John Boyd, Nov. 1992.
  9. * Changes for ppc sound by Christoph Nadig
  10. */
  11. /*
  12. * Note: Adapted for PowerPC by Gary Thomas
  13. * Modified by Cort Dougan <cort@cs.nmt.edu>
  14. *
  15. * None of this really applies for Power Macintoshes. There is
  16. * basically just enough here to get kernel/dma.c to compile.
  17. *
  18. * There may be some comments or restrictions made here which are
  19. * not valid for the PReP platform. Take what you read
  20. * with a grain of salt.
  21. */
  22. #include <linux/config.h>
  23. #include <asm/io.h>
  24. #include <linux/spinlock.h>
  25. #include <asm/system.h>
  26. #ifndef MAX_DMA_CHANNELS
  27. #define MAX_DMA_CHANNELS 8
  28. #endif
  29. /* The maximum address that we can perform a DMA transfer to on this platform */
  30. /* Doesn't really apply... */
  31. #define MAX_DMA_ADDRESS (~0UL)
  32. #if !defined(CONFIG_PPC_ISERIES) || defined(CONFIG_PCI)
  33. #ifdef HAVE_REALLY_SLOW_DMA_CONTROLLER
  34. #define dma_outb outb_p
  35. #else
  36. #define dma_outb outb
  37. #endif
  38. #define dma_inb inb
  39. /*
  40. * NOTES about DMA transfers:
  41. *
  42. * controller 1: channels 0-3, byte operations, ports 00-1F
  43. * controller 2: channels 4-7, word operations, ports C0-DF
  44. *
  45. * - ALL registers are 8 bits only, regardless of transfer size
  46. * - channel 4 is not used - cascades 1 into 2.
  47. * - channels 0-3 are byte - addresses/counts are for physical bytes
  48. * - channels 5-7 are word - addresses/counts are for physical words
  49. * - transfers must not cross physical 64K (0-3) or 128K (5-7) boundaries
  50. * - transfer count loaded to registers is 1 less than actual count
  51. * - controller 2 offsets are all even (2x offsets for controller 1)
  52. * - page registers for 5-7 don't use data bit 0, represent 128K pages
  53. * - page registers for 0-3 use bit 0, represent 64K pages
  54. *
  55. * On PReP, DMA transfers are limited to the lower 16MB of _physical_ memory.
  56. * On CHRP, the W83C553F (and VLSI Tollgate?) support full 32 bit addressing.
  57. * Note that addresses loaded into registers must be _physical_ addresses,
  58. * not logical addresses (which may differ if paging is active).
  59. *
  60. * Address mapping for channels 0-3:
  61. *
  62. * A23 ... A16 A15 ... A8 A7 ... A0 (Physical addresses)
  63. * | ... | | ... | | ... |
  64. * | ... | | ... | | ... |
  65. * | ... | | ... | | ... |
  66. * P7 ... P0 A7 ... A0 A7 ... A0
  67. * | Page | Addr MSB | Addr LSB | (DMA registers)
  68. *
  69. * Address mapping for channels 5-7:
  70. *
  71. * A23 ... A17 A16 A15 ... A9 A8 A7 ... A1 A0 (Physical addresses)
  72. * | ... | \ \ ... \ \ \ ... \ \
  73. * | ... | \ \ ... \ \ \ ... \ (not used)
  74. * | ... | \ \ ... \ \ \ ... \
  75. * P7 ... P1 (0) A7 A6 ... A0 A7 A6 ... A0
  76. * | Page | Addr MSB | Addr LSB | (DMA registers)
  77. *
  78. * Again, channels 5-7 transfer _physical_ words (16 bits), so addresses
  79. * and counts _must_ be word-aligned (the lowest address bit is _ignored_ at
  80. * the hardware level, so odd-byte transfers aren't possible).
  81. *
  82. * Transfer count (_not # bytes_) is limited to 64K, represented as actual
  83. * count - 1 : 64K => 0xFFFF, 1 => 0x0000. Thus, count is always 1 or more,
  84. * and up to 128K bytes may be transferred on channels 5-7 in one operation.
  85. *
  86. */
  87. /* see prep_setup_arch() for detailed informations */
  88. #if defined(CONFIG_SOUND_CS4232) && defined(CONFIG_PPC_PREP)
  89. extern long ppc_cs4232_dma, ppc_cs4232_dma2;
  90. #define SND_DMA1 ppc_cs4232_dma
  91. #define SND_DMA2 ppc_cs4232_dma2
  92. #else
  93. #define SND_DMA1 -1
  94. #define SND_DMA2 -1
  95. #endif
  96. /* 8237 DMA controllers */
  97. #define IO_DMA1_BASE 0x00 /* 8 bit slave DMA, channels 0..3 */
  98. #define IO_DMA2_BASE 0xC0 /* 16 bit master DMA, ch 4(=slave input)..7 */
  99. /* DMA controller registers */
  100. #define DMA1_CMD_REG 0x08 /* command register (w) */
  101. #define DMA1_STAT_REG 0x08 /* status register (r) */
  102. #define DMA1_REQ_REG 0x09 /* request register (w) */
  103. #define DMA1_MASK_REG 0x0A /* single-channel mask (w) */
  104. #define DMA1_MODE_REG 0x0B /* mode register (w) */
  105. #define DMA1_CLEAR_FF_REG 0x0C /* clear pointer flip-flop (w) */
  106. #define DMA1_TEMP_REG 0x0D /* Temporary Register (r) */
  107. #define DMA1_RESET_REG 0x0D /* Master Clear (w) */
  108. #define DMA1_CLR_MASK_REG 0x0E /* Clear Mask */
  109. #define DMA1_MASK_ALL_REG 0x0F /* all-channels mask (w) */
  110. #define DMA2_CMD_REG 0xD0 /* command register (w) */
  111. #define DMA2_STAT_REG 0xD0 /* status register (r) */
  112. #define DMA2_REQ_REG 0xD2 /* request register (w) */
  113. #define DMA2_MASK_REG 0xD4 /* single-channel mask (w) */
  114. #define DMA2_MODE_REG 0xD6 /* mode register (w) */
  115. #define DMA2_CLEAR_FF_REG 0xD8 /* clear pointer flip-flop (w) */
  116. #define DMA2_TEMP_REG 0xDA /* Temporary Register (r) */
  117. #define DMA2_RESET_REG 0xDA /* Master Clear (w) */
  118. #define DMA2_CLR_MASK_REG 0xDC /* Clear Mask */
  119. #define DMA2_MASK_ALL_REG 0xDE /* all-channels mask (w) */
  120. #define DMA_ADDR_0 0x00 /* DMA address registers */
  121. #define DMA_ADDR_1 0x02
  122. #define DMA_ADDR_2 0x04
  123. #define DMA_ADDR_3 0x06
  124. #define DMA_ADDR_4 0xC0
  125. #define DMA_ADDR_5 0xC4
  126. #define DMA_ADDR_6 0xC8
  127. #define DMA_ADDR_7 0xCC
  128. #define DMA_CNT_0 0x01 /* DMA count registers */
  129. #define DMA_CNT_1 0x03
  130. #define DMA_CNT_2 0x05
  131. #define DMA_CNT_3 0x07
  132. #define DMA_CNT_4 0xC2
  133. #define DMA_CNT_5 0xC6
  134. #define DMA_CNT_6 0xCA
  135. #define DMA_CNT_7 0xCE
  136. #define DMA_LO_PAGE_0 0x87 /* DMA page registers */
  137. #define DMA_LO_PAGE_1 0x83
  138. #define DMA_LO_PAGE_2 0x81
  139. #define DMA_LO_PAGE_3 0x82
  140. #define DMA_LO_PAGE_5 0x8B
  141. #define DMA_LO_PAGE_6 0x89
  142. #define DMA_LO_PAGE_7 0x8A
  143. #define DMA_HI_PAGE_0 0x487 /* DMA page registers */
  144. #define DMA_HI_PAGE_1 0x483
  145. #define DMA_HI_PAGE_2 0x481
  146. #define DMA_HI_PAGE_3 0x482
  147. #define DMA_HI_PAGE_5 0x48B
  148. #define DMA_HI_PAGE_6 0x489
  149. #define DMA_HI_PAGE_7 0x48A
  150. #define DMA1_EXT_REG 0x40B
  151. #define DMA2_EXT_REG 0x4D6
  152. #ifndef __powerpc64__
  153. /* in arch/ppc/kernel/setup.c -- Cort */
  154. extern unsigned int DMA_MODE_WRITE;
  155. extern unsigned int DMA_MODE_READ;
  156. extern unsigned long ISA_DMA_THRESHOLD;
  157. #else
  158. #define DMA_MODE_READ 0x44 /* I/O to memory, no autoinit, increment, single mode */
  159. #define DMA_MODE_WRITE 0x48 /* memory to I/O, no autoinit, increment, single mode */
  160. #endif
  161. #define DMA_MODE_CASCADE 0xC0 /* pass thru DREQ->HRQ, DACK<-HLDA only */
  162. #define DMA_AUTOINIT 0x10
  163. extern spinlock_t dma_spin_lock;
  164. static __inline__ unsigned long claim_dma_lock(void)
  165. {
  166. unsigned long flags;
  167. spin_lock_irqsave(&dma_spin_lock, flags);
  168. return flags;
  169. }
  170. static __inline__ void release_dma_lock(unsigned long flags)
  171. {
  172. spin_unlock_irqrestore(&dma_spin_lock, flags);
  173. }
  174. /* enable/disable a specific DMA channel */
  175. static __inline__ void enable_dma(unsigned int dmanr)
  176. {
  177. unsigned char ucDmaCmd = 0x00;
  178. if (dmanr != 4) {
  179. dma_outb(0, DMA2_MASK_REG); /* This may not be enabled */
  180. dma_outb(ucDmaCmd, DMA2_CMD_REG); /* Enable group */
  181. }
  182. if (dmanr <= 3) {
  183. dma_outb(dmanr, DMA1_MASK_REG);
  184. dma_outb(ucDmaCmd, DMA1_CMD_REG); /* Enable group */
  185. } else {
  186. dma_outb(dmanr & 3, DMA2_MASK_REG);
  187. }
  188. }
  189. static __inline__ void disable_dma(unsigned int dmanr)
  190. {
  191. if (dmanr <= 3)
  192. dma_outb(dmanr | 4, DMA1_MASK_REG);
  193. else
  194. dma_outb((dmanr & 3) | 4, DMA2_MASK_REG);
  195. }
  196. /* Clear the 'DMA Pointer Flip Flop'.
  197. * Write 0 for LSB/MSB, 1 for MSB/LSB access.
  198. * Use this once to initialize the FF to a known state.
  199. * After that, keep track of it. :-)
  200. * --- In order to do that, the DMA routines below should ---
  201. * --- only be used while interrupts are disabled! ---
  202. */
  203. static __inline__ void clear_dma_ff(unsigned int dmanr)
  204. {
  205. if (dmanr <= 3)
  206. dma_outb(0, DMA1_CLEAR_FF_REG);
  207. else
  208. dma_outb(0, DMA2_CLEAR_FF_REG);
  209. }
  210. /* set mode (above) for a specific DMA channel */
  211. static __inline__ void set_dma_mode(unsigned int dmanr, char mode)
  212. {
  213. if (dmanr <= 3)
  214. dma_outb(mode | dmanr, DMA1_MODE_REG);
  215. else
  216. dma_outb(mode | (dmanr & 3), DMA2_MODE_REG);
  217. }
  218. /* Set only the page register bits of the transfer address.
  219. * This is used for successive transfers when we know the contents of
  220. * the lower 16 bits of the DMA current address register, but a 64k boundary
  221. * may have been crossed.
  222. */
  223. static __inline__ void set_dma_page(unsigned int dmanr, int pagenr)
  224. {
  225. switch (dmanr) {
  226. case 0:
  227. dma_outb(pagenr, DMA_LO_PAGE_0);
  228. dma_outb(pagenr >> 8, DMA_HI_PAGE_0);
  229. break;
  230. case 1:
  231. dma_outb(pagenr, DMA_LO_PAGE_1);
  232. dma_outb(pagenr >> 8, DMA_HI_PAGE_1);
  233. break;
  234. case 2:
  235. dma_outb(pagenr, DMA_LO_PAGE_2);
  236. dma_outb(pagenr >> 8, DMA_HI_PAGE_2);
  237. break;
  238. case 3:
  239. dma_outb(pagenr, DMA_LO_PAGE_3);
  240. dma_outb(pagenr >> 8, DMA_HI_PAGE_3);
  241. break;
  242. case 5:
  243. if (SND_DMA1 == 5 || SND_DMA2 == 5)
  244. dma_outb(pagenr, DMA_LO_PAGE_5);
  245. else
  246. dma_outb(pagenr & 0xfe, DMA_LO_PAGE_5);
  247. dma_outb(pagenr >> 8, DMA_HI_PAGE_5);
  248. break;
  249. case 6:
  250. if (SND_DMA1 == 6 || SND_DMA2 == 6)
  251. dma_outb(pagenr, DMA_LO_PAGE_6);
  252. else
  253. dma_outb(pagenr & 0xfe, DMA_LO_PAGE_6);
  254. dma_outb(pagenr >> 8, DMA_HI_PAGE_6);
  255. break;
  256. case 7:
  257. if (SND_DMA1 == 7 || SND_DMA2 == 7)
  258. dma_outb(pagenr, DMA_LO_PAGE_7);
  259. else
  260. dma_outb(pagenr & 0xfe, DMA_LO_PAGE_7);
  261. dma_outb(pagenr >> 8, DMA_HI_PAGE_7);
  262. break;
  263. }
  264. }
  265. /* Set transfer address & page bits for specific DMA channel.
  266. * Assumes dma flipflop is clear.
  267. */
  268. static __inline__ void set_dma_addr(unsigned int dmanr, unsigned int phys)
  269. {
  270. if (dmanr <= 3) {
  271. dma_outb(phys & 0xff,
  272. ((dmanr & 3) << 1) + IO_DMA1_BASE);
  273. dma_outb((phys >> 8) & 0xff,
  274. ((dmanr & 3) << 1) + IO_DMA1_BASE);
  275. } else if (dmanr == SND_DMA1 || dmanr == SND_DMA2) {
  276. dma_outb(phys & 0xff,
  277. ((dmanr & 3) << 2) + IO_DMA2_BASE);
  278. dma_outb((phys >> 8) & 0xff,
  279. ((dmanr & 3) << 2) + IO_DMA2_BASE);
  280. dma_outb((dmanr & 3), DMA2_EXT_REG);
  281. } else {
  282. dma_outb((phys >> 1) & 0xff,
  283. ((dmanr & 3) << 2) + IO_DMA2_BASE);
  284. dma_outb((phys >> 9) & 0xff,
  285. ((dmanr & 3) << 2) + IO_DMA2_BASE);
  286. }
  287. set_dma_page(dmanr, phys >> 16);
  288. }
  289. /* Set transfer size (max 64k for DMA1..3, 128k for DMA5..7) for
  290. * a specific DMA channel.
  291. * You must ensure the parameters are valid.
  292. * NOTE: from a manual: "the number of transfers is one more
  293. * than the initial word count"! This is taken into account.
  294. * Assumes dma flip-flop is clear.
  295. * NOTE 2: "count" represents _bytes_ and must be even for channels 5-7.
  296. */
  297. static __inline__ void set_dma_count(unsigned int dmanr, unsigned int count)
  298. {
  299. count--;
  300. if (dmanr <= 3) {
  301. dma_outb(count & 0xff,
  302. ((dmanr & 3) << 1) + 1 + IO_DMA1_BASE);
  303. dma_outb((count >> 8) & 0xff,
  304. ((dmanr & 3) << 1) + 1 + IO_DMA1_BASE);
  305. } else if (dmanr == SND_DMA1 || dmanr == SND_DMA2) {
  306. dma_outb(count & 0xff,
  307. ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE);
  308. dma_outb((count >> 8) & 0xff,
  309. ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE);
  310. } else {
  311. dma_outb((count >> 1) & 0xff,
  312. ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE);
  313. dma_outb((count >> 9) & 0xff,
  314. ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE);
  315. }
  316. }
  317. /* Get DMA residue count. After a DMA transfer, this
  318. * should return zero. Reading this while a DMA transfer is
  319. * still in progress will return unpredictable results.
  320. * If called before the channel has been used, it may return 1.
  321. * Otherwise, it returns the number of _bytes_ left to transfer.
  322. *
  323. * Assumes DMA flip-flop is clear.
  324. */
  325. static __inline__ int get_dma_residue(unsigned int dmanr)
  326. {
  327. unsigned int io_port = (dmanr <= 3)
  328. ? ((dmanr & 3) << 1) + 1 + IO_DMA1_BASE
  329. : ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE;
  330. /* using short to get 16-bit wrap around */
  331. unsigned short count;
  332. count = 1 + dma_inb(io_port);
  333. count += dma_inb(io_port) << 8;
  334. return (dmanr <= 3 || dmanr == SND_DMA1 || dmanr == SND_DMA2)
  335. ? count : (count << 1);
  336. }
  337. /* These are in kernel/dma.c: */
  338. /* reserve a DMA channel */
  339. extern int request_dma(unsigned int dmanr, const char *device_id);
  340. /* release it again */
  341. extern void free_dma(unsigned int dmanr);
  342. #ifdef CONFIG_PCI
  343. extern int isa_dma_bridge_buggy;
  344. #else
  345. #define isa_dma_bridge_buggy (0)
  346. #endif
  347. #endif /* !defined(CONFIG_PPC_ISERIES) || defined(CONFIG_PCI) */
  348. #endif /* __KERNEL__ */
  349. #endif /* _ASM_POWERPC_DMA_H */