processor.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697
  1. #ifndef _ASM_IA64_PROCESSOR_H
  2. #define _ASM_IA64_PROCESSOR_H
  3. /*
  4. * Copyright (C) 1998-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
  8. * Copyright (C) 1999 Don Dugger <don.dugger@intel.com>
  9. *
  10. * 11/24/98 S.Eranian added ia64_set_iva()
  11. * 12/03/99 D. Mosberger implement thread_saved_pc() via kernel unwind API
  12. * 06/16/00 A. Mallick added csd/ssd/tssd for ia32 support
  13. */
  14. #include <linux/config.h>
  15. #include <asm/intrinsics.h>
  16. #include <asm/kregs.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/ustack.h>
  19. #define IA64_NUM_DBG_REGS 8
  20. /*
  21. * Limits for PMC and PMD are set to less than maximum architected values
  22. * but should be sufficient for a while
  23. */
  24. #define IA64_NUM_PMC_REGS 64
  25. #define IA64_NUM_PMD_REGS 64
  26. #define DEFAULT_MAP_BASE __IA64_UL_CONST(0x2000000000000000)
  27. #define DEFAULT_TASK_SIZE __IA64_UL_CONST(0xa000000000000000)
  28. /*
  29. * TASK_SIZE really is a mis-named. It really is the maximum user
  30. * space address (plus one). On IA-64, there are five regions of 2TB
  31. * each (assuming 8KB page size), for a total of 8TB of user virtual
  32. * address space.
  33. */
  34. #define TASK_SIZE (current->thread.task_size)
  35. /*
  36. * This decides where the kernel will search for a free chunk of vm
  37. * space during mmap's.
  38. */
  39. #define TASK_UNMAPPED_BASE (current->thread.map_base)
  40. #define IA64_THREAD_FPH_VALID (__IA64_UL(1) << 0) /* floating-point high state valid? */
  41. #define IA64_THREAD_DBG_VALID (__IA64_UL(1) << 1) /* debug registers valid? */
  42. #define IA64_THREAD_PM_VALID (__IA64_UL(1) << 2) /* performance registers valid? */
  43. #define IA64_THREAD_UAC_NOPRINT (__IA64_UL(1) << 3) /* don't log unaligned accesses */
  44. #define IA64_THREAD_UAC_SIGBUS (__IA64_UL(1) << 4) /* generate SIGBUS on unaligned acc. */
  45. /* bit 5 is currently unused */
  46. #define IA64_THREAD_FPEMU_NOPRINT (__IA64_UL(1) << 6) /* don't log any fpswa faults */
  47. #define IA64_THREAD_FPEMU_SIGFPE (__IA64_UL(1) << 7) /* send a SIGFPE for fpswa faults */
  48. #define IA64_THREAD_UAC_SHIFT 3
  49. #define IA64_THREAD_UAC_MASK (IA64_THREAD_UAC_NOPRINT | IA64_THREAD_UAC_SIGBUS)
  50. #define IA64_THREAD_FPEMU_SHIFT 6
  51. #define IA64_THREAD_FPEMU_MASK (IA64_THREAD_FPEMU_NOPRINT | IA64_THREAD_FPEMU_SIGFPE)
  52. /*
  53. * This shift should be large enough to be able to represent 1000000000/itc_freq with good
  54. * accuracy while being small enough to fit 10*1000000000<<IA64_NSEC_PER_CYC_SHIFT in 64 bits
  55. * (this will give enough slack to represent 10 seconds worth of time as a scaled number).
  56. */
  57. #define IA64_NSEC_PER_CYC_SHIFT 30
  58. #ifndef __ASSEMBLY__
  59. #include <linux/cache.h>
  60. #include <linux/compiler.h>
  61. #include <linux/threads.h>
  62. #include <linux/types.h>
  63. #include <asm/fpu.h>
  64. #include <asm/page.h>
  65. #include <asm/percpu.h>
  66. #include <asm/rse.h>
  67. #include <asm/unwind.h>
  68. #include <asm/atomic.h>
  69. #ifdef CONFIG_NUMA
  70. #include <asm/nodedata.h>
  71. #endif
  72. /* like above but expressed as bitfields for more efficient access: */
  73. struct ia64_psr {
  74. __u64 reserved0 : 1;
  75. __u64 be : 1;
  76. __u64 up : 1;
  77. __u64 ac : 1;
  78. __u64 mfl : 1;
  79. __u64 mfh : 1;
  80. __u64 reserved1 : 7;
  81. __u64 ic : 1;
  82. __u64 i : 1;
  83. __u64 pk : 1;
  84. __u64 reserved2 : 1;
  85. __u64 dt : 1;
  86. __u64 dfl : 1;
  87. __u64 dfh : 1;
  88. __u64 sp : 1;
  89. __u64 pp : 1;
  90. __u64 di : 1;
  91. __u64 si : 1;
  92. __u64 db : 1;
  93. __u64 lp : 1;
  94. __u64 tb : 1;
  95. __u64 rt : 1;
  96. __u64 reserved3 : 4;
  97. __u64 cpl : 2;
  98. __u64 is : 1;
  99. __u64 mc : 1;
  100. __u64 it : 1;
  101. __u64 id : 1;
  102. __u64 da : 1;
  103. __u64 dd : 1;
  104. __u64 ss : 1;
  105. __u64 ri : 2;
  106. __u64 ed : 1;
  107. __u64 bn : 1;
  108. __u64 reserved4 : 19;
  109. };
  110. /*
  111. * CPU type, hardware bug flags, and per-CPU state. Frequently used
  112. * state comes earlier:
  113. */
  114. struct cpuinfo_ia64 {
  115. __u32 softirq_pending;
  116. __u64 itm_delta; /* # of clock cycles between clock ticks */
  117. __u64 itm_next; /* interval timer mask value to use for next clock tick */
  118. __u64 nsec_per_cyc; /* (1000000000<<IA64_NSEC_PER_CYC_SHIFT)/itc_freq */
  119. __u64 unimpl_va_mask; /* mask of unimplemented virtual address bits (from PAL) */
  120. __u64 unimpl_pa_mask; /* mask of unimplemented physical address bits (from PAL) */
  121. __u64 itc_freq; /* frequency of ITC counter */
  122. __u64 proc_freq; /* frequency of processor */
  123. __u64 cyc_per_usec; /* itc_freq/1000000 */
  124. __u64 ptce_base;
  125. __u32 ptce_count[2];
  126. __u32 ptce_stride[2];
  127. struct task_struct *ksoftirqd; /* kernel softirq daemon for this CPU */
  128. #ifdef CONFIG_SMP
  129. __u64 loops_per_jiffy;
  130. int cpu;
  131. __u32 socket_id; /* physical processor socket id */
  132. __u16 core_id; /* core id */
  133. __u16 thread_id; /* thread id */
  134. __u16 num_log; /* Total number of logical processors on
  135. * this socket that were successfully booted */
  136. __u8 cores_per_socket; /* Cores per processor socket */
  137. __u8 threads_per_core; /* Threads per core */
  138. #endif
  139. /* CPUID-derived information: */
  140. __u64 ppn;
  141. __u64 features;
  142. __u8 number;
  143. __u8 revision;
  144. __u8 model;
  145. __u8 family;
  146. __u8 archrev;
  147. char vendor[16];
  148. #ifdef CONFIG_NUMA
  149. struct ia64_node_data *node_data;
  150. #endif
  151. };
  152. DECLARE_PER_CPU(struct cpuinfo_ia64, cpu_info);
  153. /*
  154. * The "local" data variable. It refers to the per-CPU data of the currently executing
  155. * CPU, much like "current" points to the per-task data of the currently executing task.
  156. * Do not use the address of local_cpu_data, since it will be different from
  157. * cpu_data(smp_processor_id())!
  158. */
  159. #define local_cpu_data (&__ia64_per_cpu_var(cpu_info))
  160. #define cpu_data(cpu) (&per_cpu(cpu_info, cpu))
  161. extern void identify_cpu (struct cpuinfo_ia64 *);
  162. extern void print_cpu_info (struct cpuinfo_ia64 *);
  163. typedef struct {
  164. unsigned long seg;
  165. } mm_segment_t;
  166. #define SET_UNALIGN_CTL(task,value) \
  167. ({ \
  168. (task)->thread.flags = (((task)->thread.flags & ~IA64_THREAD_UAC_MASK) \
  169. | (((value) << IA64_THREAD_UAC_SHIFT) & IA64_THREAD_UAC_MASK)); \
  170. 0; \
  171. })
  172. #define GET_UNALIGN_CTL(task,addr) \
  173. ({ \
  174. put_user(((task)->thread.flags & IA64_THREAD_UAC_MASK) >> IA64_THREAD_UAC_SHIFT, \
  175. (int __user *) (addr)); \
  176. })
  177. #define SET_FPEMU_CTL(task,value) \
  178. ({ \
  179. (task)->thread.flags = (((task)->thread.flags & ~IA64_THREAD_FPEMU_MASK) \
  180. | (((value) << IA64_THREAD_FPEMU_SHIFT) & IA64_THREAD_FPEMU_MASK)); \
  181. 0; \
  182. })
  183. #define GET_FPEMU_CTL(task,addr) \
  184. ({ \
  185. put_user(((task)->thread.flags & IA64_THREAD_FPEMU_MASK) >> IA64_THREAD_FPEMU_SHIFT, \
  186. (int __user *) (addr)); \
  187. })
  188. #ifdef CONFIG_IA32_SUPPORT
  189. struct desc_struct {
  190. unsigned int a, b;
  191. };
  192. #define desc_empty(desc) (!((desc)->a + (desc)->b))
  193. #define desc_equal(desc1, desc2) (((desc1)->a == (desc2)->a) && ((desc1)->b == (desc2)->b))
  194. #define GDT_ENTRY_TLS_ENTRIES 3
  195. #define GDT_ENTRY_TLS_MIN 6
  196. #define GDT_ENTRY_TLS_MAX (GDT_ENTRY_TLS_MIN + GDT_ENTRY_TLS_ENTRIES - 1)
  197. #define TLS_SIZE (GDT_ENTRY_TLS_ENTRIES * 8)
  198. struct partial_page_list;
  199. #endif
  200. struct thread_struct {
  201. __u32 flags; /* various thread flags (see IA64_THREAD_*) */
  202. /* writing on_ustack is performance-critical, so it's worth spending 8 bits on it... */
  203. __u8 on_ustack; /* executing on user-stacks? */
  204. __u8 pad[3];
  205. __u64 ksp; /* kernel stack pointer */
  206. __u64 map_base; /* base address for get_unmapped_area() */
  207. __u64 task_size; /* limit for task size */
  208. __u64 rbs_bot; /* the base address for the RBS */
  209. int last_fph_cpu; /* CPU that may hold the contents of f32-f127 */
  210. #ifdef CONFIG_IA32_SUPPORT
  211. __u64 eflag; /* IA32 EFLAGS reg */
  212. __u64 fsr; /* IA32 floating pt status reg */
  213. __u64 fcr; /* IA32 floating pt control reg */
  214. __u64 fir; /* IA32 fp except. instr. reg */
  215. __u64 fdr; /* IA32 fp except. data reg */
  216. __u64 old_k1; /* old value of ar.k1 */
  217. __u64 old_iob; /* old IOBase value */
  218. struct partial_page_list *ppl; /* partial page list for 4K page size issue */
  219. /* cached TLS descriptors. */
  220. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  221. # define INIT_THREAD_IA32 .eflag = 0, \
  222. .fsr = 0, \
  223. .fcr = 0x17800000037fULL, \
  224. .fir = 0, \
  225. .fdr = 0, \
  226. .old_k1 = 0, \
  227. .old_iob = 0, \
  228. .ppl = NULL,
  229. #else
  230. # define INIT_THREAD_IA32
  231. #endif /* CONFIG_IA32_SUPPORT */
  232. #ifdef CONFIG_PERFMON
  233. __u64 pmcs[IA64_NUM_PMC_REGS];
  234. __u64 pmds[IA64_NUM_PMD_REGS];
  235. void *pfm_context; /* pointer to detailed PMU context */
  236. unsigned long pfm_needs_checking; /* when >0, pending perfmon work on kernel exit */
  237. # define INIT_THREAD_PM .pmcs = {0UL, }, \
  238. .pmds = {0UL, }, \
  239. .pfm_context = NULL, \
  240. .pfm_needs_checking = 0UL,
  241. #else
  242. # define INIT_THREAD_PM
  243. #endif
  244. __u64 dbr[IA64_NUM_DBG_REGS];
  245. __u64 ibr[IA64_NUM_DBG_REGS];
  246. struct ia64_fpreg fph[96]; /* saved/loaded on demand */
  247. };
  248. #define INIT_THREAD { \
  249. .flags = 0, \
  250. .on_ustack = 0, \
  251. .ksp = 0, \
  252. .map_base = DEFAULT_MAP_BASE, \
  253. .rbs_bot = STACK_TOP - DEFAULT_USER_STACK_SIZE, \
  254. .task_size = DEFAULT_TASK_SIZE, \
  255. .last_fph_cpu = -1, \
  256. INIT_THREAD_IA32 \
  257. INIT_THREAD_PM \
  258. .dbr = {0, }, \
  259. .ibr = {0, }, \
  260. .fph = {{{{0}}}, } \
  261. }
  262. #define start_thread(regs,new_ip,new_sp) do { \
  263. set_fs(USER_DS); \
  264. regs->cr_ipsr = ((regs->cr_ipsr | (IA64_PSR_BITS_TO_SET | IA64_PSR_CPL)) \
  265. & ~(IA64_PSR_BITS_TO_CLEAR | IA64_PSR_RI | IA64_PSR_IS)); \
  266. regs->cr_iip = new_ip; \
  267. regs->ar_rsc = 0xf; /* eager mode, privilege level 3 */ \
  268. regs->ar_rnat = 0; \
  269. regs->ar_bspstore = current->thread.rbs_bot; \
  270. regs->ar_fpsr = FPSR_DEFAULT; \
  271. regs->loadrs = 0; \
  272. regs->r8 = current->mm->dumpable; /* set "don't zap registers" flag */ \
  273. regs->r12 = new_sp - 16; /* allocate 16 byte scratch area */ \
  274. if (unlikely(!current->mm->dumpable)) { \
  275. /* \
  276. * Zap scratch regs to avoid leaking bits between processes with different \
  277. * uid/privileges. \
  278. */ \
  279. regs->ar_pfs = 0; regs->b0 = 0; regs->pr = 0; \
  280. regs->r1 = 0; regs->r9 = 0; regs->r11 = 0; regs->r13 = 0; regs->r15 = 0; \
  281. } \
  282. } while (0)
  283. /* Forward declarations, a strange C thing... */
  284. struct mm_struct;
  285. struct task_struct;
  286. /*
  287. * Free all resources held by a thread. This is called after the
  288. * parent of DEAD_TASK has collected the exit status of the task via
  289. * wait().
  290. */
  291. #define release_thread(dead_task)
  292. /* Prepare to copy thread state - unlazy all lazy status */
  293. #define prepare_to_copy(tsk) do { } while (0)
  294. /*
  295. * This is the mechanism for creating a new kernel thread.
  296. *
  297. * NOTE 1: Only a kernel-only process (ie the swapper or direct
  298. * descendants who haven't done an "execve()") should use this: it
  299. * will work within a system call from a "real" process, but the
  300. * process memory space will not be free'd until both the parent and
  301. * the child have exited.
  302. *
  303. * NOTE 2: This MUST NOT be an inlined function. Otherwise, we get
  304. * into trouble in init/main.c when the child thread returns to
  305. * do_basic_setup() and the timing is such that free_initmem() has
  306. * been called already.
  307. */
  308. extern pid_t kernel_thread (int (*fn)(void *), void *arg, unsigned long flags);
  309. /* Get wait channel for task P. */
  310. extern unsigned long get_wchan (struct task_struct *p);
  311. /* Return instruction pointer of blocked task TSK. */
  312. #define KSTK_EIP(tsk) \
  313. ({ \
  314. struct pt_regs *_regs = task_pt_regs(tsk); \
  315. _regs->cr_iip + ia64_psr(_regs)->ri; \
  316. })
  317. /* Return stack pointer of blocked task TSK. */
  318. #define KSTK_ESP(tsk) ((tsk)->thread.ksp)
  319. extern void ia64_getreg_unknown_kr (void);
  320. extern void ia64_setreg_unknown_kr (void);
  321. #define ia64_get_kr(regnum) \
  322. ({ \
  323. unsigned long r = 0; \
  324. \
  325. switch (regnum) { \
  326. case 0: r = ia64_getreg(_IA64_REG_AR_KR0); break; \
  327. case 1: r = ia64_getreg(_IA64_REG_AR_KR1); break; \
  328. case 2: r = ia64_getreg(_IA64_REG_AR_KR2); break; \
  329. case 3: r = ia64_getreg(_IA64_REG_AR_KR3); break; \
  330. case 4: r = ia64_getreg(_IA64_REG_AR_KR4); break; \
  331. case 5: r = ia64_getreg(_IA64_REG_AR_KR5); break; \
  332. case 6: r = ia64_getreg(_IA64_REG_AR_KR6); break; \
  333. case 7: r = ia64_getreg(_IA64_REG_AR_KR7); break; \
  334. default: ia64_getreg_unknown_kr(); break; \
  335. } \
  336. r; \
  337. })
  338. #define ia64_set_kr(regnum, r) \
  339. ({ \
  340. switch (regnum) { \
  341. case 0: ia64_setreg(_IA64_REG_AR_KR0, r); break; \
  342. case 1: ia64_setreg(_IA64_REG_AR_KR1, r); break; \
  343. case 2: ia64_setreg(_IA64_REG_AR_KR2, r); break; \
  344. case 3: ia64_setreg(_IA64_REG_AR_KR3, r); break; \
  345. case 4: ia64_setreg(_IA64_REG_AR_KR4, r); break; \
  346. case 5: ia64_setreg(_IA64_REG_AR_KR5, r); break; \
  347. case 6: ia64_setreg(_IA64_REG_AR_KR6, r); break; \
  348. case 7: ia64_setreg(_IA64_REG_AR_KR7, r); break; \
  349. default: ia64_setreg_unknown_kr(); break; \
  350. } \
  351. })
  352. /*
  353. * The following three macros can't be inline functions because we don't have struct
  354. * task_struct at this point.
  355. */
  356. /*
  357. * Return TRUE if task T owns the fph partition of the CPU we're running on.
  358. * Must be called from code that has preemption disabled.
  359. */
  360. #define ia64_is_local_fpu_owner(t) \
  361. ({ \
  362. struct task_struct *__ia64_islfo_task = (t); \
  363. (__ia64_islfo_task->thread.last_fph_cpu == smp_processor_id() \
  364. && __ia64_islfo_task == (struct task_struct *) ia64_get_kr(IA64_KR_FPU_OWNER)); \
  365. })
  366. /*
  367. * Mark task T as owning the fph partition of the CPU we're running on.
  368. * Must be called from code that has preemption disabled.
  369. */
  370. #define ia64_set_local_fpu_owner(t) do { \
  371. struct task_struct *__ia64_slfo_task = (t); \
  372. __ia64_slfo_task->thread.last_fph_cpu = smp_processor_id(); \
  373. ia64_set_kr(IA64_KR_FPU_OWNER, (unsigned long) __ia64_slfo_task); \
  374. } while (0)
  375. /* Mark the fph partition of task T as being invalid on all CPUs. */
  376. #define ia64_drop_fpu(t) ((t)->thread.last_fph_cpu = -1)
  377. extern void __ia64_init_fpu (void);
  378. extern void __ia64_save_fpu (struct ia64_fpreg *fph);
  379. extern void __ia64_load_fpu (struct ia64_fpreg *fph);
  380. extern void ia64_save_debug_regs (unsigned long *save_area);
  381. extern void ia64_load_debug_regs (unsigned long *save_area);
  382. #ifdef CONFIG_IA32_SUPPORT
  383. extern void ia32_save_state (struct task_struct *task);
  384. extern void ia32_load_state (struct task_struct *task);
  385. #endif
  386. #define ia64_fph_enable() do { ia64_rsm(IA64_PSR_DFH); ia64_srlz_d(); } while (0)
  387. #define ia64_fph_disable() do { ia64_ssm(IA64_PSR_DFH); ia64_srlz_d(); } while (0)
  388. /* load fp 0.0 into fph */
  389. static inline void
  390. ia64_init_fpu (void) {
  391. ia64_fph_enable();
  392. __ia64_init_fpu();
  393. ia64_fph_disable();
  394. }
  395. /* save f32-f127 at FPH */
  396. static inline void
  397. ia64_save_fpu (struct ia64_fpreg *fph) {
  398. ia64_fph_enable();
  399. __ia64_save_fpu(fph);
  400. ia64_fph_disable();
  401. }
  402. /* load f32-f127 from FPH */
  403. static inline void
  404. ia64_load_fpu (struct ia64_fpreg *fph) {
  405. ia64_fph_enable();
  406. __ia64_load_fpu(fph);
  407. ia64_fph_disable();
  408. }
  409. static inline __u64
  410. ia64_clear_ic (void)
  411. {
  412. __u64 psr;
  413. psr = ia64_getreg(_IA64_REG_PSR);
  414. ia64_stop();
  415. ia64_rsm(IA64_PSR_I | IA64_PSR_IC);
  416. ia64_srlz_i();
  417. return psr;
  418. }
  419. /*
  420. * Restore the psr.
  421. */
  422. static inline void
  423. ia64_set_psr (__u64 psr)
  424. {
  425. ia64_stop();
  426. ia64_setreg(_IA64_REG_PSR_L, psr);
  427. ia64_srlz_d();
  428. }
  429. /*
  430. * Insert a translation into an instruction and/or data translation
  431. * register.
  432. */
  433. static inline void
  434. ia64_itr (__u64 target_mask, __u64 tr_num,
  435. __u64 vmaddr, __u64 pte,
  436. __u64 log_page_size)
  437. {
  438. ia64_setreg(_IA64_REG_CR_ITIR, (log_page_size << 2));
  439. ia64_setreg(_IA64_REG_CR_IFA, vmaddr);
  440. ia64_stop();
  441. if (target_mask & 0x1)
  442. ia64_itri(tr_num, pte);
  443. if (target_mask & 0x2)
  444. ia64_itrd(tr_num, pte);
  445. }
  446. /*
  447. * Insert a translation into the instruction and/or data translation
  448. * cache.
  449. */
  450. static inline void
  451. ia64_itc (__u64 target_mask, __u64 vmaddr, __u64 pte,
  452. __u64 log_page_size)
  453. {
  454. ia64_setreg(_IA64_REG_CR_ITIR, (log_page_size << 2));
  455. ia64_setreg(_IA64_REG_CR_IFA, vmaddr);
  456. ia64_stop();
  457. /* as per EAS2.6, itc must be the last instruction in an instruction group */
  458. if (target_mask & 0x1)
  459. ia64_itci(pte);
  460. if (target_mask & 0x2)
  461. ia64_itcd(pte);
  462. }
  463. /*
  464. * Purge a range of addresses from instruction and/or data translation
  465. * register(s).
  466. */
  467. static inline void
  468. ia64_ptr (__u64 target_mask, __u64 vmaddr, __u64 log_size)
  469. {
  470. if (target_mask & 0x1)
  471. ia64_ptri(vmaddr, (log_size << 2));
  472. if (target_mask & 0x2)
  473. ia64_ptrd(vmaddr, (log_size << 2));
  474. }
  475. /* Set the interrupt vector address. The address must be suitably aligned (32KB). */
  476. static inline void
  477. ia64_set_iva (void *ivt_addr)
  478. {
  479. ia64_setreg(_IA64_REG_CR_IVA, (__u64) ivt_addr);
  480. ia64_srlz_i();
  481. }
  482. /* Set the page table address and control bits. */
  483. static inline void
  484. ia64_set_pta (__u64 pta)
  485. {
  486. /* Note: srlz.i implies srlz.d */
  487. ia64_setreg(_IA64_REG_CR_PTA, pta);
  488. ia64_srlz_i();
  489. }
  490. static inline void
  491. ia64_eoi (void)
  492. {
  493. ia64_setreg(_IA64_REG_CR_EOI, 0);
  494. ia64_srlz_d();
  495. }
  496. #define cpu_relax() ia64_hint(ia64_hint_pause)
  497. static inline void
  498. ia64_set_lrr0 (unsigned long val)
  499. {
  500. ia64_setreg(_IA64_REG_CR_LRR0, val);
  501. ia64_srlz_d();
  502. }
  503. static inline void
  504. ia64_set_lrr1 (unsigned long val)
  505. {
  506. ia64_setreg(_IA64_REG_CR_LRR1, val);
  507. ia64_srlz_d();
  508. }
  509. /*
  510. * Given the address to which a spill occurred, return the unat bit
  511. * number that corresponds to this address.
  512. */
  513. static inline __u64
  514. ia64_unat_pos (void *spill_addr)
  515. {
  516. return ((__u64) spill_addr >> 3) & 0x3f;
  517. }
  518. /*
  519. * Set the NaT bit of an integer register which was spilled at address
  520. * SPILL_ADDR. UNAT is the mask to be updated.
  521. */
  522. static inline void
  523. ia64_set_unat (__u64 *unat, void *spill_addr, unsigned long nat)
  524. {
  525. __u64 bit = ia64_unat_pos(spill_addr);
  526. __u64 mask = 1UL << bit;
  527. *unat = (*unat & ~mask) | (nat << bit);
  528. }
  529. /*
  530. * Return saved PC of a blocked thread.
  531. * Note that the only way T can block is through a call to schedule() -> switch_to().
  532. */
  533. static inline unsigned long
  534. thread_saved_pc (struct task_struct *t)
  535. {
  536. struct unw_frame_info info;
  537. unsigned long ip;
  538. unw_init_from_blocked_task(&info, t);
  539. if (unw_unwind(&info) < 0)
  540. return 0;
  541. unw_get_ip(&info, &ip);
  542. return ip;
  543. }
  544. /*
  545. * Get the current instruction/program counter value.
  546. */
  547. #define current_text_addr() \
  548. ({ void *_pc; _pc = (void *)ia64_getreg(_IA64_REG_IP); _pc; })
  549. static inline __u64
  550. ia64_get_ivr (void)
  551. {
  552. __u64 r;
  553. ia64_srlz_d();
  554. r = ia64_getreg(_IA64_REG_CR_IVR);
  555. ia64_srlz_d();
  556. return r;
  557. }
  558. static inline void
  559. ia64_set_dbr (__u64 regnum, __u64 value)
  560. {
  561. __ia64_set_dbr(regnum, value);
  562. #ifdef CONFIG_ITANIUM
  563. ia64_srlz_d();
  564. #endif
  565. }
  566. static inline __u64
  567. ia64_get_dbr (__u64 regnum)
  568. {
  569. __u64 retval;
  570. retval = __ia64_get_dbr(regnum);
  571. #ifdef CONFIG_ITANIUM
  572. ia64_srlz_d();
  573. #endif
  574. return retval;
  575. }
  576. static inline __u64
  577. ia64_rotr (__u64 w, __u64 n)
  578. {
  579. return (w >> n) | (w << (64 - n));
  580. }
  581. #define ia64_rotl(w,n) ia64_rotr((w), (64) - (n))
  582. /*
  583. * Take a mapped kernel address and return the equivalent address
  584. * in the region 7 identity mapped virtual area.
  585. */
  586. static inline void *
  587. ia64_imva (void *addr)
  588. {
  589. void *result;
  590. result = (void *) ia64_tpa(addr);
  591. return __va(result);
  592. }
  593. #define ARCH_HAS_PREFETCH
  594. #define ARCH_HAS_PREFETCHW
  595. #define ARCH_HAS_SPINLOCK_PREFETCH
  596. #define PREFETCH_STRIDE L1_CACHE_BYTES
  597. static inline void
  598. prefetch (const void *x)
  599. {
  600. ia64_lfetch(ia64_lfhint_none, x);
  601. }
  602. static inline void
  603. prefetchw (const void *x)
  604. {
  605. ia64_lfetch_excl(ia64_lfhint_none, x);
  606. }
  607. #define spin_lock_prefetch(x) prefetchw(x)
  608. extern unsigned long boot_option_idle_override;
  609. #endif /* !__ASSEMBLY__ */
  610. #endif /* _ASM_IA64_PROCESSOR_H */