intel_intrin.h 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257
  1. #ifndef _ASM_IA64_INTEL_INTRIN_H
  2. #define _ASM_IA64_INTEL_INTRIN_H
  3. /*
  4. * Intel Compiler Intrinsics
  5. *
  6. * Copyright (C) 2002,2003 Jun Nakajima <jun.nakajima@intel.com>
  7. * Copyright (C) 2002,2003 Suresh Siddha <suresh.b.siddha@intel.com>
  8. *
  9. */
  10. #include <asm/types.h>
  11. void __lfetch(int lfhint, void *y);
  12. void __lfetch_excl(int lfhint, void *y);
  13. void __lfetch_fault(int lfhint, void *y);
  14. void __lfetch_fault_excl(int lfhint, void *y);
  15. /* In the following, whichFloatReg should be an integer from 0-127 */
  16. void __ldfs(const int whichFloatReg, void *src);
  17. void __ldfd(const int whichFloatReg, void *src);
  18. void __ldfe(const int whichFloatReg, void *src);
  19. void __ldf8(const int whichFloatReg, void *src);
  20. void __ldf_fill(const int whichFloatReg, void *src);
  21. void __stfs(void *dst, const int whichFloatReg);
  22. void __stfd(void *dst, const int whichFloatReg);
  23. void __stfe(void *dst, const int whichFloatReg);
  24. void __stf8(void *dst, const int whichFloatReg);
  25. void __stf_spill(void *dst, const int whichFloatReg);
  26. void __st1_rel(void *dst, const __s8 value);
  27. void __st2_rel(void *dst, const __s16 value);
  28. void __st4_rel(void *dst, const __s32 value);
  29. void __st8_rel(void *dst, const __s64 value);
  30. __u8 __ld1_acq(void *src);
  31. __u16 __ld2_acq(void *src);
  32. __u32 __ld4_acq(void *src);
  33. __u64 __ld8_acq(void *src);
  34. __u64 __fetchadd4_acq(__u32 *addend, const int increment);
  35. __u64 __fetchadd4_rel(__u32 *addend, const int increment);
  36. __u64 __fetchadd8_acq(__u64 *addend, const int increment);
  37. __u64 __fetchadd8_rel(__u64 *addend, const int increment);
  38. __u64 __getf_exp(double d);
  39. /* OS Related Itanium(R) Intrinsics */
  40. /* The names to use for whichReg and whichIndReg below come from
  41. the include file asm/ia64regs.h */
  42. __u64 __getIndReg(const int whichIndReg, __s64 index);
  43. __u64 __getReg(const int whichReg);
  44. void __setIndReg(const int whichIndReg, __s64 index, __u64 value);
  45. void __setReg(const int whichReg, __u64 value);
  46. void __mf(void);
  47. void __mfa(void);
  48. void __synci(void);
  49. void __itcd(__s64 pa);
  50. void __itci(__s64 pa);
  51. void __itrd(__s64 whichTransReg, __s64 pa);
  52. void __itri(__s64 whichTransReg, __s64 pa);
  53. void __ptce(__s64 va);
  54. void __ptcl(__s64 va, __s64 pagesz);
  55. void __ptcg(__s64 va, __s64 pagesz);
  56. void __ptcga(__s64 va, __s64 pagesz);
  57. void __ptri(__s64 va, __s64 pagesz);
  58. void __ptrd(__s64 va, __s64 pagesz);
  59. void __invala (void);
  60. void __invala_gr(const int whichGeneralReg /* 0-127 */ );
  61. void __invala_fr(const int whichFloatReg /* 0-127 */ );
  62. void __nop(const int);
  63. void __fc(__u64 *addr);
  64. void __sum(int mask);
  65. void __rum(int mask);
  66. void __ssm(int mask);
  67. void __rsm(int mask);
  68. __u64 __thash(__s64);
  69. __u64 __ttag(__s64);
  70. __s64 __tpa(__s64);
  71. /* Intrinsics for implementing get/put_user macros */
  72. void __st_user(const char *tableName, __u64 addr, char size, char relocType, __u64 val);
  73. void __ld_user(const char *tableName, __u64 addr, char size, char relocType);
  74. /* This intrinsic does not generate code, it creates a barrier across which
  75. * the compiler will not schedule data access instructions.
  76. */
  77. void __memory_barrier(void);
  78. void __isrlz(void);
  79. void __dsrlz(void);
  80. __u64 _m64_mux1(__u64 a, const int n);
  81. __u64 __thash(__u64);
  82. /* Lock and Atomic Operation Related Intrinsics */
  83. __u64 _InterlockedExchange8(volatile __u8 *trgt, __u8 value);
  84. __u64 _InterlockedExchange16(volatile __u16 *trgt, __u16 value);
  85. __s64 _InterlockedExchange(volatile __u32 *trgt, __u32 value);
  86. __s64 _InterlockedExchange64(volatile __u64 *trgt, __u64 value);
  87. __u64 _InterlockedCompareExchange8_rel(volatile __u8 *dest, __u64 xchg, __u64 comp);
  88. __u64 _InterlockedCompareExchange8_acq(volatile __u8 *dest, __u64 xchg, __u64 comp);
  89. __u64 _InterlockedCompareExchange16_rel(volatile __u16 *dest, __u64 xchg, __u64 comp);
  90. __u64 _InterlockedCompareExchange16_acq(volatile __u16 *dest, __u64 xchg, __u64 comp);
  91. __u64 _InterlockedCompareExchange_rel(volatile __u32 *dest, __u64 xchg, __u64 comp);
  92. __u64 _InterlockedCompareExchange_acq(volatile __u32 *dest, __u64 xchg, __u64 comp);
  93. __u64 _InterlockedCompareExchange64_rel(volatile __u64 *dest, __u64 xchg, __u64 comp);
  94. __u64 _InterlockedCompareExchange64_acq(volatile __u64 *dest, __u64 xchg, __u64 comp);
  95. __s64 _m64_dep_mi(const int v, __s64 s, const int p, const int len);
  96. __s64 _m64_shrp(__s64 a, __s64 b, const int count);
  97. __s64 _m64_popcnt(__s64 a);
  98. #define ia64_barrier() __memory_barrier()
  99. #define ia64_stop() /* Nothing: As of now stop bit is generated for each
  100. * intrinsic
  101. */
  102. #define ia64_getreg __getReg
  103. #define ia64_setreg __setReg
  104. #define ia64_hint(x)
  105. #define ia64_mux1_brcst 0
  106. #define ia64_mux1_mix 8
  107. #define ia64_mux1_shuf 9
  108. #define ia64_mux1_alt 10
  109. #define ia64_mux1_rev 11
  110. #define ia64_mux1 _m64_mux1
  111. #define ia64_popcnt _m64_popcnt
  112. #define ia64_getf_exp __getf_exp
  113. #define ia64_shrp _m64_shrp
  114. #define ia64_tpa __tpa
  115. #define ia64_invala __invala
  116. #define ia64_invala_gr __invala_gr
  117. #define ia64_invala_fr __invala_fr
  118. #define ia64_nop __nop
  119. #define ia64_sum __sum
  120. #define ia64_ssm __ssm
  121. #define ia64_rum __rum
  122. #define ia64_rsm __rsm
  123. #define ia64_fc __fc
  124. #define ia64_ldfs __ldfs
  125. #define ia64_ldfd __ldfd
  126. #define ia64_ldfe __ldfe
  127. #define ia64_ldf8 __ldf8
  128. #define ia64_ldf_fill __ldf_fill
  129. #define ia64_stfs __stfs
  130. #define ia64_stfd __stfd
  131. #define ia64_stfe __stfe
  132. #define ia64_stf8 __stf8
  133. #define ia64_stf_spill __stf_spill
  134. #define ia64_mf __mf
  135. #define ia64_mfa __mfa
  136. #define ia64_fetchadd4_acq __fetchadd4_acq
  137. #define ia64_fetchadd4_rel __fetchadd4_rel
  138. #define ia64_fetchadd8_acq __fetchadd8_acq
  139. #define ia64_fetchadd8_rel __fetchadd8_rel
  140. #define ia64_xchg1 _InterlockedExchange8
  141. #define ia64_xchg2 _InterlockedExchange16
  142. #define ia64_xchg4 _InterlockedExchange
  143. #define ia64_xchg8 _InterlockedExchange64
  144. #define ia64_cmpxchg1_rel _InterlockedCompareExchange8_rel
  145. #define ia64_cmpxchg1_acq _InterlockedCompareExchange8_acq
  146. #define ia64_cmpxchg2_rel _InterlockedCompareExchange16_rel
  147. #define ia64_cmpxchg2_acq _InterlockedCompareExchange16_acq
  148. #define ia64_cmpxchg4_rel _InterlockedCompareExchange_rel
  149. #define ia64_cmpxchg4_acq _InterlockedCompareExchange_acq
  150. #define ia64_cmpxchg8_rel _InterlockedCompareExchange64_rel
  151. #define ia64_cmpxchg8_acq _InterlockedCompareExchange64_acq
  152. #define __ia64_set_dbr(index, val) \
  153. __setIndReg(_IA64_REG_INDR_DBR, index, val)
  154. #define ia64_set_ibr(index, val) \
  155. __setIndReg(_IA64_REG_INDR_IBR, index, val)
  156. #define ia64_set_pkr(index, val) \
  157. __setIndReg(_IA64_REG_INDR_PKR, index, val)
  158. #define ia64_set_pmc(index, val) \
  159. __setIndReg(_IA64_REG_INDR_PMC, index, val)
  160. #define ia64_set_pmd(index, val) \
  161. __setIndReg(_IA64_REG_INDR_PMD, index, val)
  162. #define ia64_set_rr(index, val) \
  163. __setIndReg(_IA64_REG_INDR_RR, index, val)
  164. #define ia64_get_cpuid(index) __getIndReg(_IA64_REG_INDR_CPUID, index)
  165. #define __ia64_get_dbr(index) __getIndReg(_IA64_REG_INDR_DBR, index)
  166. #define ia64_get_ibr(index) __getIndReg(_IA64_REG_INDR_IBR, index)
  167. #define ia64_get_pkr(index) __getIndReg(_IA64_REG_INDR_PKR, index)
  168. #define ia64_get_pmc(index) __getIndReg(_IA64_REG_INDR_PMC, index)
  169. #define ia64_get_pmd(index) __getIndReg(_IA64_REG_INDR_PMD, index)
  170. #define ia64_get_rr(index) __getIndReg(_IA64_REG_INDR_RR, index)
  171. #define ia64_srlz_d __dsrlz
  172. #define ia64_srlz_i __isrlz
  173. #define ia64_dv_serialize_data()
  174. #define ia64_dv_serialize_instruction()
  175. #define ia64_st1_rel __st1_rel
  176. #define ia64_st2_rel __st2_rel
  177. #define ia64_st4_rel __st4_rel
  178. #define ia64_st8_rel __st8_rel
  179. #define ia64_ld1_acq __ld1_acq
  180. #define ia64_ld2_acq __ld2_acq
  181. #define ia64_ld4_acq __ld4_acq
  182. #define ia64_ld8_acq __ld8_acq
  183. #define ia64_sync_i __synci
  184. #define ia64_thash __thash
  185. #define ia64_ttag __ttag
  186. #define ia64_itcd __itcd
  187. #define ia64_itci __itci
  188. #define ia64_itrd __itrd
  189. #define ia64_itri __itri
  190. #define ia64_ptce __ptce
  191. #define ia64_ptcl __ptcl
  192. #define ia64_ptcg __ptcg
  193. #define ia64_ptcga __ptcga
  194. #define ia64_ptri __ptri
  195. #define ia64_ptrd __ptrd
  196. #define ia64_dep_mi _m64_dep_mi
  197. /* Values for lfhint in __lfetch and __lfetch_fault */
  198. #define ia64_lfhint_none 0
  199. #define ia64_lfhint_nt1 1
  200. #define ia64_lfhint_nt2 2
  201. #define ia64_lfhint_nta 3
  202. #define ia64_lfetch __lfetch
  203. #define ia64_lfetch_excl __lfetch_excl
  204. #define ia64_lfetch_fault __lfetch_fault
  205. #define ia64_lfetch_fault_excl __lfetch_fault_excl
  206. #define ia64_intrin_local_irq_restore(x) \
  207. do { \
  208. if ((x) != 0) { \
  209. ia64_ssm(IA64_PSR_I); \
  210. ia64_srlz_d(); \
  211. } else { \
  212. ia64_rsm(IA64_PSR_I); \
  213. } \
  214. } while (0)
  215. #endif /* _ASM_IA64_INTEL_INTRIN_H */