sa1111.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602
  1. /*
  2. * linux/include/asm-arm/hardware/SA-1111.h
  3. *
  4. * Copyright (C) 2000 John G Dorsey <john+@cs.cmu.edu>
  5. *
  6. * This file contains definitions for the SA-1111 Companion Chip.
  7. * (Structure and naming borrowed from SA-1101.h, by Peter Danielsson.)
  8. *
  9. * Macro that calculates real address for registers in the SA-1111
  10. */
  11. #ifndef _ASM_ARCH_SA1111
  12. #define _ASM_ARCH_SA1111
  13. #include <asm/arch/bitfield.h>
  14. /*
  15. * The SA1111 is always located at virtual 0xf4000000, and is always
  16. * "native" endian.
  17. */
  18. #define SA1111_VBASE 0xf4000000
  19. /* Don't use these! */
  20. #define SA1111_p2v( x ) ((x) - SA1111_BASE + SA1111_VBASE)
  21. #define SA1111_v2p( x ) ((x) - SA1111_VBASE + SA1111_BASE)
  22. #ifndef __ASSEMBLY__
  23. #define _SA1111(x) ((x) + sa1111->resource.start)
  24. #endif
  25. /*
  26. * 26 bits of the SA-1110 address bus are available to the SA-1111.
  27. * Use these when feeding target addresses to the DMA engines.
  28. */
  29. #define SA1111_ADDR_WIDTH (26)
  30. #define SA1111_ADDR_MASK ((1<<SA1111_ADDR_WIDTH)-1)
  31. #define SA1111_DMA_ADDR(x) ((x)&SA1111_ADDR_MASK)
  32. /*
  33. * Don't ask the (SAC) DMA engines to move less than this amount.
  34. */
  35. #define SA1111_SAC_DMA_MIN_XFER (0x800)
  36. /*
  37. * SA1111 register definitions.
  38. */
  39. #define __CCREG(x) __REGP(SA1111_VBASE + (x))
  40. #define sa1111_writel(val,addr) __raw_writel(val, addr)
  41. #define sa1111_readl(addr) __raw_readl(addr)
  42. /*
  43. * System Bus Interface (SBI)
  44. *
  45. * Registers
  46. * SKCR Control Register
  47. * SMCR Shared Memory Controller Register
  48. * SKID ID Register
  49. */
  50. #define SA1111_SKCR 0x0000
  51. #define SA1111_SMCR 0x0004
  52. #define SA1111_SKID 0x0008
  53. #define SKCR_PLL_BYPASS (1<<0)
  54. #define SKCR_RCLKEN (1<<1)
  55. #define SKCR_SLEEP (1<<2)
  56. #define SKCR_DOZE (1<<3)
  57. #define SKCR_VCO_OFF (1<<4)
  58. #define SKCR_SCANTSTEN (1<<5)
  59. #define SKCR_CLKTSTEN (1<<6)
  60. #define SKCR_RDYEN (1<<7)
  61. #define SKCR_SELAC (1<<8)
  62. #define SKCR_OPPC (1<<9)
  63. #define SKCR_PLLTSTEN (1<<10)
  64. #define SKCR_USBIOTSTEN (1<<11)
  65. /*
  66. * Don't believe the specs! Take them, throw them outside. Leave them
  67. * there for a week. Spit on them. Walk on them. Stamp on them.
  68. * Pour gasoline over them and finally burn them. Now think about coding.
  69. * - The October 1999 errata (278260-007) says its bit 13, 1 to enable.
  70. * - The Feb 2001 errata (278260-010) says that the previous errata
  71. * (278260-009) is wrong, and its bit actually 12, fixed in spec
  72. * 278242-003.
  73. * - The SA1111 manual (278242) says bit 12, but 0 to enable.
  74. * - Reality is bit 13, 1 to enable.
  75. * -- rmk
  76. */
  77. #define SKCR_OE_EN (1<<13)
  78. #define SMCR_DTIM (1<<0)
  79. #define SMCR_MBGE (1<<1)
  80. #define SMCR_DRAC_0 (1<<2)
  81. #define SMCR_DRAC_1 (1<<3)
  82. #define SMCR_DRAC_2 (1<<4)
  83. #define SMCR_DRAC Fld(3, 2)
  84. #define SMCR_CLAT (1<<5)
  85. #define SKID_SIREV_MASK (0x000000f0)
  86. #define SKID_MTREV_MASK (0x0000000f)
  87. #define SKID_ID_MASK (0xffffff00)
  88. #define SKID_SA1111_ID (0x690cc200)
  89. /*
  90. * System Controller
  91. *
  92. * Registers
  93. * SKPCR Power Control Register
  94. * SKCDR Clock Divider Register
  95. * SKAUD Audio Clock Divider Register
  96. * SKPMC PS/2 Mouse Clock Divider Register
  97. * SKPTC PS/2 Track Pad Clock Divider Register
  98. * SKPEN0 PWM0 Enable Register
  99. * SKPWM0 PWM0 Clock Register
  100. * SKPEN1 PWM1 Enable Register
  101. * SKPWM1 PWM1 Clock Register
  102. */
  103. #define SA1111_SKPCR 0x0200
  104. #define SA1111_SKCDR 0x0204
  105. #define SA1111_SKAUD 0x0208
  106. #define SA1111_SKPMC 0x020c
  107. #define SA1111_SKPTC 0x0210
  108. #define SA1111_SKPEN0 0x0214
  109. #define SA1111_SKPWM0 0x0218
  110. #define SA1111_SKPEN1 0x021c
  111. #define SA1111_SKPWM1 0x0220
  112. #define SKPCR_UCLKEN (1<<0)
  113. #define SKPCR_ACCLKEN (1<<1)
  114. #define SKPCR_I2SCLKEN (1<<2)
  115. #define SKPCR_L3CLKEN (1<<3)
  116. #define SKPCR_SCLKEN (1<<4)
  117. #define SKPCR_PMCLKEN (1<<5)
  118. #define SKPCR_PTCLKEN (1<<6)
  119. #define SKPCR_DCLKEN (1<<7)
  120. #define SKPCR_PWMCLKEN (1<<8)
  121. /*
  122. * USB Host controller
  123. */
  124. #define SA1111_USB 0x0400
  125. /*
  126. * Offsets from SA1111_USB_BASE
  127. */
  128. #define SA1111_USB_STATUS 0x0118
  129. #define SA1111_USB_RESET 0x011c
  130. #define SA1111_USB_IRQTEST 0x0120
  131. #define USB_RESET_FORCEIFRESET (1 << 0)
  132. #define USB_RESET_FORCEHCRESET (1 << 1)
  133. #define USB_RESET_CLKGENRESET (1 << 2)
  134. #define USB_RESET_SIMSCALEDOWN (1 << 3)
  135. #define USB_RESET_USBINTTEST (1 << 4)
  136. #define USB_RESET_SLEEPSTBYEN (1 << 5)
  137. #define USB_RESET_PWRSENSELOW (1 << 6)
  138. #define USB_RESET_PWRCTRLLOW (1 << 7)
  139. #define USB_STATUS_IRQHCIRMTWKUP (1 << 7)
  140. #define USB_STATUS_IRQHCIBUFFACC (1 << 8)
  141. #define USB_STATUS_NIRQHCIM (1 << 9)
  142. #define USB_STATUS_NHCIMFCLR (1 << 10)
  143. #define USB_STATUS_USBPWRSENSE (1 << 11)
  144. /*
  145. * Serial Audio Controller
  146. *
  147. * Registers
  148. * SACR0 Serial Audio Common Control Register
  149. * SACR1 Serial Audio Alternate Mode (I2C/MSB) Control Register
  150. * SACR2 Serial Audio AC-link Control Register
  151. * SASR0 Serial Audio I2S/MSB Interface & FIFO Status Register
  152. * SASR1 Serial Audio AC-link Interface & FIFO Status Register
  153. * SASCR Serial Audio Status Clear Register
  154. * L3_CAR L3 Control Bus Address Register
  155. * L3_CDR L3 Control Bus Data Register
  156. * ACCAR AC-link Command Address Register
  157. * ACCDR AC-link Command Data Register
  158. * ACSAR AC-link Status Address Register
  159. * ACSDR AC-link Status Data Register
  160. * SADTCS Serial Audio DMA Transmit Control/Status Register
  161. * SADTSA Serial Audio DMA Transmit Buffer Start Address A
  162. * SADTCA Serial Audio DMA Transmit Buffer Count Register A
  163. * SADTSB Serial Audio DMA Transmit Buffer Start Address B
  164. * SADTCB Serial Audio DMA Transmit Buffer Count Register B
  165. * SADRCS Serial Audio DMA Receive Control/Status Register
  166. * SADRSA Serial Audio DMA Receive Buffer Start Address A
  167. * SADRCA Serial Audio DMA Receive Buffer Count Register A
  168. * SADRSB Serial Audio DMA Receive Buffer Start Address B
  169. * SADRCB Serial Audio DMA Receive Buffer Count Register B
  170. * SAITR Serial Audio Interrupt Test Register
  171. * SADR Serial Audio Data Register (16 x 32-bit)
  172. */
  173. #define _SACR0 _SA1111( 0x0600 )
  174. #define _SACR1 _SA1111( 0x0604 )
  175. #define _SACR2 _SA1111( 0x0608 )
  176. #define _SASR0 _SA1111( 0x060c )
  177. #define _SASR1 _SA1111( 0x0610 )
  178. #define _SASCR _SA1111( 0x0618 )
  179. #define _L3_CAR _SA1111( 0x061c )
  180. #define _L3_CDR _SA1111( 0x0620 )
  181. #define _ACCAR _SA1111( 0x0624 )
  182. #define _ACCDR _SA1111( 0x0628 )
  183. #define _ACSAR _SA1111( 0x062c )
  184. #define _ACSDR _SA1111( 0x0630 )
  185. #define _SADTCS _SA1111( 0x0634 )
  186. #define _SADTSA _SA1111( 0x0638 )
  187. #define _SADTCA _SA1111( 0x063c )
  188. #define _SADTSB _SA1111( 0x0640 )
  189. #define _SADTCB _SA1111( 0x0644 )
  190. #define _SADRCS _SA1111( 0x0648 )
  191. #define _SADRSA _SA1111( 0x064c )
  192. #define _SADRCA _SA1111( 0x0650 )
  193. #define _SADRSB _SA1111( 0x0654 )
  194. #define _SADRCB _SA1111( 0x0658 )
  195. #define _SAITR _SA1111( 0x065c )
  196. #define _SADR _SA1111( 0x0680 )
  197. #define SACR0 __CCREG(0x0600)
  198. #define SACR1 __CCREG(0x0604)
  199. #define SACR2 __CCREG(0x0608)
  200. #define SASR0 __CCREG(0x060c)
  201. #define SASR1 __CCREG(0x0610)
  202. #define SASCR __CCREG(0x0618)
  203. #define L3_CAR __CCREG(0x061c)
  204. #define L3_CDR __CCREG(0x0620)
  205. #define ACCAR __CCREG(0x0624)
  206. #define ACCDR __CCREG(0x0628)
  207. #define ACSAR __CCREG(0x062c)
  208. #define ACSDR __CCREG(0x0630)
  209. #define SADTCS __CCREG(0x0634)
  210. #define SADTSA __CCREG(0x0638)
  211. #define SADTCA __CCREG(0x063c)
  212. #define SADTSB __CCREG(0x0640)
  213. #define SADTCB __CCREG(0x0644)
  214. #define SADRCS __CCREG(0x0648)
  215. #define SADRSA __CCREG(0x064c)
  216. #define SADRCA __CCREG(0x0650)
  217. #define SADRSB __CCREG(0x0654)
  218. #define SADRCB __CCREG(0x0658)
  219. #define SAITR __CCREG(0x065c)
  220. #define SADR __CCREG(0x0680)
  221. #define SACR0_ENB (1<<0)
  222. #define SACR0_BCKD (1<<2)
  223. #define SACR0_RST (1<<3)
  224. #define SACR1_AMSL (1<<0)
  225. #define SACR1_L3EN (1<<1)
  226. #define SACR1_L3MB (1<<2)
  227. #define SACR1_DREC (1<<3)
  228. #define SACR1_DRPL (1<<4)
  229. #define SACR1_ENLBF (1<<5)
  230. #define SACR2_TS3V (1<<0)
  231. #define SACR2_TS4V (1<<1)
  232. #define SACR2_WKUP (1<<2)
  233. #define SACR2_DREC (1<<3)
  234. #define SACR2_DRPL (1<<4)
  235. #define SACR2_ENLBF (1<<5)
  236. #define SACR2_RESET (1<<6)
  237. #define SASR0_TNF (1<<0)
  238. #define SASR0_RNE (1<<1)
  239. #define SASR0_BSY (1<<2)
  240. #define SASR0_TFS (1<<3)
  241. #define SASR0_RFS (1<<4)
  242. #define SASR0_TUR (1<<5)
  243. #define SASR0_ROR (1<<6)
  244. #define SASR0_L3WD (1<<16)
  245. #define SASR0_L3RD (1<<17)
  246. #define SASR1_TNF (1<<0)
  247. #define SASR1_RNE (1<<1)
  248. #define SASR1_BSY (1<<2)
  249. #define SASR1_TFS (1<<3)
  250. #define SASR1_RFS (1<<4)
  251. #define SASR1_TUR (1<<5)
  252. #define SASR1_ROR (1<<6)
  253. #define SASR1_CADT (1<<16)
  254. #define SASR1_SADR (1<<17)
  255. #define SASR1_RSTO (1<<18)
  256. #define SASR1_CLPM (1<<19)
  257. #define SASR1_CRDY (1<<20)
  258. #define SASR1_RS3V (1<<21)
  259. #define SASR1_RS4V (1<<22)
  260. #define SASCR_TUR (1<<5)
  261. #define SASCR_ROR (1<<6)
  262. #define SASCR_DTS (1<<16)
  263. #define SASCR_RDD (1<<17)
  264. #define SASCR_STO (1<<18)
  265. #define SADTCS_TDEN (1<<0)
  266. #define SADTCS_TDIE (1<<1)
  267. #define SADTCS_TDBDA (1<<3)
  268. #define SADTCS_TDSTA (1<<4)
  269. #define SADTCS_TDBDB (1<<5)
  270. #define SADTCS_TDSTB (1<<6)
  271. #define SADTCS_TBIU (1<<7)
  272. #define SADRCS_RDEN (1<<0)
  273. #define SADRCS_RDIE (1<<1)
  274. #define SADRCS_RDBDA (1<<3)
  275. #define SADRCS_RDSTA (1<<4)
  276. #define SADRCS_RDBDB (1<<5)
  277. #define SADRCS_RDSTB (1<<6)
  278. #define SADRCS_RBIU (1<<7)
  279. #define SAD_CS_DEN (1<<0)
  280. #define SAD_CS_DIE (1<<1) /* Not functional on metal 1 */
  281. #define SAD_CS_DBDA (1<<3) /* Not functional on metal 1 */
  282. #define SAD_CS_DSTA (1<<4)
  283. #define SAD_CS_DBDB (1<<5) /* Not functional on metal 1 */
  284. #define SAD_CS_DSTB (1<<6)
  285. #define SAD_CS_BIU (1<<7) /* Not functional on metal 1 */
  286. #define SAITR_TFS (1<<0)
  287. #define SAITR_RFS (1<<1)
  288. #define SAITR_TUR (1<<2)
  289. #define SAITR_ROR (1<<3)
  290. #define SAITR_CADT (1<<4)
  291. #define SAITR_SADR (1<<5)
  292. #define SAITR_RSTO (1<<6)
  293. #define SAITR_TDBDA (1<<8)
  294. #define SAITR_TDBDB (1<<9)
  295. #define SAITR_RDBDA (1<<10)
  296. #define SAITR_RDBDB (1<<11)
  297. /*
  298. * General-Purpose I/O Interface
  299. *
  300. * Registers
  301. * PA_DDR GPIO Block A Data Direction
  302. * PA_DRR/PA_DWR GPIO Block A Data Value Register (read/write)
  303. * PA_SDR GPIO Block A Sleep Direction
  304. * PA_SSR GPIO Block A Sleep State
  305. * PB_DDR GPIO Block B Data Direction
  306. * PB_DRR/PB_DWR GPIO Block B Data Value Register (read/write)
  307. * PB_SDR GPIO Block B Sleep Direction
  308. * PB_SSR GPIO Block B Sleep State
  309. * PC_DDR GPIO Block C Data Direction
  310. * PC_DRR/PC_DWR GPIO Block C Data Value Register (read/write)
  311. * PC_SDR GPIO Block C Sleep Direction
  312. * PC_SSR GPIO Block C Sleep State
  313. */
  314. #define _PA_DDR _SA1111( 0x1000 )
  315. #define _PA_DRR _SA1111( 0x1004 )
  316. #define _PA_DWR _SA1111( 0x1004 )
  317. #define _PA_SDR _SA1111( 0x1008 )
  318. #define _PA_SSR _SA1111( 0x100c )
  319. #define _PB_DDR _SA1111( 0x1010 )
  320. #define _PB_DRR _SA1111( 0x1014 )
  321. #define _PB_DWR _SA1111( 0x1014 )
  322. #define _PB_SDR _SA1111( 0x1018 )
  323. #define _PB_SSR _SA1111( 0x101c )
  324. #define _PC_DDR _SA1111( 0x1020 )
  325. #define _PC_DRR _SA1111( 0x1024 )
  326. #define _PC_DWR _SA1111( 0x1024 )
  327. #define _PC_SDR _SA1111( 0x1028 )
  328. #define _PC_SSR _SA1111( 0x102c )
  329. #define SA1111_GPIO 0x1000
  330. #define SA1111_GPIO_PADDR (0x000)
  331. #define SA1111_GPIO_PADRR (0x004)
  332. #define SA1111_GPIO_PADWR (0x004)
  333. #define SA1111_GPIO_PASDR (0x008)
  334. #define SA1111_GPIO_PASSR (0x00c)
  335. #define SA1111_GPIO_PBDDR (0x010)
  336. #define SA1111_GPIO_PBDRR (0x014)
  337. #define SA1111_GPIO_PBDWR (0x014)
  338. #define SA1111_GPIO_PBSDR (0x018)
  339. #define SA1111_GPIO_PBSSR (0x01c)
  340. #define SA1111_GPIO_PCDDR (0x020)
  341. #define SA1111_GPIO_PCDRR (0x024)
  342. #define SA1111_GPIO_PCDWR (0x024)
  343. #define SA1111_GPIO_PCSDR (0x028)
  344. #define SA1111_GPIO_PCSSR (0x02c)
  345. #define GPIO_A0 (1 << 0)
  346. #define GPIO_A1 (1 << 1)
  347. #define GPIO_A2 (1 << 2)
  348. #define GPIO_A3 (1 << 3)
  349. #define GPIO_B0 (1 << 8)
  350. #define GPIO_B1 (1 << 9)
  351. #define GPIO_B2 (1 << 10)
  352. #define GPIO_B3 (1 << 11)
  353. #define GPIO_B4 (1 << 12)
  354. #define GPIO_B5 (1 << 13)
  355. #define GPIO_B6 (1 << 14)
  356. #define GPIO_B7 (1 << 15)
  357. #define GPIO_C0 (1 << 16)
  358. #define GPIO_C1 (1 << 17)
  359. #define GPIO_C2 (1 << 18)
  360. #define GPIO_C3 (1 << 19)
  361. #define GPIO_C4 (1 << 20)
  362. #define GPIO_C5 (1 << 21)
  363. #define GPIO_C6 (1 << 22)
  364. #define GPIO_C7 (1 << 23)
  365. /*
  366. * Interrupt Controller
  367. *
  368. * Registers
  369. * INTTEST0 Test register 0
  370. * INTTEST1 Test register 1
  371. * INTEN0 Interrupt Enable register 0
  372. * INTEN1 Interrupt Enable register 1
  373. * INTPOL0 Interrupt Polarity selection 0
  374. * INTPOL1 Interrupt Polarity selection 1
  375. * INTTSTSEL Interrupt source selection
  376. * INTSTATCLR0 Interrupt Status/Clear 0
  377. * INTSTATCLR1 Interrupt Status/Clear 1
  378. * INTSET0 Interrupt source set 0
  379. * INTSET1 Interrupt source set 1
  380. * WAKE_EN0 Wake-up source enable 0
  381. * WAKE_EN1 Wake-up source enable 1
  382. * WAKE_POL0 Wake-up polarity selection 0
  383. * WAKE_POL1 Wake-up polarity selection 1
  384. */
  385. #define SA1111_INTC 0x1600
  386. /*
  387. * These are offsets from the above base.
  388. */
  389. #define SA1111_INTTEST0 0x0000
  390. #define SA1111_INTTEST1 0x0004
  391. #define SA1111_INTEN0 0x0008
  392. #define SA1111_INTEN1 0x000c
  393. #define SA1111_INTPOL0 0x0010
  394. #define SA1111_INTPOL1 0x0014
  395. #define SA1111_INTTSTSEL 0x0018
  396. #define SA1111_INTSTATCLR0 0x001c
  397. #define SA1111_INTSTATCLR1 0x0020
  398. #define SA1111_INTSET0 0x0024
  399. #define SA1111_INTSET1 0x0028
  400. #define SA1111_WAKEEN0 0x002c
  401. #define SA1111_WAKEEN1 0x0030
  402. #define SA1111_WAKEPOL0 0x0034
  403. #define SA1111_WAKEPOL1 0x0038
  404. /*
  405. * PS/2 Trackpad and Mouse Interfaces
  406. *
  407. * Registers
  408. * PS2CR Control Register
  409. * PS2STAT Status Register
  410. * PS2DATA Transmit/Receive Data register
  411. * PS2CLKDIV Clock Division Register
  412. * PS2PRECNT Clock Precount Register
  413. * PS2TEST1 Test register 1
  414. * PS2TEST2 Test register 2
  415. * PS2TEST3 Test register 3
  416. * PS2TEST4 Test register 4
  417. */
  418. #define SA1111_KBD 0x0a00
  419. #define SA1111_MSE 0x0c00
  420. /*
  421. * These are offsets from the above bases.
  422. */
  423. #define SA1111_PS2CR 0x0000
  424. #define SA1111_PS2STAT 0x0004
  425. #define SA1111_PS2DATA 0x0008
  426. #define SA1111_PS2CLKDIV 0x000c
  427. #define SA1111_PS2PRECNT 0x0010
  428. #define PS2CR_ENA 0x08
  429. #define PS2CR_FKD 0x02
  430. #define PS2CR_FKC 0x01
  431. #define PS2STAT_STP 0x0100
  432. #define PS2STAT_TXE 0x0080
  433. #define PS2STAT_TXB 0x0040
  434. #define PS2STAT_RXF 0x0020
  435. #define PS2STAT_RXB 0x0010
  436. #define PS2STAT_ENA 0x0008
  437. #define PS2STAT_RXP 0x0004
  438. #define PS2STAT_KBD 0x0002
  439. #define PS2STAT_KBC 0x0001
  440. /*
  441. * PCMCIA Interface
  442. *
  443. * Registers
  444. * PCSR Status Register
  445. * PCCR Control Register
  446. * PCSSR Sleep State Register
  447. */
  448. #define SA1111_PCMCIA 0x1600
  449. /*
  450. * These are offsets from the above base.
  451. */
  452. #define SA1111_PCCR 0x0000
  453. #define SA1111_PCSSR 0x0004
  454. #define SA1111_PCSR 0x0008
  455. #define PCSR_S0_READY (1<<0)
  456. #define PCSR_S1_READY (1<<1)
  457. #define PCSR_S0_DETECT (1<<2)
  458. #define PCSR_S1_DETECT (1<<3)
  459. #define PCSR_S0_VS1 (1<<4)
  460. #define PCSR_S0_VS2 (1<<5)
  461. #define PCSR_S1_VS1 (1<<6)
  462. #define PCSR_S1_VS2 (1<<7)
  463. #define PCSR_S0_WP (1<<8)
  464. #define PCSR_S1_WP (1<<9)
  465. #define PCSR_S0_BVD1 (1<<10)
  466. #define PCSR_S0_BVD2 (1<<11)
  467. #define PCSR_S1_BVD1 (1<<12)
  468. #define PCSR_S1_BVD2 (1<<13)
  469. #define PCCR_S0_RST (1<<0)
  470. #define PCCR_S1_RST (1<<1)
  471. #define PCCR_S0_FLT (1<<2)
  472. #define PCCR_S1_FLT (1<<3)
  473. #define PCCR_S0_PWAITEN (1<<4)
  474. #define PCCR_S1_PWAITEN (1<<5)
  475. #define PCCR_S0_PSE (1<<6)
  476. #define PCCR_S1_PSE (1<<7)
  477. #define PCSSR_S0_SLEEP (1<<0)
  478. #define PCSSR_S1_SLEEP (1<<1)
  479. extern struct bus_type sa1111_bus_type;
  480. #define SA1111_DEVID_SBI 0
  481. #define SA1111_DEVID_SK 1
  482. #define SA1111_DEVID_USB 2
  483. #define SA1111_DEVID_SAC 3
  484. #define SA1111_DEVID_SSP 4
  485. #define SA1111_DEVID_PS2 5
  486. #define SA1111_DEVID_GPIO 6
  487. #define SA1111_DEVID_INT 7
  488. #define SA1111_DEVID_PCMCIA 8
  489. struct sa1111_dev {
  490. struct device dev;
  491. unsigned int devid;
  492. struct resource res;
  493. void __iomem *mapbase;
  494. unsigned int skpcr_mask;
  495. unsigned int irq[6];
  496. u64 dma_mask;
  497. };
  498. #define SA1111_DEV(_d) container_of((_d), struct sa1111_dev, dev)
  499. #define sa1111_get_drvdata(d) dev_get_drvdata(&(d)->dev)
  500. #define sa1111_set_drvdata(d,p) dev_set_drvdata(&(d)->dev, p)
  501. struct sa1111_driver {
  502. struct device_driver drv;
  503. unsigned int devid;
  504. int (*probe)(struct sa1111_dev *);
  505. int (*remove)(struct sa1111_dev *);
  506. int (*suspend)(struct sa1111_dev *, pm_message_t);
  507. int (*resume)(struct sa1111_dev *);
  508. };
  509. #define SA1111_DRV(_d) container_of((_d), struct sa1111_driver, drv)
  510. #define SA1111_DRIVER_NAME(_sadev) ((_sadev)->dev.driver->name)
  511. /*
  512. * These frob the SKPCR register.
  513. */
  514. void sa1111_enable_device(struct sa1111_dev *);
  515. void sa1111_disable_device(struct sa1111_dev *);
  516. unsigned int sa1111_pll_clock(struct sa1111_dev *);
  517. #define SA1111_AUDIO_ACLINK 0
  518. #define SA1111_AUDIO_I2S 1
  519. void sa1111_select_audio_mode(struct sa1111_dev *sadev, int mode);
  520. int sa1111_set_audio_rate(struct sa1111_dev *sadev, int rate);
  521. int sa1111_get_audio_rate(struct sa1111_dev *sadev);
  522. int sa1111_check_dma_bug(dma_addr_t addr);
  523. int sa1111_driver_register(struct sa1111_driver *);
  524. void sa1111_driver_unregister(struct sa1111_driver *);
  525. void sa1111_set_io_dir(struct sa1111_dev *sadev, unsigned int bits, unsigned int dir, unsigned int sleep_dir);
  526. void sa1111_set_io(struct sa1111_dev *sadev, unsigned int bits, unsigned int v);
  527. void sa1111_set_sleep_io(struct sa1111_dev *sadev, unsigned int bits, unsigned int v);
  528. #endif /* _ASM_ARCH_SA1111 */