entry-macro.S 1.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869
  1. /*
  2. * include/asm-arm/arch-lh7a40x/entry-macro.S
  3. *
  4. * Low-level IRQ helper macros for LH7A40x platforms
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <asm/hardware.h>
  11. #include <asm/arch/irqs.h>
  12. # if defined (CONFIG_ARCH_LH7A400) && defined (CONFIG_ARCH_LH7A404)
  13. # error "LH7A400 and LH7A404 are mutually exclusive"
  14. # endif
  15. # if defined (CONFIG_ARCH_LH7A400)
  16. .macro disable_fiq
  17. .endm
  18. .macro get_irqnr_and_base, irqnr, irqstat, base, tmp
  19. mov \irqnr, #0
  20. mov \base, #io_p2v(0x80000000) @ APB registers
  21. ldr \irqstat, [\base, #0x500] @ PIC INTSR
  22. 1001: movs \irqstat, \irqstat, lsr #1 @ Shift into carry
  23. bcs 1008f @ Bit set; irq found
  24. add \irqnr, \irqnr, #1
  25. bne 1001b @ Until no bits
  26. b 1009f @ Nothing? Hmm.
  27. 1008: movs \irqstat, #1 @ Force !Z
  28. 1009:
  29. .endm
  30. #elif defined(CONFIG_ARCH_LH7A404)
  31. .macro disable_fiq
  32. .endm
  33. .macro get_irqnr_and_base, irqnr, irqstat, base, tmp
  34. mov \irqnr, #0 @ VIC1 irq base
  35. mov \base, #io_p2v(0x80000000) @ APB registers
  36. add \base, \base, #0x8000
  37. ldr \tmp, [\base, #0x0030] @ VIC1_VECTADDR
  38. tst \tmp, #VA_VECTORED @ Direct vectored
  39. bne 1002f
  40. tst \tmp, #VA_VIC1DEFAULT @ Default vectored VIC1
  41. ldrne \irqstat, [\base, #0] @ VIC1_IRQSTATUS
  42. bne 1001f
  43. add \base, \base, #(0xa000 - 0x8000)
  44. ldr \tmp, [\base, #0x0030] @ VIC2_VECTADDR
  45. tst \tmp, #VA_VECTORED @ Direct vectored
  46. bne 1002f
  47. ldr \irqstat, [\base, #0] @ VIC2_IRQSTATUS
  48. mov \irqnr, #32 @ VIC2 irq base
  49. 1001: movs \irqstat, \irqstat, lsr #1 @ Shift into carry
  50. bcs 1008f @ Bit set; irq found
  51. add \irqnr, \irqnr, #1
  52. bne 1001b @ Until no bits
  53. b 1009f @ Nothing? Hmm.
  54. 1002: and \irqnr, \tmp, #0x3f @ Mask for valid bits
  55. 1008: movs \irqstat, #1 @ Force !Z
  56. str \tmp, [\base, #0x0030] @ Clear vector
  57. 1009:
  58. .endm
  59. #endif