actbl71.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. /******************************************************************************
  2. *
  3. * Name: actbl71.h - IA-64 Extensions to the ACPI Spec Rev. 0.71
  4. * This file includes tables specific to this
  5. * specification revision.
  6. *
  7. *****************************************************************************/
  8. /*
  9. * Copyright (C) 2000 - 2003, R. Byron Moore
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. */
  25. #ifndef __ACTBL71_H__
  26. #define __ACTBL71_H__
  27. /* 0.71 FADT address_space data item bitmasks defines */
  28. /* If the associated bit is zero then it is in memory space else in io space */
  29. #define SMI_CMD_ADDRESS_SPACE 0x01
  30. #define PM1_BLK_ADDRESS_SPACE 0x02
  31. #define PM2_CNT_BLK_ADDRESS_SPACE 0x04
  32. #define PM_TMR_BLK_ADDRESS_SPACE 0x08
  33. #define GPE0_BLK_ADDRESS_SPACE 0x10
  34. #define GPE1_BLK_ADDRESS_SPACE 0x20
  35. /* Only for clarity in declarations */
  36. typedef u64 IO_ADDRESS;
  37. #pragma pack(1)
  38. struct { /* Root System Descriptor Pointer */
  39. NATIVE_CHAR signature[8]; /* contains "RSD PTR " */
  40. u8 checksum; /* to make sum of struct == 0 */
  41. NATIVE_CHAR oem_id[6]; /* OEM identification */
  42. u8 reserved; /* Must be 0 for 1.0, 2 for 2.0 */
  43. u64 rsdt_physical_address; /* 64-bit physical address of RSDT */
  44. };
  45. /*****************************************/
  46. /* IA64 Extensions to ACPI Spec Rev 0.71 */
  47. /* for the Root System Description Table */
  48. /*****************************************/
  49. struct {
  50. struct acpi_table_header header; /* Table header */
  51. u32 reserved_pad; /* IA64 alignment, must be 0 */
  52. u64 table_offset_entry[1]; /* Array of pointers to other */
  53. /* tables' headers */
  54. };
  55. /*******************************************/
  56. /* IA64 Extensions to ACPI Spec Rev 0.71 */
  57. /* for the Firmware ACPI Control Structure */
  58. /*******************************************/
  59. struct {
  60. NATIVE_CHAR signature[4]; /* signature "FACS" */
  61. u32 length; /* length of structure, in bytes */
  62. u32 hardware_signature; /* hardware configuration signature */
  63. u32 reserved4; /* must be 0 */
  64. u64 firmware_waking_vector; /* ACPI OS waking vector */
  65. u64 global_lock; /* Global Lock */
  66. u32 S4bios_f:1; /* Indicates if S4BIOS support is present */
  67. u32 reserved1:31; /* must be 0 */
  68. u8 reserved3[28]; /* reserved - must be zero */
  69. };
  70. /******************************************/
  71. /* IA64 Extensions to ACPI Spec Rev 0.71 */
  72. /* for the Fixed ACPI Description Table */
  73. /******************************************/
  74. struct {
  75. struct acpi_table_header header; /* table header */
  76. u32 reserved_pad; /* IA64 alignment, must be 0 */
  77. u64 firmware_ctrl; /* 64-bit Physical address of FACS */
  78. u64 dsdt; /* 64-bit Physical address of DSDT */
  79. u8 model; /* System Interrupt Model */
  80. u8 address_space; /* Address Space Bitmask */
  81. u16 sci_int; /* System vector of SCI interrupt */
  82. u8 acpi_enable; /* value to write to smi_cmd to enable ACPI */
  83. u8 acpi_disable; /* value to write to smi_cmd to disable ACPI */
  84. u8 S4bios_req; /* Value to write to SMI CMD to enter S4BIOS state */
  85. u8 reserved2; /* reserved - must be zero */
  86. u64 smi_cmd; /* Port address of SMI command port */
  87. u64 pm1a_evt_blk; /* Port address of Power Mgt 1a acpi_event Reg Blk */
  88. u64 pm1b_evt_blk; /* Port address of Power Mgt 1b acpi_event Reg Blk */
  89. u64 pm1a_cnt_blk; /* Port address of Power Mgt 1a Control Reg Blk */
  90. u64 pm1b_cnt_blk; /* Port address of Power Mgt 1b Control Reg Blk */
  91. u64 pm2_cnt_blk; /* Port address of Power Mgt 2 Control Reg Blk */
  92. u64 pm_tmr_blk; /* Port address of Power Mgt Timer Ctrl Reg Blk */
  93. u64 gpe0_blk; /* Port addr of General Purpose acpi_event 0 Reg Blk */
  94. u64 gpe1_blk; /* Port addr of General Purpose acpi_event 1 Reg Blk */
  95. u8 pm1_evt_len; /* Byte length of ports at pm1_x_evt_blk */
  96. u8 pm1_cnt_len; /* Byte length of ports at pm1_x_cnt_blk */
  97. u8 pm2_cnt_len; /* Byte Length of ports at pm2_cnt_blk */
  98. u8 pm_tm_len; /* Byte Length of ports at pm_tm_blk */
  99. u8 gpe0_blk_len; /* Byte Length of ports at gpe0_blk */
  100. u8 gpe1_blk_len; /* Byte Length of ports at gpe1_blk */
  101. u8 gpe1_base; /* offset in gpe model where gpe1 events start */
  102. u8 reserved3; /* reserved */
  103. u16 plvl2_lat; /* worst case HW latency to enter/exit C2 state */
  104. u16 plvl3_lat; /* worst case HW latency to enter/exit C3 state */
  105. u8 day_alrm; /* index to day-of-month alarm in RTC CMOS RAM */
  106. u8 mon_alrm; /* index to month-of-year alarm in RTC CMOS RAM */
  107. u8 century; /* index to century in RTC CMOS RAM */
  108. u8 reserved4; /* reserved */
  109. u32 flush_cash:1; /* PAL_FLUSH_CACHE is correctly supported */
  110. u32 reserved5:1; /* reserved - must be zero */
  111. u32 proc_c1:1; /* all processors support C1 state */
  112. u32 plvl2_up:1; /* C2 state works on MP system */
  113. u32 pwr_button:1; /* Power button is handled as a generic feature */
  114. u32 sleep_button:1; /* Sleep button is handled as a generic feature, or not present */
  115. u32 fixed_rTC:1; /* RTC wakeup stat not in fixed register space */
  116. u32 rtcs4:1; /* RTC wakeup stat not possible from S4 */
  117. u32 tmr_val_ext:1; /* tmr_val is 32 bits */
  118. u32 dock_cap:1; /* Supports Docking */
  119. u32 reserved6:22; /* reserved - must be zero */
  120. };
  121. #pragma pack()
  122. #endif /* __ACTBL71_H__ */