tridentfb.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304
  1. /*
  2. * Frame buffer driver for Trident Blade and Image series
  3. *
  4. * Copyright 2001,2002 - Jani Monoses <jani@iv.ro>
  5. *
  6. *
  7. * CREDITS:(in order of appearance)
  8. * skeletonfb.c by Geert Uytterhoeven and other fb code in drivers/video
  9. * Special thanks ;) to Mattia Crivellini <tia@mclink.it>
  10. * much inspired by the XFree86 4.x Trident driver sources by Alan Hourihane
  11. * the FreeVGA project
  12. * Francesco Salvestrini <salvestrini@users.sf.net> XP support,code,suggestions
  13. * TODO:
  14. * timing value tweaking so it looks good on every monitor in every mode
  15. * TGUI acceleration
  16. */
  17. #include <linux/config.h>
  18. #include <linux/module.h>
  19. #include <linux/fb.h>
  20. #include <linux/init.h>
  21. #include <linux/pci.h>
  22. #include <linux/delay.h>
  23. #include <video/trident.h>
  24. #define VERSION "0.7.8-NEWAPI"
  25. struct tridentfb_par {
  26. int vclk; //in MHz
  27. void __iomem * io_virt; //iospace virtual memory address
  28. };
  29. static unsigned char eng_oper; //engine operation...
  30. static struct fb_ops tridentfb_ops;
  31. static struct tridentfb_par default_par;
  32. /* FIXME:kmalloc these 3 instead */
  33. static struct fb_info fb_info;
  34. static u32 pseudo_pal[16];
  35. static struct fb_var_screeninfo default_var;
  36. static struct fb_fix_screeninfo tridentfb_fix = {
  37. .id = "Trident",
  38. .type = FB_TYPE_PACKED_PIXELS,
  39. .ypanstep = 1,
  40. .visual = FB_VISUAL_PSEUDOCOLOR,
  41. .accel = FB_ACCEL_NONE,
  42. };
  43. static int chip_id;
  44. static int defaultaccel;
  45. static int displaytype;
  46. /* defaults which are normally overriden by user values */
  47. /* video mode */
  48. static char * mode = "640x480";
  49. static int bpp = 8;
  50. static int noaccel;
  51. static int center;
  52. static int stretch;
  53. static int fp;
  54. static int crt;
  55. static int memsize;
  56. static int memdiff;
  57. static int nativex;
  58. module_param(mode, charp, 0);
  59. module_param(bpp, int, 0);
  60. module_param(center, int, 0);
  61. module_param(stretch, int, 0);
  62. module_param(noaccel, int, 0);
  63. module_param(memsize, int, 0);
  64. module_param(memdiff, int, 0);
  65. module_param(nativex, int, 0);
  66. module_param(fp, int, 0);
  67. module_param(crt, int, 0);
  68. static int chip3D;
  69. static int chipcyber;
  70. static int is3Dchip(int id)
  71. {
  72. return ((id == BLADE3D) || (id == CYBERBLADEE4) ||
  73. (id == CYBERBLADEi7) || (id == CYBERBLADEi7D) ||
  74. (id == CYBER9397) || (id == CYBER9397DVD) ||
  75. (id == CYBER9520) || (id == CYBER9525DVD) ||
  76. (id == IMAGE975) || (id == IMAGE985) ||
  77. (id == CYBERBLADEi1) || (id == CYBERBLADEi1D) ||
  78. (id == CYBERBLADEAi1) || (id == CYBERBLADEAi1D) ||
  79. (id == CYBERBLADEXPm8) || (id == CYBERBLADEXPm16) ||
  80. (id == CYBERBLADEXPAi1));
  81. }
  82. static int iscyber(int id)
  83. {
  84. switch (id) {
  85. case CYBER9388:
  86. case CYBER9382:
  87. case CYBER9385:
  88. case CYBER9397:
  89. case CYBER9397DVD:
  90. case CYBER9520:
  91. case CYBER9525DVD:
  92. case CYBERBLADEE4:
  93. case CYBERBLADEi7D:
  94. case CYBERBLADEi1:
  95. case CYBERBLADEi1D:
  96. case CYBERBLADEAi1:
  97. case CYBERBLADEAi1D:
  98. case CYBERBLADEXPAi1:
  99. return 1;
  100. case CYBER9320:
  101. case TGUI9660:
  102. case IMAGE975:
  103. case IMAGE985:
  104. case BLADE3D:
  105. case CYBERBLADEi7: /* VIA MPV4 integrated version */
  106. default:
  107. /* case CYBERBLDAEXPm8: Strange */
  108. /* case CYBERBLDAEXPm16: Strange */
  109. return 0;
  110. }
  111. }
  112. #define CRT 0x3D0 //CRTC registers offset for color display
  113. #ifndef TRIDENT_MMIO
  114. #define TRIDENT_MMIO 1
  115. #endif
  116. #if TRIDENT_MMIO
  117. #define t_outb(val,reg) writeb(val,((struct tridentfb_par *)(fb_info.par))->io_virt + reg)
  118. #define t_inb(reg) readb(((struct tridentfb_par*)(fb_info.par))->io_virt + reg)
  119. #else
  120. #define t_outb(val,reg) outb(val,reg)
  121. #define t_inb(reg) inb(reg)
  122. #endif
  123. static struct accel_switch {
  124. void (*init_accel)(int,int);
  125. void (*wait_engine)(void);
  126. void (*fill_rect)(__u32,__u32,__u32,__u32,__u32,__u32);
  127. void (*copy_rect)(__u32,__u32,__u32,__u32,__u32,__u32);
  128. } *acc;
  129. #define writemmr(r,v) writel(v, ((struct tridentfb_par *)fb_info.par)->io_virt + r)
  130. #define readmmr(r) readl(((struct tridentfb_par *)fb_info.par)->io_virt + r)
  131. /*
  132. * Blade specific acceleration.
  133. */
  134. #define point(x,y) ((y)<<16|(x))
  135. #define STA 0x2120
  136. #define CMD 0x2144
  137. #define ROP 0x2148
  138. #define CLR 0x2160
  139. #define SR1 0x2100
  140. #define SR2 0x2104
  141. #define DR1 0x2108
  142. #define DR2 0x210C
  143. #define ROP_S 0xCC
  144. static void blade_init_accel(int pitch,int bpp)
  145. {
  146. int v1 = (pitch>>3)<<20;
  147. int tmp = 0,v2;
  148. switch (bpp) {
  149. case 8:tmp = 0;break;
  150. case 15:tmp = 5;break;
  151. case 16:tmp = 1;break;
  152. case 24:
  153. case 32:tmp = 2;break;
  154. }
  155. v2 = v1 | (tmp<<29);
  156. writemmr(0x21C0,v2);
  157. writemmr(0x21C4,v2);
  158. writemmr(0x21B8,v2);
  159. writemmr(0x21BC,v2);
  160. writemmr(0x21D0,v1);
  161. writemmr(0x21D4,v1);
  162. writemmr(0x21C8,v1);
  163. writemmr(0x21CC,v1);
  164. writemmr(0x216C,0);
  165. }
  166. static void blade_wait_engine(void)
  167. {
  168. while(readmmr(STA) & 0xFA800000);
  169. }
  170. static void blade_fill_rect(__u32 x,__u32 y,__u32 w,__u32 h,__u32 c,__u32 rop)
  171. {
  172. writemmr(CLR,c);
  173. writemmr(ROP,rop ? 0x66:ROP_S);
  174. writemmr(CMD,0x20000000|1<<19|1<<4|2<<2);
  175. writemmr(DR1,point(x,y));
  176. writemmr(DR2,point(x+w-1,y+h-1));
  177. }
  178. static void blade_copy_rect(__u32 x1,__u32 y1,__u32 x2,__u32 y2,__u32 w,__u32 h)
  179. {
  180. __u32 s1,s2,d1,d2;
  181. int direction = 2;
  182. s1 = point(x1,y1);
  183. s2 = point(x1+w-1,y1+h-1);
  184. d1 = point(x2,y2);
  185. d2 = point(x2+w-1,y2+h-1);
  186. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  187. direction = 0;
  188. writemmr(ROP,ROP_S);
  189. writemmr(CMD,0xE0000000|1<<19|1<<4|1<<2|direction);
  190. writemmr(SR1,direction?s2:s1);
  191. writemmr(SR2,direction?s1:s2);
  192. writemmr(DR1,direction?d2:d1);
  193. writemmr(DR2,direction?d1:d2);
  194. }
  195. static struct accel_switch accel_blade = {
  196. blade_init_accel,
  197. blade_wait_engine,
  198. blade_fill_rect,
  199. blade_copy_rect,
  200. };
  201. /*
  202. * BladeXP specific acceleration functions
  203. */
  204. #define ROP_P 0xF0
  205. #define masked_point(x,y) ((y & 0xffff)<<16|(x & 0xffff))
  206. static void xp_init_accel(int pitch,int bpp)
  207. {
  208. int tmp = 0,v1;
  209. unsigned char x = 0;
  210. switch (bpp) {
  211. case 8: x = 0; break;
  212. case 16: x = 1; break;
  213. case 24: x = 3; break;
  214. case 32: x = 2; break;
  215. }
  216. switch (pitch << (bpp >> 3)) {
  217. case 8192:
  218. case 512: x |= 0x00; break;
  219. case 1024: x |= 0x04; break;
  220. case 2048: x |= 0x08; break;
  221. case 4096: x |= 0x0C; break;
  222. }
  223. t_outb(x,0x2125);
  224. eng_oper = x | 0x40;
  225. switch (bpp) {
  226. case 8: tmp = 18; break;
  227. case 15:
  228. case 16: tmp = 19; break;
  229. case 24:
  230. case 32: tmp = 20; break;
  231. }
  232. v1 = pitch << tmp;
  233. writemmr(0x2154,v1);
  234. writemmr(0x2150,v1);
  235. t_outb(3,0x2126);
  236. }
  237. static void xp_wait_engine(void)
  238. {
  239. int busy;
  240. int count, timeout;
  241. count = 0;
  242. timeout = 0;
  243. for (;;) {
  244. busy = t_inb(STA) & 0x80;
  245. if (busy != 0x80)
  246. return;
  247. count++;
  248. if (count == 10000000) {
  249. /* Timeout */
  250. count = 9990000;
  251. timeout++;
  252. if (timeout == 8) {
  253. /* Reset engine */
  254. t_outb(0x00, 0x2120);
  255. return;
  256. }
  257. }
  258. }
  259. }
  260. static void xp_fill_rect(__u32 x,__u32 y,__u32 w,__u32 h,__u32 c,__u32 rop)
  261. {
  262. writemmr(0x2127,ROP_P);
  263. writemmr(0x2158,c);
  264. writemmr(0x2128,0x4000);
  265. writemmr(0x2140,masked_point(h,w));
  266. writemmr(0x2138,masked_point(y,x));
  267. t_outb(0x01,0x2124);
  268. t_outb(eng_oper,0x2125);
  269. }
  270. static void xp_copy_rect(__u32 x1,__u32 y1,__u32 x2,__u32 y2,__u32 w,__u32 h)
  271. {
  272. int direction;
  273. __u32 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  274. direction = 0x0004;
  275. if ((x1 < x2) && (y1 == y2)) {
  276. direction |= 0x0200;
  277. x1_tmp = x1 + w - 1;
  278. x2_tmp = x2 + w - 1;
  279. } else {
  280. x1_tmp = x1;
  281. x2_tmp = x2;
  282. }
  283. if (y1 < y2) {
  284. direction |= 0x0100;
  285. y1_tmp = y1 + h - 1;
  286. y2_tmp = y2 + h - 1;
  287. } else {
  288. y1_tmp = y1;
  289. y2_tmp = y2;
  290. }
  291. writemmr(0x2128,direction);
  292. t_outb(ROP_S,0x2127);
  293. writemmr(0x213C,masked_point(y1_tmp,x1_tmp));
  294. writemmr(0x2138,masked_point(y2_tmp,x2_tmp));
  295. writemmr(0x2140,masked_point(h,w));
  296. t_outb(0x01,0x2124);
  297. }
  298. static struct accel_switch accel_xp = {
  299. xp_init_accel,
  300. xp_wait_engine,
  301. xp_fill_rect,
  302. xp_copy_rect,
  303. };
  304. /*
  305. * Image specific acceleration functions
  306. */
  307. static void image_init_accel(int pitch,int bpp)
  308. {
  309. int tmp = 0;
  310. switch (bpp) {
  311. case 8:tmp = 0;break;
  312. case 15:tmp = 5;break;
  313. case 16:tmp = 1;break;
  314. case 24:
  315. case 32:tmp = 2;break;
  316. }
  317. writemmr(0x2120, 0xF0000000);
  318. writemmr(0x2120, 0x40000000|tmp);
  319. writemmr(0x2120, 0x80000000);
  320. writemmr(0x2144, 0x00000000);
  321. writemmr(0x2148, 0x00000000);
  322. writemmr(0x2150, 0x00000000);
  323. writemmr(0x2154, 0x00000000);
  324. writemmr(0x2120, 0x60000000|(pitch<<16) |pitch);
  325. writemmr(0x216C, 0x00000000);
  326. writemmr(0x2170, 0x00000000);
  327. writemmr(0x217C, 0x00000000);
  328. writemmr(0x2120, 0x10000000);
  329. writemmr(0x2130, (2047 << 16) | 2047);
  330. }
  331. static void image_wait_engine(void)
  332. {
  333. while(readmmr(0x2164) & 0xF0000000);
  334. }
  335. static void image_fill_rect(__u32 x, __u32 y, __u32 w, __u32 h, __u32 c, __u32 rop)
  336. {
  337. writemmr(0x2120,0x80000000);
  338. writemmr(0x2120,0x90000000|ROP_S);
  339. writemmr(0x2144,c);
  340. writemmr(DR1,point(x,y));
  341. writemmr(DR2,point(x+w-1,y+h-1));
  342. writemmr(0x2124,0x80000000|3<<22|1<<10|1<<9);
  343. }
  344. static void image_copy_rect(__u32 x1,__u32 y1,__u32 x2,__u32 y2,__u32 w,__u32 h)
  345. {
  346. __u32 s1,s2,d1,d2;
  347. int direction = 2;
  348. s1 = point(x1,y1);
  349. s2 = point(x1+w-1,y1+h-1);
  350. d1 = point(x2,y2);
  351. d2 = point(x2+w-1,y2+h-1);
  352. if ((y1 > y2) || ((y1 == y2) && (x1 >x2)))
  353. direction = 0;
  354. writemmr(0x2120,0x80000000);
  355. writemmr(0x2120,0x90000000|ROP_S);
  356. writemmr(SR1,direction?s2:s1);
  357. writemmr(SR2,direction?s1:s2);
  358. writemmr(DR1,direction?d2:d1);
  359. writemmr(DR2,direction?d1:d2);
  360. writemmr(0x2124,0x80000000|1<<22|1<<10|1<<7|direction);
  361. }
  362. static struct accel_switch accel_image = {
  363. image_init_accel,
  364. image_wait_engine,
  365. image_fill_rect,
  366. image_copy_rect,
  367. };
  368. /*
  369. * Accel functions called by the upper layers
  370. */
  371. #ifdef CONFIG_FB_TRIDENT_ACCEL
  372. static void tridentfb_fillrect(struct fb_info * info, const struct fb_fillrect *fr)
  373. {
  374. int bpp = info->var.bits_per_pixel;
  375. int col = 0;
  376. switch (bpp) {
  377. default:
  378. case 8: col |= fr->color;
  379. col |= col << 8;
  380. col |= col << 16;
  381. break;
  382. case 16: col = ((u32 *)(info->pseudo_palette))[fr->color];
  383. break;
  384. case 32: col = ((u32 *)(info->pseudo_palette))[fr->color];
  385. break;
  386. }
  387. acc->fill_rect(fr->dx, fr->dy, fr->width, fr->height, col, fr->rop);
  388. acc->wait_engine();
  389. }
  390. static void tridentfb_copyarea(struct fb_info *info, const struct fb_copyarea *ca)
  391. {
  392. acc->copy_rect(ca->sx,ca->sy,ca->dx,ca->dy,ca->width,ca->height);
  393. acc->wait_engine();
  394. }
  395. #else /* !CONFIG_FB_TRIDENT_ACCEL */
  396. #define tridentfb_fillrect cfb_fillrect
  397. #define tridentfb_copyarea cfb_copyarea
  398. #endif /* CONFIG_FB_TRIDENT_ACCEL */
  399. /*
  400. * Hardware access functions
  401. */
  402. static inline unsigned char read3X4(int reg)
  403. {
  404. struct tridentfb_par * par = (struct tridentfb_par *)fb_info.par;
  405. writeb(reg, par->io_virt + CRT + 4);
  406. return readb( par->io_virt + CRT + 5);
  407. }
  408. static inline void write3X4(int reg, unsigned char val)
  409. {
  410. struct tridentfb_par * par = (struct tridentfb_par *)fb_info.par;
  411. writeb(reg, par->io_virt + CRT + 4);
  412. writeb(val, par->io_virt + CRT + 5);
  413. }
  414. static inline unsigned char read3C4(int reg)
  415. {
  416. t_outb(reg, 0x3C4);
  417. return t_inb(0x3C5);
  418. }
  419. static inline void write3C4(int reg, unsigned char val)
  420. {
  421. t_outb(reg, 0x3C4);
  422. t_outb(val, 0x3C5);
  423. }
  424. static inline unsigned char read3CE(int reg)
  425. {
  426. t_outb(reg, 0x3CE);
  427. return t_inb(0x3CF);
  428. }
  429. static inline void writeAttr(int reg, unsigned char val)
  430. {
  431. readb(((struct tridentfb_par *)fb_info.par)->io_virt + CRT + 0x0A); //flip-flop to index
  432. t_outb(reg, 0x3C0);
  433. t_outb(val, 0x3C0);
  434. }
  435. static inline void write3CE(int reg, unsigned char val)
  436. {
  437. t_outb(reg, 0x3CE);
  438. t_outb(val, 0x3CF);
  439. }
  440. static inline void enable_mmio(void)
  441. {
  442. /* Goto New Mode */
  443. outb(0x0B, 0x3C4);
  444. inb(0x3C5);
  445. /* Unprotect registers */
  446. outb(NewMode1, 0x3C4);
  447. outb(0x80, 0x3C5);
  448. /* Enable MMIO */
  449. outb(PCIReg, 0x3D4);
  450. outb(inb(0x3D5) | 0x01, 0x3D5);
  451. }
  452. #define crtc_unlock() write3X4(CRTVSyncEnd, read3X4(CRTVSyncEnd) & 0x7F)
  453. /* Return flat panel's maximum x resolution */
  454. static int __init get_nativex(void)
  455. {
  456. int x,y,tmp;
  457. if (nativex)
  458. return nativex;
  459. tmp = (read3CE(VertStretch) >> 4) & 3;
  460. switch (tmp) {
  461. case 0: x = 1280; y = 1024; break;
  462. case 2: x = 1024; y = 768; break;
  463. case 3: x = 800; y = 600; break;
  464. case 4: x = 1400; y = 1050; break;
  465. case 1:
  466. default:x = 640; y = 480; break;
  467. }
  468. output("%dx%d flat panel found\n", x, y);
  469. return x;
  470. }
  471. /* Set pitch */
  472. static void set_lwidth(int width)
  473. {
  474. write3X4(Offset, width & 0xFF);
  475. write3X4(AddColReg, (read3X4(AddColReg) & 0xCF) | ((width & 0x300) >>4));
  476. }
  477. /* For resolutions smaller than FP resolution stretch */
  478. static void screen_stretch(void)
  479. {
  480. if (chip_id != CYBERBLADEXPAi1)
  481. write3CE(BiosReg,0);
  482. else
  483. write3CE(BiosReg,8);
  484. write3CE(VertStretch,(read3CE(VertStretch) & 0x7C) | 1);
  485. write3CE(HorStretch,(read3CE(HorStretch) & 0x7C) | 1);
  486. }
  487. /* For resolutions smaller than FP resolution center */
  488. static void screen_center(void)
  489. {
  490. write3CE(VertStretch,(read3CE(VertStretch) & 0x7C) | 0x80);
  491. write3CE(HorStretch,(read3CE(HorStretch) & 0x7C) | 0x80);
  492. }
  493. /* Address of first shown pixel in display memory */
  494. static void set_screen_start(int base)
  495. {
  496. write3X4(StartAddrLow, base & 0xFF);
  497. write3X4(StartAddrHigh, (base & 0xFF00) >> 8);
  498. write3X4(CRTCModuleTest, (read3X4(CRTCModuleTest) & 0xDF) | ((base & 0x10000) >> 11));
  499. write3X4(CRTHiOrd, (read3X4(CRTHiOrd) & 0xF8) | ((base & 0xE0000) >> 17));
  500. }
  501. /* Use 20.12 fixed-point for NTSC value and frequency calculation */
  502. #define calc_freq(n,m,k) ( ((unsigned long)0xE517 * (n+8) / ((m+2)*(1<<k))) >> 12 )
  503. /* Set dotclock frequency */
  504. static void set_vclk(int freq)
  505. {
  506. int m,n,k;
  507. int f,fi,d,di;
  508. unsigned char lo=0,hi=0;
  509. d = 20;
  510. for(k = 2;k>=0;k--)
  511. for(m = 0;m<63;m++)
  512. for(n = 0;n<128;n++) {
  513. fi = calc_freq(n,m,k);
  514. if ((di = abs(fi - freq)) < d) {
  515. d = di;
  516. f = fi;
  517. lo = n;
  518. hi = (k<<6) | m;
  519. }
  520. }
  521. if (chip3D) {
  522. write3C4(ClockHigh,hi);
  523. write3C4(ClockLow,lo);
  524. } else {
  525. outb(lo,0x43C8);
  526. outb(hi,0x43C9);
  527. }
  528. debug("VCLK = %X %X\n",hi,lo);
  529. }
  530. /* Set number of lines for flat panels*/
  531. static void set_number_of_lines(int lines)
  532. {
  533. int tmp = read3CE(CyberEnhance) & 0x8F;
  534. if (lines > 1024)
  535. tmp |= 0x50;
  536. else if (lines > 768)
  537. tmp |= 0x30;
  538. else if (lines > 600)
  539. tmp |= 0x20;
  540. else if (lines > 480)
  541. tmp |= 0x10;
  542. write3CE(CyberEnhance, tmp);
  543. }
  544. /*
  545. * If we see that FP is active we assume we have one.
  546. * Otherwise we have a CRT display.User can override.
  547. */
  548. static unsigned int __init get_displaytype(void)
  549. {
  550. if (fp)
  551. return DISPLAY_FP;
  552. if (crt || !chipcyber)
  553. return DISPLAY_CRT;
  554. return (read3CE(FPConfig) & 0x10)?DISPLAY_FP:DISPLAY_CRT;
  555. }
  556. /* Try detecting the video memory size */
  557. static unsigned int __init get_memsize(void)
  558. {
  559. unsigned char tmp, tmp2;
  560. unsigned int k;
  561. /* If memory size provided by user */
  562. if (memsize)
  563. k = memsize * Kb;
  564. else
  565. switch (chip_id) {
  566. case CYBER9525DVD: k = 2560 * Kb; break;
  567. default:
  568. tmp = read3X4(SPR) & 0x0F;
  569. switch (tmp) {
  570. case 0x01: k = 512; break;
  571. case 0x02: k = 6 * Mb; break; /* XP */
  572. case 0x03: k = 1 * Mb; break;
  573. case 0x04: k = 8 * Mb; break;
  574. case 0x06: k = 10 * Mb; break; /* XP */
  575. case 0x07: k = 2 * Mb; break;
  576. case 0x08: k = 12 * Mb; break; /* XP */
  577. case 0x0A: k = 14 * Mb; break; /* XP */
  578. case 0x0C: k = 16 * Mb; break; /* XP */
  579. case 0x0E: /* XP */
  580. tmp2 = read3C4(0xC1);
  581. switch (tmp2) {
  582. case 0x00: k = 20 * Mb; break;
  583. case 0x01: k = 24 * Mb; break;
  584. case 0x10: k = 28 * Mb; break;
  585. case 0x11: k = 32 * Mb; break;
  586. default: k = 1 * Mb; break;
  587. }
  588. break;
  589. case 0x0F: k = 4 * Mb; break;
  590. default: k = 1 * Mb;
  591. }
  592. }
  593. k -= memdiff * Kb;
  594. output("framebuffer size = %d Kb\n", k/Kb);
  595. return k;
  596. }
  597. /* See if we can handle the video mode described in var */
  598. static int tridentfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  599. {
  600. int bpp = var->bits_per_pixel;
  601. debug("enter\n");
  602. /* check color depth */
  603. if (bpp == 24 )
  604. bpp = var->bits_per_pixel = 32;
  605. /* check whether resolution fits on panel and in memory*/
  606. if (flatpanel && nativex && var->xres > nativex)
  607. return -EINVAL;
  608. if (var->xres * var->yres_virtual * bpp/8 > info->fix.smem_len)
  609. return -EINVAL;
  610. switch (bpp) {
  611. case 8:
  612. var->red.offset = 0;
  613. var->green.offset = 0;
  614. var->blue.offset = 0;
  615. var->red.length = 6;
  616. var->green.length = 6;
  617. var->blue.length = 6;
  618. break;
  619. case 16:
  620. var->red.offset = 11;
  621. var->green.offset = 5;
  622. var->blue.offset = 0;
  623. var->red.length = 5;
  624. var->green.length = 6;
  625. var->blue.length = 5;
  626. break;
  627. case 32:
  628. var->red.offset = 16;
  629. var->green.offset = 8;
  630. var->blue.offset = 0;
  631. var->red.length = 8;
  632. var->green.length = 8;
  633. var->blue.length = 8;
  634. break;
  635. default:
  636. return -EINVAL;
  637. }
  638. debug("exit\n");
  639. return 0;
  640. }
  641. /* Pan the display */
  642. static int tridentfb_pan_display(struct fb_var_screeninfo *var,
  643. struct fb_info *info)
  644. {
  645. unsigned int offset;
  646. debug("enter\n");
  647. offset = (var->xoffset + (var->yoffset * var->xres))
  648. * var->bits_per_pixel/32;
  649. info->var.xoffset = var->xoffset;
  650. info->var.yoffset = var->yoffset;
  651. set_screen_start(offset);
  652. debug("exit\n");
  653. return 0;
  654. }
  655. #define shadowmode_on() write3CE(CyberControl,read3CE(CyberControl) | 0x81)
  656. #define shadowmode_off() write3CE(CyberControl,read3CE(CyberControl) & 0x7E)
  657. /* Set the hardware to the requested video mode */
  658. static int tridentfb_set_par(struct fb_info *info)
  659. {
  660. struct tridentfb_par * par = (struct tridentfb_par *)(info->par);
  661. u32 htotal,hdispend,hsyncstart,hsyncend,hblankstart,hblankend,
  662. vtotal,vdispend,vsyncstart,vsyncend,vblankstart,vblankend;
  663. struct fb_var_screeninfo *var = &info->var;
  664. int bpp = var->bits_per_pixel;
  665. unsigned char tmp;
  666. debug("enter\n");
  667. htotal = (var->xres + var->left_margin + var->right_margin + var->hsync_len)/8 - 10;
  668. hdispend = var->xres/8 - 1;
  669. hsyncstart = (var->xres + var->right_margin)/8;
  670. hsyncend = var->hsync_len/8;
  671. hblankstart = hdispend + 1;
  672. hblankend = htotal + 5;
  673. vtotal = var->yres + var->upper_margin + var->lower_margin + var->vsync_len - 2;
  674. vdispend = var->yres - 1;
  675. vsyncstart = var->yres + var->lower_margin;
  676. vsyncend = var->vsync_len;
  677. vblankstart = var->yres;
  678. vblankend = vtotal + 2;
  679. enable_mmio();
  680. crtc_unlock();
  681. write3CE(CyberControl,8);
  682. if (flatpanel && var->xres < nativex) {
  683. /*
  684. * on flat panels with native size larger
  685. * than requested resolution decide whether
  686. * we stretch or center
  687. */
  688. t_outb(0xEB,0x3C2);
  689. shadowmode_on();
  690. if (center)
  691. screen_center();
  692. else if (stretch)
  693. screen_stretch();
  694. } else {
  695. t_outb(0x2B,0x3C2);
  696. write3CE(CyberControl,8);
  697. }
  698. /* vertical timing values */
  699. write3X4(CRTVTotal, vtotal & 0xFF);
  700. write3X4(CRTVDispEnd, vdispend & 0xFF);
  701. write3X4(CRTVSyncStart, vsyncstart & 0xFF);
  702. write3X4(CRTVSyncEnd, (vsyncend & 0x0F));
  703. write3X4(CRTVBlankStart, vblankstart & 0xFF);
  704. write3X4(CRTVBlankEnd, 0/*p->vblankend & 0xFF*/);
  705. /* horizontal timing values */
  706. write3X4(CRTHTotal, htotal & 0xFF);
  707. write3X4(CRTHDispEnd, hdispend & 0xFF);
  708. write3X4(CRTHSyncStart, hsyncstart & 0xFF);
  709. write3X4(CRTHSyncEnd, (hsyncend & 0x1F) | ((hblankend & 0x20)<<2));
  710. write3X4(CRTHBlankStart, hblankstart & 0xFF);
  711. write3X4(CRTHBlankEnd, 0/*(p->hblankend & 0x1F)*/);
  712. /* higher bits of vertical timing values */
  713. tmp = 0x10;
  714. if (vtotal & 0x100) tmp |= 0x01;
  715. if (vdispend & 0x100) tmp |= 0x02;
  716. if (vsyncstart & 0x100) tmp |= 0x04;
  717. if (vblankstart & 0x100) tmp |= 0x08;
  718. if (vtotal & 0x200) tmp |= 0x20;
  719. if (vdispend & 0x200) tmp |= 0x40;
  720. if (vsyncstart & 0x200) tmp |= 0x80;
  721. write3X4(CRTOverflow, tmp);
  722. tmp = read3X4(CRTHiOrd) | 0x08; //line compare bit 10
  723. if (vtotal & 0x400) tmp |= 0x80;
  724. if (vblankstart & 0x400) tmp |= 0x40;
  725. if (vsyncstart & 0x400) tmp |= 0x20;
  726. if (vdispend & 0x400) tmp |= 0x10;
  727. write3X4(CRTHiOrd, tmp);
  728. tmp = 0;
  729. if (htotal & 0x800) tmp |= 0x800 >> 11;
  730. if (hblankstart & 0x800) tmp |= 0x800 >> 7;
  731. write3X4(HorizOverflow, tmp);
  732. tmp = 0x40;
  733. if (vblankstart & 0x200) tmp |= 0x20;
  734. //FIXME if (info->var.vmode & FB_VMODE_DOUBLE) tmp |= 0x80; //double scan for 200 line modes
  735. write3X4(CRTMaxScanLine, tmp);
  736. write3X4(CRTLineCompare,0xFF);
  737. write3X4(CRTPRowScan,0);
  738. write3X4(CRTModeControl,0xC3);
  739. write3X4(LinearAddReg,0x20); //enable linear addressing
  740. tmp = (info->var.vmode & FB_VMODE_INTERLACED) ? 0x84:0x80;
  741. write3X4(CRTCModuleTest,tmp); //enable access extended memory
  742. write3X4(GraphEngReg, 0x80); //enable GE for text acceleration
  743. #ifdef CONFIG_FB_TRIDENT_ACCEL
  744. acc->init_accel(info->var.xres,bpp);
  745. #endif
  746. switch (bpp) {
  747. case 8: tmp = 0x00; break;
  748. case 16: tmp = 0x05; break;
  749. case 24: tmp = 0x29; break;
  750. case 32: tmp = 0x09;
  751. }
  752. write3X4(PixelBusReg, tmp);
  753. tmp = 0x10;
  754. if (chipcyber)
  755. tmp |= 0x20;
  756. write3X4(DRAMControl, tmp); //both IO,linear enable
  757. write3X4(InterfaceSel, read3X4(InterfaceSel) | 0x40);
  758. write3X4(Performance,0x92);
  759. write3X4(PCIReg,0x07); //MMIO & PCI read and write burst enable
  760. /* convert from picoseconds to MHz */
  761. par->vclk = 1000000/info->var.pixclock;
  762. if (bpp == 32)
  763. par->vclk *=2;
  764. set_vclk(par->vclk);
  765. write3C4(0,3);
  766. write3C4(1,1); //set char clock 8 dots wide
  767. write3C4(2,0x0F); //enable 4 maps because needed in chain4 mode
  768. write3C4(3,0);
  769. write3C4(4,0x0E); //memory mode enable bitmaps ??
  770. write3CE(MiscExtFunc,(bpp==32)?0x1A:0x12); //divide clock by 2 if 32bpp
  771. //chain4 mode display and CPU path
  772. write3CE(0x5,0x40); //no CGA compat,allow 256 col
  773. write3CE(0x6,0x05); //graphics mode
  774. write3CE(0x7,0x0F); //planes?
  775. if (chip_id == CYBERBLADEXPAi1) {
  776. /* This fixes snow-effect in 32 bpp */
  777. write3X4(CRTHSyncStart,0x84);
  778. }
  779. writeAttr(0x10,0x41); //graphics mode and support 256 color modes
  780. writeAttr(0x12,0x0F); //planes
  781. writeAttr(0x13,0); //horizontal pel panning
  782. //colors
  783. for(tmp = 0;tmp < 0x10;tmp++)
  784. writeAttr(tmp,tmp);
  785. readb(par->io_virt + CRT + 0x0A); //flip-flop to index
  786. t_outb(0x20, 0x3C0); //enable attr
  787. switch (bpp) {
  788. case 8: tmp = 0;break; //256 colors
  789. case 15: tmp = 0x10;break;
  790. case 16: tmp = 0x30;break; //hicolor
  791. case 24: //truecolor
  792. case 32: tmp = 0xD0;break;
  793. }
  794. t_inb(0x3C8);
  795. t_inb(0x3C6);
  796. t_inb(0x3C6);
  797. t_inb(0x3C6);
  798. t_inb(0x3C6);
  799. t_outb(tmp,0x3C6);
  800. t_inb(0x3C8);
  801. if (flatpanel)
  802. set_number_of_lines(info->var.yres);
  803. set_lwidth(info->var.xres * bpp/(4*16));
  804. info->fix.visual = (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  805. info->fix.line_length = info->var.xres * (bpp >> 3);
  806. info->cmap.len = (bpp == 8) ? 256: 16;
  807. debug("exit\n");
  808. return 0;
  809. }
  810. /* Set one color register */
  811. static int tridentfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  812. unsigned blue, unsigned transp,
  813. struct fb_info *info)
  814. {
  815. int bpp = info->var.bits_per_pixel;
  816. if (regno >= info->cmap.len)
  817. return 1;
  818. if (bpp==8) {
  819. t_outb(0xFF,0x3C6);
  820. t_outb(regno,0x3C8);
  821. t_outb(red>>10,0x3C9);
  822. t_outb(green>>10,0x3C9);
  823. t_outb(blue>>10,0x3C9);
  824. } else if (bpp == 16) { /* RGB 565 */
  825. u32 col;
  826. col = (red & 0xF800) | ((green & 0xFC00) >> 5) |
  827. ((blue & 0xF800) >> 11);
  828. col |= col << 16;
  829. ((u32 *)(info->pseudo_palette))[regno] = col;
  830. } else if (bpp == 32) /* ARGB 8888 */
  831. ((u32*)info->pseudo_palette)[regno] =
  832. ((transp & 0xFF00) <<16) |
  833. ((red & 0xFF00) << 8) |
  834. ((green & 0xFF00)) |
  835. ((blue & 0xFF00)>>8);
  836. // debug("exit\n");
  837. return 0;
  838. }
  839. /* Try blanking the screen.For flat panels it does nothing */
  840. static int tridentfb_blank(int blank_mode, struct fb_info *info)
  841. {
  842. unsigned char PMCont,DPMSCont;
  843. debug("enter\n");
  844. if (flatpanel)
  845. return 0;
  846. t_outb(0x04,0x83C8); /* Read DPMS Control */
  847. PMCont = t_inb(0x83C6) & 0xFC;
  848. DPMSCont = read3CE(PowerStatus) & 0xFC;
  849. switch (blank_mode)
  850. {
  851. case FB_BLANK_UNBLANK:
  852. /* Screen: On, HSync: On, VSync: On */
  853. case FB_BLANK_NORMAL:
  854. /* Screen: Off, HSync: On, VSync: On */
  855. PMCont |= 0x03;
  856. DPMSCont |= 0x00;
  857. break;
  858. case FB_BLANK_HSYNC_SUSPEND:
  859. /* Screen: Off, HSync: Off, VSync: On */
  860. PMCont |= 0x02;
  861. DPMSCont |= 0x01;
  862. break;
  863. case FB_BLANK_VSYNC_SUSPEND:
  864. /* Screen: Off, HSync: On, VSync: Off */
  865. PMCont |= 0x02;
  866. DPMSCont |= 0x02;
  867. break;
  868. case FB_BLANK_POWERDOWN:
  869. /* Screen: Off, HSync: Off, VSync: Off */
  870. PMCont |= 0x00;
  871. DPMSCont |= 0x03;
  872. break;
  873. }
  874. write3CE(PowerStatus,DPMSCont);
  875. t_outb(4,0x83C8);
  876. t_outb(PMCont,0x83C6);
  877. debug("exit\n");
  878. /* let fbcon do a softblank for us */
  879. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  880. }
  881. static int __devinit trident_pci_probe(struct pci_dev * dev, const struct pci_device_id * id)
  882. {
  883. int err;
  884. unsigned char revision;
  885. err = pci_enable_device(dev);
  886. if (err)
  887. return err;
  888. chip_id = id->device;
  889. if(chip_id == CYBERBLADEi1)
  890. output("*** Please do use cyblafb, Cyberblade/i1 support "
  891. "will soon be removed from tridentfb!\n");
  892. /* If PCI id is 0x9660 then further detect chip type */
  893. if (chip_id == TGUI9660) {
  894. outb(RevisionID,0x3C4);
  895. revision = inb(0x3C5);
  896. switch (revision) {
  897. case 0x22:
  898. case 0x23: chip_id = CYBER9397;break;
  899. case 0x2A: chip_id = CYBER9397DVD;break;
  900. case 0x30:
  901. case 0x33:
  902. case 0x34:
  903. case 0x35:
  904. case 0x38:
  905. case 0x3A:
  906. case 0xB3: chip_id = CYBER9385;break;
  907. case 0x40 ... 0x43: chip_id = CYBER9382;break;
  908. case 0x4A: chip_id = CYBER9388;break;
  909. default:break;
  910. }
  911. }
  912. chip3D = is3Dchip(chip_id);
  913. chipcyber = iscyber(chip_id);
  914. if (is_xp(chip_id)) {
  915. acc = &accel_xp;
  916. } else
  917. if (is_blade(chip_id)) {
  918. acc = &accel_blade;
  919. } else {
  920. acc = &accel_image;
  921. }
  922. /* acceleration is on by default for 3D chips */
  923. defaultaccel = chip3D && !noaccel;
  924. fb_info.par = &default_par;
  925. /* setup MMIO region */
  926. tridentfb_fix.mmio_start = pci_resource_start(dev,1);
  927. tridentfb_fix.mmio_len = chip3D ? 0x20000:0x10000;
  928. if (!request_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len, "tridentfb")) {
  929. debug("request_region failed!\n");
  930. return -1;
  931. }
  932. default_par.io_virt = ioremap_nocache(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  933. if (!default_par.io_virt) {
  934. release_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  935. debug("ioremap failed\n");
  936. return -1;
  937. }
  938. enable_mmio();
  939. /* setup framebuffer memory */
  940. tridentfb_fix.smem_start = pci_resource_start(dev,0);
  941. tridentfb_fix.smem_len = get_memsize();
  942. if (!request_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len, "tridentfb")) {
  943. debug("request_mem_region failed!\n");
  944. return -1;
  945. }
  946. fb_info.screen_base = ioremap_nocache(tridentfb_fix.smem_start,
  947. tridentfb_fix.smem_len);
  948. if (!fb_info.screen_base) {
  949. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  950. debug("ioremap failed\n");
  951. return -1;
  952. }
  953. output("%s board found\n", pci_name(dev));
  954. #if 0
  955. output("Trident board found : mem = %X,io = %X, mem_v = %X, io_v = %X\n",
  956. tridentfb_fix.smem_start, tridentfb_fix.mmio_start, fb_info.screen_base, default_par.io_virt);
  957. #endif
  958. displaytype = get_displaytype();
  959. if(flatpanel)
  960. nativex = get_nativex();
  961. fb_info.fix = tridentfb_fix;
  962. fb_info.fbops = &tridentfb_ops;
  963. fb_info.flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  964. #ifdef CONFIG_FB_TRIDENT_ACCEL
  965. fb_info.flags |= FBINFO_HWACCEL_COPYAREA | FBINFO_HWACCEL_FILLRECT;
  966. #endif
  967. fb_info.pseudo_palette = pseudo_pal;
  968. if (!fb_find_mode(&default_var,&fb_info,mode,NULL,0,NULL,bpp))
  969. return -EINVAL;
  970. fb_alloc_cmap(&fb_info.cmap,256,0);
  971. if (defaultaccel && acc)
  972. default_var.accel_flags |= FB_ACCELF_TEXT;
  973. else
  974. default_var.accel_flags &= ~FB_ACCELF_TEXT;
  975. default_var.activate |= FB_ACTIVATE_NOW;
  976. fb_info.var = default_var;
  977. fb_info.device = &dev->dev;
  978. if (register_framebuffer(&fb_info) < 0) {
  979. printk(KERN_ERR "tridentfb: could not register Trident framebuffer\n");
  980. return -EINVAL;
  981. }
  982. output("fb%d: %s frame buffer device %dx%d-%dbpp\n",
  983. fb_info.node, fb_info.fix.id,default_var.xres,
  984. default_var.yres,default_var.bits_per_pixel);
  985. return 0;
  986. }
  987. static void __devexit trident_pci_remove(struct pci_dev * dev)
  988. {
  989. struct tridentfb_par *par = (struct tridentfb_par*)fb_info.par;
  990. unregister_framebuffer(&fb_info);
  991. iounmap(par->io_virt);
  992. iounmap(fb_info.screen_base);
  993. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  994. release_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  995. }
  996. /* List of boards that we are trying to support */
  997. static struct pci_device_id trident_devices[] = {
  998. {PCI_VENDOR_ID_TRIDENT, BLADE3D, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  999. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1000. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7D, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1001. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1002. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1D, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1003. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1004. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1D, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1005. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEE4, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1006. {PCI_VENDOR_ID_TRIDENT, TGUI9660, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1007. {PCI_VENDOR_ID_TRIDENT, IMAGE975, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1008. {PCI_VENDOR_ID_TRIDENT, IMAGE985, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1009. {PCI_VENDOR_ID_TRIDENT, CYBER9320, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1010. {PCI_VENDOR_ID_TRIDENT, CYBER9388, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1011. {PCI_VENDOR_ID_TRIDENT, CYBER9520, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1012. {PCI_VENDOR_ID_TRIDENT, CYBER9525DVD, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1013. {PCI_VENDOR_ID_TRIDENT, CYBER9397, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1014. {PCI_VENDOR_ID_TRIDENT, CYBER9397DVD, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1015. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPAi1, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1016. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm8, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1017. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm16, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1018. {0,}
  1019. };
  1020. MODULE_DEVICE_TABLE(pci,trident_devices);
  1021. static struct pci_driver tridentfb_pci_driver = {
  1022. .name = "tridentfb",
  1023. .id_table = trident_devices,
  1024. .probe = trident_pci_probe,
  1025. .remove = __devexit_p(trident_pci_remove)
  1026. };
  1027. /*
  1028. * Parse user specified options (`video=trident:')
  1029. * example:
  1030. * video=trident:800x600,bpp=16,noaccel
  1031. */
  1032. #ifndef MODULE
  1033. static int tridentfb_setup(char *options)
  1034. {
  1035. char * opt;
  1036. if (!options || !*options)
  1037. return 0;
  1038. while((opt = strsep(&options,",")) != NULL ) {
  1039. if (!*opt) continue;
  1040. if (!strncmp(opt,"noaccel",7))
  1041. noaccel = 1;
  1042. else if (!strncmp(opt,"fp",2))
  1043. displaytype = DISPLAY_FP;
  1044. else if (!strncmp(opt,"crt",3))
  1045. displaytype = DISPLAY_CRT;
  1046. else if (!strncmp(opt,"bpp=",4))
  1047. bpp = simple_strtoul(opt+4,NULL,0);
  1048. else if (!strncmp(opt,"center",6))
  1049. center = 1;
  1050. else if (!strncmp(opt,"stretch",7))
  1051. stretch = 1;
  1052. else if (!strncmp(opt,"memsize=",8))
  1053. memsize = simple_strtoul(opt+8,NULL,0);
  1054. else if (!strncmp(opt,"memdiff=",8))
  1055. memdiff = simple_strtoul(opt+8,NULL,0);
  1056. else if (!strncmp(opt,"nativex=",8))
  1057. nativex = simple_strtoul(opt+8,NULL,0);
  1058. else
  1059. mode = opt;
  1060. }
  1061. return 0;
  1062. }
  1063. #endif
  1064. static int __init tridentfb_init(void)
  1065. {
  1066. #ifndef MODULE
  1067. char *option = NULL;
  1068. if (fb_get_options("tridentfb", &option))
  1069. return -ENODEV;
  1070. tridentfb_setup(option);
  1071. #endif
  1072. output("Trident framebuffer %s initializing\n", VERSION);
  1073. return pci_register_driver(&tridentfb_pci_driver);
  1074. }
  1075. static void __exit tridentfb_exit(void)
  1076. {
  1077. pci_unregister_driver(&tridentfb_pci_driver);
  1078. }
  1079. static struct fb_ops tridentfb_ops = {
  1080. .owner = THIS_MODULE,
  1081. .fb_setcolreg = tridentfb_setcolreg,
  1082. .fb_pan_display = tridentfb_pan_display,
  1083. .fb_blank = tridentfb_blank,
  1084. .fb_check_var = tridentfb_check_var,
  1085. .fb_set_par = tridentfb_set_par,
  1086. .fb_fillrect = tridentfb_fillrect,
  1087. .fb_copyarea= tridentfb_copyarea,
  1088. .fb_imageblit = cfb_imageblit,
  1089. };
  1090. module_init(tridentfb_init);
  1091. module_exit(tridentfb_exit);
  1092. MODULE_AUTHOR("Jani Monoses <jani@iv.ro>");
  1093. MODULE_DESCRIPTION("Framebuffer driver for Trident cards");
  1094. MODULE_LICENSE("GPL");