8250_pci.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381
  1. /*
  2. * linux/drivers/char/8250_pci.c
  3. *
  4. * Probe module for 8250/16550-type PCI serial ports.
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright (C) 2001 Russell King, All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. *
  14. * $Id: 8250_pci.c,v 1.28 2002/11/02 11:14:18 rmk Exp $
  15. */
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/pci.h>
  19. #include <linux/sched.h>
  20. #include <linux/string.h>
  21. #include <linux/kernel.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/tty.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/8250_pci.h>
  27. #include <linux/bitops.h>
  28. #include <asm/byteorder.h>
  29. #include <asm/io.h>
  30. #include "8250.h"
  31. #undef SERIAL_DEBUG_PCI
  32. /*
  33. * init function returns:
  34. * > 0 - number of ports
  35. * = 0 - use board->num_ports
  36. * < 0 - error
  37. */
  38. struct pci_serial_quirk {
  39. u32 vendor;
  40. u32 device;
  41. u32 subvendor;
  42. u32 subdevice;
  43. int (*init)(struct pci_dev *dev);
  44. int (*setup)(struct serial_private *, struct pciserial_board *,
  45. struct uart_port *, int);
  46. void (*exit)(struct pci_dev *dev);
  47. };
  48. #define PCI_NUM_BAR_RESOURCES 6
  49. struct serial_private {
  50. struct pci_dev *dev;
  51. unsigned int nr;
  52. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  53. struct pci_serial_quirk *quirk;
  54. int line[0];
  55. };
  56. static void moan_device(const char *str, struct pci_dev *dev)
  57. {
  58. printk(KERN_WARNING "%s: %s\n"
  59. KERN_WARNING "Please send the output of lspci -vv, this\n"
  60. KERN_WARNING "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  61. KERN_WARNING "manufacturer and name of serial board or\n"
  62. KERN_WARNING "modem board to rmk+serial@arm.linux.org.uk.\n",
  63. pci_name(dev), str, dev->vendor, dev->device,
  64. dev->subsystem_vendor, dev->subsystem_device);
  65. }
  66. static int
  67. setup_port(struct serial_private *priv, struct uart_port *port,
  68. int bar, int offset, int regshift)
  69. {
  70. struct pci_dev *dev = priv->dev;
  71. unsigned long base, len;
  72. if (bar >= PCI_NUM_BAR_RESOURCES)
  73. return -EINVAL;
  74. base = pci_resource_start(dev, bar);
  75. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  76. len = pci_resource_len(dev, bar);
  77. if (!priv->remapped_bar[bar])
  78. priv->remapped_bar[bar] = ioremap(base, len);
  79. if (!priv->remapped_bar[bar])
  80. return -ENOMEM;
  81. port->iotype = UPIO_MEM;
  82. port->iobase = 0;
  83. port->mapbase = base + offset;
  84. port->membase = priv->remapped_bar[bar] + offset;
  85. port->regshift = regshift;
  86. } else {
  87. port->iotype = UPIO_PORT;
  88. port->iobase = base + offset;
  89. port->mapbase = 0;
  90. port->membase = NULL;
  91. port->regshift = 0;
  92. }
  93. return 0;
  94. }
  95. /*
  96. * AFAVLAB uses a different mixture of BARs and offsets
  97. * Not that ugly ;) -- HW
  98. */
  99. static int
  100. afavlab_setup(struct serial_private *priv, struct pciserial_board *board,
  101. struct uart_port *port, int idx)
  102. {
  103. unsigned int bar, offset = board->first_offset;
  104. bar = FL_GET_BASE(board->flags);
  105. if (idx < 4)
  106. bar += idx;
  107. else {
  108. bar = 4;
  109. offset += (idx - 4) * board->uart_offset;
  110. }
  111. return setup_port(priv, port, bar, offset, board->reg_shift);
  112. }
  113. /*
  114. * HP's Remote Management Console. The Diva chip came in several
  115. * different versions. N-class, L2000 and A500 have two Diva chips, each
  116. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  117. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  118. * one Diva chip, but it has been expanded to 5 UARTs.
  119. */
  120. static int __devinit pci_hp_diva_init(struct pci_dev *dev)
  121. {
  122. int rc = 0;
  123. switch (dev->subsystem_device) {
  124. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  125. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  126. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  127. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  128. rc = 3;
  129. break;
  130. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  131. rc = 2;
  132. break;
  133. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  134. rc = 4;
  135. break;
  136. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  137. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  138. rc = 1;
  139. break;
  140. }
  141. return rc;
  142. }
  143. /*
  144. * HP's Diva chip puts the 4th/5th serial port further out, and
  145. * some serial ports are supposed to be hidden on certain models.
  146. */
  147. static int
  148. pci_hp_diva_setup(struct serial_private *priv, struct pciserial_board *board,
  149. struct uart_port *port, int idx)
  150. {
  151. unsigned int offset = board->first_offset;
  152. unsigned int bar = FL_GET_BASE(board->flags);
  153. switch (priv->dev->subsystem_device) {
  154. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  155. if (idx == 3)
  156. idx++;
  157. break;
  158. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  159. if (idx > 0)
  160. idx++;
  161. if (idx > 2)
  162. idx++;
  163. break;
  164. }
  165. if (idx > 2)
  166. offset = 0x18;
  167. offset += idx * board->uart_offset;
  168. return setup_port(priv, port, bar, offset, board->reg_shift);
  169. }
  170. /*
  171. * Added for EKF Intel i960 serial boards
  172. */
  173. static int __devinit pci_inteli960ni_init(struct pci_dev *dev)
  174. {
  175. unsigned long oldval;
  176. if (!(dev->subsystem_device & 0x1000))
  177. return -ENODEV;
  178. /* is firmware started? */
  179. pci_read_config_dword(dev, 0x44, (void*) &oldval);
  180. if (oldval == 0x00001000L) { /* RESET value */
  181. printk(KERN_DEBUG "Local i960 firmware missing");
  182. return -ENODEV;
  183. }
  184. return 0;
  185. }
  186. /*
  187. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  188. * that the card interrupt be explicitly enabled or disabled. This
  189. * seems to be mainly needed on card using the PLX which also use I/O
  190. * mapped memory.
  191. */
  192. static int __devinit pci_plx9050_init(struct pci_dev *dev)
  193. {
  194. u8 irq_config;
  195. void __iomem *p;
  196. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  197. moan_device("no memory in bar 0", dev);
  198. return 0;
  199. }
  200. irq_config = 0x41;
  201. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  202. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS) {
  203. irq_config = 0x43;
  204. }
  205. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  206. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS)) {
  207. /*
  208. * As the megawolf cards have the int pins active
  209. * high, and have 2 UART chips, both ints must be
  210. * enabled on the 9050. Also, the UARTS are set in
  211. * 16450 mode by default, so we have to enable the
  212. * 16C950 'enhanced' mode so that we can use the
  213. * deep FIFOs
  214. */
  215. irq_config = 0x5b;
  216. }
  217. /*
  218. * enable/disable interrupts
  219. */
  220. p = ioremap(pci_resource_start(dev, 0), 0x80);
  221. if (p == NULL)
  222. return -ENOMEM;
  223. writel(irq_config, p + 0x4c);
  224. /*
  225. * Read the register back to ensure that it took effect.
  226. */
  227. readl(p + 0x4c);
  228. iounmap(p);
  229. return 0;
  230. }
  231. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  232. {
  233. u8 __iomem *p;
  234. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  235. return;
  236. /*
  237. * disable interrupts
  238. */
  239. p = ioremap(pci_resource_start(dev, 0), 0x80);
  240. if (p != NULL) {
  241. writel(0, p + 0x4c);
  242. /*
  243. * Read the register back to ensure that it took effect.
  244. */
  245. readl(p + 0x4c);
  246. iounmap(p);
  247. }
  248. }
  249. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  250. static int
  251. sbs_setup(struct serial_private *priv, struct pciserial_board *board,
  252. struct uart_port *port, int idx)
  253. {
  254. unsigned int bar, offset = board->first_offset;
  255. bar = 0;
  256. if (idx < 4) {
  257. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  258. offset += idx * board->uart_offset;
  259. } else if (idx < 8) {
  260. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  261. offset += idx * board->uart_offset + 0xC00;
  262. } else /* we have only 8 ports on PMC-OCTALPRO */
  263. return 1;
  264. return setup_port(priv, port, bar, offset, board->reg_shift);
  265. }
  266. /*
  267. * This does initialization for PMC OCTALPRO cards:
  268. * maps the device memory, resets the UARTs (needed, bc
  269. * if the module is removed and inserted again, the card
  270. * is in the sleep mode) and enables global interrupt.
  271. */
  272. /* global control register offset for SBS PMC-OctalPro */
  273. #define OCT_REG_CR_OFF 0x500
  274. static int __devinit sbs_init(struct pci_dev *dev)
  275. {
  276. u8 __iomem *p;
  277. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  278. if (p == NULL)
  279. return -ENOMEM;
  280. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  281. writeb(0x10,p + OCT_REG_CR_OFF);
  282. udelay(50);
  283. writeb(0x0,p + OCT_REG_CR_OFF);
  284. /* Set bit-2 (INTENABLE) of Control Register */
  285. writeb(0x4, p + OCT_REG_CR_OFF);
  286. iounmap(p);
  287. return 0;
  288. }
  289. /*
  290. * Disables the global interrupt of PMC-OctalPro
  291. */
  292. static void __devexit sbs_exit(struct pci_dev *dev)
  293. {
  294. u8 __iomem *p;
  295. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  296. if (p != NULL) {
  297. writeb(0, p + OCT_REG_CR_OFF);
  298. }
  299. iounmap(p);
  300. }
  301. /*
  302. * SIIG serial cards have an PCI interface chip which also controls
  303. * the UART clocking frequency. Each UART can be clocked independently
  304. * (except cards equiped with 4 UARTs) and initial clocking settings
  305. * are stored in the EEPROM chip. It can cause problems because this
  306. * version of serial driver doesn't support differently clocked UART's
  307. * on single PCI card. To prevent this, initialization functions set
  308. * high frequency clocking for all UART's on given card. It is safe (I
  309. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  310. * with other OSes (like M$ DOS).
  311. *
  312. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  313. *
  314. * There is two family of SIIG serial cards with different PCI
  315. * interface chip and different configuration methods:
  316. * - 10x cards have control registers in IO and/or memory space;
  317. * - 20x cards have control registers in standard PCI configuration space.
  318. *
  319. * Note: all 10x cards have PCI device ids 0x10..
  320. * all 20x cards have PCI device ids 0x20..
  321. *
  322. * There are also Quartet Serial cards which use Oxford Semiconductor
  323. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  324. *
  325. * Note: some SIIG cards are probed by the parport_serial object.
  326. */
  327. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  328. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  329. static int pci_siig10x_init(struct pci_dev *dev)
  330. {
  331. u16 data;
  332. void __iomem *p;
  333. switch (dev->device & 0xfff8) {
  334. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  335. data = 0xffdf;
  336. break;
  337. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  338. data = 0xf7ff;
  339. break;
  340. default: /* 1S1P, 4S */
  341. data = 0xfffb;
  342. break;
  343. }
  344. p = ioremap(pci_resource_start(dev, 0), 0x80);
  345. if (p == NULL)
  346. return -ENOMEM;
  347. writew(readw(p + 0x28) & data, p + 0x28);
  348. readw(p + 0x28);
  349. iounmap(p);
  350. return 0;
  351. }
  352. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  353. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  354. static int pci_siig20x_init(struct pci_dev *dev)
  355. {
  356. u8 data;
  357. /* Change clock frequency for the first UART. */
  358. pci_read_config_byte(dev, 0x6f, &data);
  359. pci_write_config_byte(dev, 0x6f, data & 0xef);
  360. /* If this card has 2 UART, we have to do the same with second UART. */
  361. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  362. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  363. pci_read_config_byte(dev, 0x73, &data);
  364. pci_write_config_byte(dev, 0x73, data & 0xef);
  365. }
  366. return 0;
  367. }
  368. static int pci_siig_init(struct pci_dev *dev)
  369. {
  370. unsigned int type = dev->device & 0xff00;
  371. if (type == 0x1000)
  372. return pci_siig10x_init(dev);
  373. else if (type == 0x2000)
  374. return pci_siig20x_init(dev);
  375. moan_device("Unknown SIIG card", dev);
  376. return -ENODEV;
  377. }
  378. static int pci_siig_setup(struct serial_private *priv,
  379. struct pciserial_board *board,
  380. struct uart_port *port, int idx)
  381. {
  382. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  383. if (idx > 3) {
  384. bar = 4;
  385. offset = (idx - 4) * 8;
  386. }
  387. return setup_port(priv, port, bar, offset, 0);
  388. }
  389. /*
  390. * Timedia has an explosion of boards, and to avoid the PCI table from
  391. * growing *huge*, we use this function to collapse some 70 entries
  392. * in the PCI table into one, for sanity's and compactness's sake.
  393. */
  394. static unsigned short timedia_single_port[] = {
  395. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  396. };
  397. static unsigned short timedia_dual_port[] = {
  398. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  399. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  400. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  401. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  402. 0xD079, 0
  403. };
  404. static unsigned short timedia_quad_port[] = {
  405. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  406. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  407. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  408. 0xB157, 0
  409. };
  410. static unsigned short timedia_eight_port[] = {
  411. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  412. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  413. };
  414. static const struct timedia_struct {
  415. int num;
  416. unsigned short *ids;
  417. } timedia_data[] = {
  418. { 1, timedia_single_port },
  419. { 2, timedia_dual_port },
  420. { 4, timedia_quad_port },
  421. { 8, timedia_eight_port },
  422. { 0, NULL }
  423. };
  424. static int __devinit pci_timedia_init(struct pci_dev *dev)
  425. {
  426. unsigned short *ids;
  427. int i, j;
  428. for (i = 0; timedia_data[i].num; i++) {
  429. ids = timedia_data[i].ids;
  430. for (j = 0; ids[j]; j++)
  431. if (dev->subsystem_device == ids[j])
  432. return timedia_data[i].num;
  433. }
  434. return 0;
  435. }
  436. /*
  437. * Timedia/SUNIX uses a mixture of BARs and offsets
  438. * Ugh, this is ugly as all hell --- TYT
  439. */
  440. static int
  441. pci_timedia_setup(struct serial_private *priv, struct pciserial_board *board,
  442. struct uart_port *port, int idx)
  443. {
  444. unsigned int bar = 0, offset = board->first_offset;
  445. switch (idx) {
  446. case 0:
  447. bar = 0;
  448. break;
  449. case 1:
  450. offset = board->uart_offset;
  451. bar = 0;
  452. break;
  453. case 2:
  454. bar = 1;
  455. break;
  456. case 3:
  457. offset = board->uart_offset;
  458. /* FALLTHROUGH */
  459. case 4: /* BAR 2 */
  460. case 5: /* BAR 3 */
  461. case 6: /* BAR 4 */
  462. case 7: /* BAR 5 */
  463. bar = idx - 2;
  464. }
  465. return setup_port(priv, port, bar, offset, board->reg_shift);
  466. }
  467. /*
  468. * Some Titan cards are also a little weird
  469. */
  470. static int
  471. titan_400l_800l_setup(struct serial_private *priv,
  472. struct pciserial_board *board,
  473. struct uart_port *port, int idx)
  474. {
  475. unsigned int bar, offset = board->first_offset;
  476. switch (idx) {
  477. case 0:
  478. bar = 1;
  479. break;
  480. case 1:
  481. bar = 2;
  482. break;
  483. default:
  484. bar = 4;
  485. offset = (idx - 2) * board->uart_offset;
  486. }
  487. return setup_port(priv, port, bar, offset, board->reg_shift);
  488. }
  489. static int __devinit pci_xircom_init(struct pci_dev *dev)
  490. {
  491. msleep(100);
  492. return 0;
  493. }
  494. static int __devinit pci_netmos_init(struct pci_dev *dev)
  495. {
  496. /* subdevice 0x00PS means <P> parallel, <S> serial */
  497. unsigned int num_serial = dev->subsystem_device & 0xf;
  498. if (num_serial == 0)
  499. return -ENODEV;
  500. return num_serial;
  501. }
  502. static int
  503. pci_default_setup(struct serial_private *priv, struct pciserial_board *board,
  504. struct uart_port *port, int idx)
  505. {
  506. unsigned int bar, offset = board->first_offset, maxnr;
  507. bar = FL_GET_BASE(board->flags);
  508. if (board->flags & FL_BASE_BARS)
  509. bar += idx;
  510. else
  511. offset += idx * board->uart_offset;
  512. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) /
  513. (8 << board->reg_shift);
  514. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  515. return 1;
  516. return setup_port(priv, port, bar, offset, board->reg_shift);
  517. }
  518. /* This should be in linux/pci_ids.h */
  519. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  520. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  521. #define PCI_DEVICE_ID_OCTPRO 0x0001
  522. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  523. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  524. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  525. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  526. /*
  527. * Master list of serial port init/setup/exit quirks.
  528. * This does not describe the general nature of the port.
  529. * (ie, baud base, number and location of ports, etc)
  530. *
  531. * This list is ordered alphabetically by vendor then device.
  532. * Specific entries must come before more generic entries.
  533. */
  534. static struct pci_serial_quirk pci_serial_quirks[] = {
  535. /*
  536. * AFAVLAB cards.
  537. * It is not clear whether this applies to all products.
  538. */
  539. {
  540. .vendor = PCI_VENDOR_ID_AFAVLAB,
  541. .device = PCI_ANY_ID,
  542. .subvendor = PCI_ANY_ID,
  543. .subdevice = PCI_ANY_ID,
  544. .setup = afavlab_setup,
  545. },
  546. /*
  547. * HP Diva
  548. */
  549. {
  550. .vendor = PCI_VENDOR_ID_HP,
  551. .device = PCI_DEVICE_ID_HP_DIVA,
  552. .subvendor = PCI_ANY_ID,
  553. .subdevice = PCI_ANY_ID,
  554. .init = pci_hp_diva_init,
  555. .setup = pci_hp_diva_setup,
  556. },
  557. /*
  558. * Intel
  559. */
  560. {
  561. .vendor = PCI_VENDOR_ID_INTEL,
  562. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  563. .subvendor = 0xe4bf,
  564. .subdevice = PCI_ANY_ID,
  565. .init = pci_inteli960ni_init,
  566. .setup = pci_default_setup,
  567. },
  568. /*
  569. * Panacom
  570. */
  571. {
  572. .vendor = PCI_VENDOR_ID_PANACOM,
  573. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  574. .subvendor = PCI_ANY_ID,
  575. .subdevice = PCI_ANY_ID,
  576. .init = pci_plx9050_init,
  577. .setup = pci_default_setup,
  578. .exit = __devexit_p(pci_plx9050_exit),
  579. },
  580. {
  581. .vendor = PCI_VENDOR_ID_PANACOM,
  582. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  583. .subvendor = PCI_ANY_ID,
  584. .subdevice = PCI_ANY_ID,
  585. .init = pci_plx9050_init,
  586. .setup = pci_default_setup,
  587. .exit = __devexit_p(pci_plx9050_exit),
  588. },
  589. /*
  590. * PLX
  591. */
  592. {
  593. .vendor = PCI_VENDOR_ID_PLX,
  594. .device = PCI_DEVICE_ID_PLX_9050,
  595. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  596. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  597. .init = pci_plx9050_init,
  598. .setup = pci_default_setup,
  599. .exit = __devexit_p(pci_plx9050_exit),
  600. },
  601. {
  602. .vendor = PCI_VENDOR_ID_PLX,
  603. .device = PCI_DEVICE_ID_PLX_9050,
  604. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  605. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  606. .init = pci_plx9050_init,
  607. .setup = pci_default_setup,
  608. .exit = __devexit_p(pci_plx9050_exit),
  609. },
  610. {
  611. .vendor = PCI_VENDOR_ID_PLX,
  612. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  613. .subvendor = PCI_VENDOR_ID_PLX,
  614. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  615. .init = pci_plx9050_init,
  616. .setup = pci_default_setup,
  617. .exit = __devexit_p(pci_plx9050_exit),
  618. },
  619. /*
  620. * SBS Technologies, Inc., PMC-OCTALPRO 232
  621. */
  622. {
  623. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  624. .device = PCI_DEVICE_ID_OCTPRO,
  625. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  626. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  627. .init = sbs_init,
  628. .setup = sbs_setup,
  629. .exit = __devexit_p(sbs_exit),
  630. },
  631. /*
  632. * SBS Technologies, Inc., PMC-OCTALPRO 422
  633. */
  634. {
  635. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  636. .device = PCI_DEVICE_ID_OCTPRO,
  637. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  638. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  639. .init = sbs_init,
  640. .setup = sbs_setup,
  641. .exit = __devexit_p(sbs_exit),
  642. },
  643. /*
  644. * SBS Technologies, Inc., P-Octal 232
  645. */
  646. {
  647. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  648. .device = PCI_DEVICE_ID_OCTPRO,
  649. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  650. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  651. .init = sbs_init,
  652. .setup = sbs_setup,
  653. .exit = __devexit_p(sbs_exit),
  654. },
  655. /*
  656. * SBS Technologies, Inc., P-Octal 422
  657. */
  658. {
  659. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  660. .device = PCI_DEVICE_ID_OCTPRO,
  661. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  662. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  663. .init = sbs_init,
  664. .setup = sbs_setup,
  665. .exit = __devexit_p(sbs_exit),
  666. },
  667. /*
  668. * SIIG cards.
  669. */
  670. {
  671. .vendor = PCI_VENDOR_ID_SIIG,
  672. .device = PCI_ANY_ID,
  673. .subvendor = PCI_ANY_ID,
  674. .subdevice = PCI_ANY_ID,
  675. .init = pci_siig_init,
  676. .setup = pci_siig_setup,
  677. },
  678. /*
  679. * Titan cards
  680. */
  681. {
  682. .vendor = PCI_VENDOR_ID_TITAN,
  683. .device = PCI_DEVICE_ID_TITAN_400L,
  684. .subvendor = PCI_ANY_ID,
  685. .subdevice = PCI_ANY_ID,
  686. .setup = titan_400l_800l_setup,
  687. },
  688. {
  689. .vendor = PCI_VENDOR_ID_TITAN,
  690. .device = PCI_DEVICE_ID_TITAN_800L,
  691. .subvendor = PCI_ANY_ID,
  692. .subdevice = PCI_ANY_ID,
  693. .setup = titan_400l_800l_setup,
  694. },
  695. /*
  696. * Timedia cards
  697. */
  698. {
  699. .vendor = PCI_VENDOR_ID_TIMEDIA,
  700. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  701. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  702. .subdevice = PCI_ANY_ID,
  703. .init = pci_timedia_init,
  704. .setup = pci_timedia_setup,
  705. },
  706. {
  707. .vendor = PCI_VENDOR_ID_TIMEDIA,
  708. .device = PCI_ANY_ID,
  709. .subvendor = PCI_ANY_ID,
  710. .subdevice = PCI_ANY_ID,
  711. .setup = pci_timedia_setup,
  712. },
  713. /*
  714. * Xircom cards
  715. */
  716. {
  717. .vendor = PCI_VENDOR_ID_XIRCOM,
  718. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  719. .subvendor = PCI_ANY_ID,
  720. .subdevice = PCI_ANY_ID,
  721. .init = pci_xircom_init,
  722. .setup = pci_default_setup,
  723. },
  724. /*
  725. * Netmos cards
  726. */
  727. {
  728. .vendor = PCI_VENDOR_ID_NETMOS,
  729. .device = PCI_ANY_ID,
  730. .subvendor = PCI_ANY_ID,
  731. .subdevice = PCI_ANY_ID,
  732. .init = pci_netmos_init,
  733. .setup = pci_default_setup,
  734. },
  735. /*
  736. * Default "match everything" terminator entry
  737. */
  738. {
  739. .vendor = PCI_ANY_ID,
  740. .device = PCI_ANY_ID,
  741. .subvendor = PCI_ANY_ID,
  742. .subdevice = PCI_ANY_ID,
  743. .setup = pci_default_setup,
  744. }
  745. };
  746. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  747. {
  748. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  749. }
  750. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  751. {
  752. struct pci_serial_quirk *quirk;
  753. for (quirk = pci_serial_quirks; ; quirk++)
  754. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  755. quirk_id_matches(quirk->device, dev->device) &&
  756. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  757. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  758. break;
  759. return quirk;
  760. }
  761. static inline int get_pci_irq(struct pci_dev *dev,
  762. struct pciserial_board *board)
  763. {
  764. if (board->flags & FL_NOIRQ)
  765. return 0;
  766. else
  767. return dev->irq;
  768. }
  769. /*
  770. * This is the configuration table for all of the PCI serial boards
  771. * which we support. It is directly indexed by the pci_board_num_t enum
  772. * value, which is encoded in the pci_device_id PCI probe table's
  773. * driver_data member.
  774. *
  775. * The makeup of these names are:
  776. * pbn_bn{_bt}_n_baud{_offsetinhex}
  777. *
  778. * bn = PCI BAR number
  779. * bt = Index using PCI BARs
  780. * n = number of serial ports
  781. * baud = baud rate
  782. * offsetinhex = offset for each sequential port (in hex)
  783. *
  784. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  785. *
  786. * Please note: in theory if n = 1, _bt infix should make no difference.
  787. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  788. */
  789. enum pci_board_num_t {
  790. pbn_default = 0,
  791. pbn_b0_1_115200,
  792. pbn_b0_2_115200,
  793. pbn_b0_4_115200,
  794. pbn_b0_5_115200,
  795. pbn_b0_1_921600,
  796. pbn_b0_2_921600,
  797. pbn_b0_4_921600,
  798. pbn_b0_2_1130000,
  799. pbn_b0_4_1152000,
  800. pbn_b0_2_1843200,
  801. pbn_b0_4_1843200,
  802. pbn_b0_2_1843200_200,
  803. pbn_b0_4_1843200_200,
  804. pbn_b0_8_1843200_200,
  805. pbn_b0_bt_1_115200,
  806. pbn_b0_bt_2_115200,
  807. pbn_b0_bt_8_115200,
  808. pbn_b0_bt_1_460800,
  809. pbn_b0_bt_2_460800,
  810. pbn_b0_bt_4_460800,
  811. pbn_b0_bt_1_921600,
  812. pbn_b0_bt_2_921600,
  813. pbn_b0_bt_4_921600,
  814. pbn_b0_bt_8_921600,
  815. pbn_b1_1_115200,
  816. pbn_b1_2_115200,
  817. pbn_b1_4_115200,
  818. pbn_b1_8_115200,
  819. pbn_b1_1_921600,
  820. pbn_b1_2_921600,
  821. pbn_b1_4_921600,
  822. pbn_b1_8_921600,
  823. pbn_b1_2_1250000,
  824. pbn_b1_bt_2_921600,
  825. pbn_b1_1_1382400,
  826. pbn_b1_2_1382400,
  827. pbn_b1_4_1382400,
  828. pbn_b1_8_1382400,
  829. pbn_b2_1_115200,
  830. pbn_b2_8_115200,
  831. pbn_b2_1_460800,
  832. pbn_b2_4_460800,
  833. pbn_b2_8_460800,
  834. pbn_b2_16_460800,
  835. pbn_b2_1_921600,
  836. pbn_b2_4_921600,
  837. pbn_b2_8_921600,
  838. pbn_b2_bt_1_115200,
  839. pbn_b2_bt_2_115200,
  840. pbn_b2_bt_4_115200,
  841. pbn_b2_bt_2_921600,
  842. pbn_b2_bt_4_921600,
  843. pbn_b3_2_115200,
  844. pbn_b3_4_115200,
  845. pbn_b3_8_115200,
  846. /*
  847. * Board-specific versions.
  848. */
  849. pbn_panacom,
  850. pbn_panacom2,
  851. pbn_panacom4,
  852. pbn_exsys_4055,
  853. pbn_plx_romulus,
  854. pbn_oxsemi,
  855. pbn_intel_i960,
  856. pbn_sgi_ioc3,
  857. pbn_nec_nile4,
  858. pbn_computone_4,
  859. pbn_computone_6,
  860. pbn_computone_8,
  861. pbn_sbsxrsio,
  862. pbn_exar_XR17C152,
  863. pbn_exar_XR17C154,
  864. pbn_exar_XR17C158,
  865. };
  866. /*
  867. * uart_offset - the space between channels
  868. * reg_shift - describes how the UART registers are mapped
  869. * to PCI memory by the card.
  870. * For example IER register on SBS, Inc. PMC-OctPro is located at
  871. * offset 0x10 from the UART base, while UART_IER is defined as 1
  872. * in include/linux/serial_reg.h,
  873. * see first lines of serial_in() and serial_out() in 8250.c
  874. */
  875. static struct pciserial_board pci_boards[] __devinitdata = {
  876. [pbn_default] = {
  877. .flags = FL_BASE0,
  878. .num_ports = 1,
  879. .base_baud = 115200,
  880. .uart_offset = 8,
  881. },
  882. [pbn_b0_1_115200] = {
  883. .flags = FL_BASE0,
  884. .num_ports = 1,
  885. .base_baud = 115200,
  886. .uart_offset = 8,
  887. },
  888. [pbn_b0_2_115200] = {
  889. .flags = FL_BASE0,
  890. .num_ports = 2,
  891. .base_baud = 115200,
  892. .uart_offset = 8,
  893. },
  894. [pbn_b0_4_115200] = {
  895. .flags = FL_BASE0,
  896. .num_ports = 4,
  897. .base_baud = 115200,
  898. .uart_offset = 8,
  899. },
  900. [pbn_b0_5_115200] = {
  901. .flags = FL_BASE0,
  902. .num_ports = 5,
  903. .base_baud = 115200,
  904. .uart_offset = 8,
  905. },
  906. [pbn_b0_1_921600] = {
  907. .flags = FL_BASE0,
  908. .num_ports = 1,
  909. .base_baud = 921600,
  910. .uart_offset = 8,
  911. },
  912. [pbn_b0_2_921600] = {
  913. .flags = FL_BASE0,
  914. .num_ports = 2,
  915. .base_baud = 921600,
  916. .uart_offset = 8,
  917. },
  918. [pbn_b0_4_921600] = {
  919. .flags = FL_BASE0,
  920. .num_ports = 4,
  921. .base_baud = 921600,
  922. .uart_offset = 8,
  923. },
  924. [pbn_b0_2_1130000] = {
  925. .flags = FL_BASE0,
  926. .num_ports = 2,
  927. .base_baud = 1130000,
  928. .uart_offset = 8,
  929. },
  930. [pbn_b0_4_1152000] = {
  931. .flags = FL_BASE0,
  932. .num_ports = 4,
  933. .base_baud = 1152000,
  934. .uart_offset = 8,
  935. },
  936. [pbn_b0_2_1843200] = {
  937. .flags = FL_BASE0,
  938. .num_ports = 2,
  939. .base_baud = 1843200,
  940. .uart_offset = 8,
  941. },
  942. [pbn_b0_4_1843200] = {
  943. .flags = FL_BASE0,
  944. .num_ports = 4,
  945. .base_baud = 1843200,
  946. .uart_offset = 8,
  947. },
  948. [pbn_b0_2_1843200_200] = {
  949. .flags = FL_BASE0,
  950. .num_ports = 2,
  951. .base_baud = 1843200,
  952. .uart_offset = 0x200,
  953. },
  954. [pbn_b0_4_1843200_200] = {
  955. .flags = FL_BASE0,
  956. .num_ports = 4,
  957. .base_baud = 1843200,
  958. .uart_offset = 0x200,
  959. },
  960. [pbn_b0_8_1843200_200] = {
  961. .flags = FL_BASE0,
  962. .num_ports = 8,
  963. .base_baud = 1843200,
  964. .uart_offset = 0x200,
  965. },
  966. [pbn_b0_bt_1_115200] = {
  967. .flags = FL_BASE0|FL_BASE_BARS,
  968. .num_ports = 1,
  969. .base_baud = 115200,
  970. .uart_offset = 8,
  971. },
  972. [pbn_b0_bt_2_115200] = {
  973. .flags = FL_BASE0|FL_BASE_BARS,
  974. .num_ports = 2,
  975. .base_baud = 115200,
  976. .uart_offset = 8,
  977. },
  978. [pbn_b0_bt_8_115200] = {
  979. .flags = FL_BASE0|FL_BASE_BARS,
  980. .num_ports = 8,
  981. .base_baud = 115200,
  982. .uart_offset = 8,
  983. },
  984. [pbn_b0_bt_1_460800] = {
  985. .flags = FL_BASE0|FL_BASE_BARS,
  986. .num_ports = 1,
  987. .base_baud = 460800,
  988. .uart_offset = 8,
  989. },
  990. [pbn_b0_bt_2_460800] = {
  991. .flags = FL_BASE0|FL_BASE_BARS,
  992. .num_ports = 2,
  993. .base_baud = 460800,
  994. .uart_offset = 8,
  995. },
  996. [pbn_b0_bt_4_460800] = {
  997. .flags = FL_BASE0|FL_BASE_BARS,
  998. .num_ports = 4,
  999. .base_baud = 460800,
  1000. .uart_offset = 8,
  1001. },
  1002. [pbn_b0_bt_1_921600] = {
  1003. .flags = FL_BASE0|FL_BASE_BARS,
  1004. .num_ports = 1,
  1005. .base_baud = 921600,
  1006. .uart_offset = 8,
  1007. },
  1008. [pbn_b0_bt_2_921600] = {
  1009. .flags = FL_BASE0|FL_BASE_BARS,
  1010. .num_ports = 2,
  1011. .base_baud = 921600,
  1012. .uart_offset = 8,
  1013. },
  1014. [pbn_b0_bt_4_921600] = {
  1015. .flags = FL_BASE0|FL_BASE_BARS,
  1016. .num_ports = 4,
  1017. .base_baud = 921600,
  1018. .uart_offset = 8,
  1019. },
  1020. [pbn_b0_bt_8_921600] = {
  1021. .flags = FL_BASE0|FL_BASE_BARS,
  1022. .num_ports = 8,
  1023. .base_baud = 921600,
  1024. .uart_offset = 8,
  1025. },
  1026. [pbn_b1_1_115200] = {
  1027. .flags = FL_BASE1,
  1028. .num_ports = 1,
  1029. .base_baud = 115200,
  1030. .uart_offset = 8,
  1031. },
  1032. [pbn_b1_2_115200] = {
  1033. .flags = FL_BASE1,
  1034. .num_ports = 2,
  1035. .base_baud = 115200,
  1036. .uart_offset = 8,
  1037. },
  1038. [pbn_b1_4_115200] = {
  1039. .flags = FL_BASE1,
  1040. .num_ports = 4,
  1041. .base_baud = 115200,
  1042. .uart_offset = 8,
  1043. },
  1044. [pbn_b1_8_115200] = {
  1045. .flags = FL_BASE1,
  1046. .num_ports = 8,
  1047. .base_baud = 115200,
  1048. .uart_offset = 8,
  1049. },
  1050. [pbn_b1_1_921600] = {
  1051. .flags = FL_BASE1,
  1052. .num_ports = 1,
  1053. .base_baud = 921600,
  1054. .uart_offset = 8,
  1055. },
  1056. [pbn_b1_2_921600] = {
  1057. .flags = FL_BASE1,
  1058. .num_ports = 2,
  1059. .base_baud = 921600,
  1060. .uart_offset = 8,
  1061. },
  1062. [pbn_b1_4_921600] = {
  1063. .flags = FL_BASE1,
  1064. .num_ports = 4,
  1065. .base_baud = 921600,
  1066. .uart_offset = 8,
  1067. },
  1068. [pbn_b1_8_921600] = {
  1069. .flags = FL_BASE1,
  1070. .num_ports = 8,
  1071. .base_baud = 921600,
  1072. .uart_offset = 8,
  1073. },
  1074. [pbn_b1_2_1250000] = {
  1075. .flags = FL_BASE1,
  1076. .num_ports = 2,
  1077. .base_baud = 1250000,
  1078. .uart_offset = 8,
  1079. },
  1080. [pbn_b1_bt_2_921600] = {
  1081. .flags = FL_BASE1|FL_BASE_BARS,
  1082. .num_ports = 2,
  1083. .base_baud = 921600,
  1084. .uart_offset = 8,
  1085. },
  1086. [pbn_b1_1_1382400] = {
  1087. .flags = FL_BASE1,
  1088. .num_ports = 1,
  1089. .base_baud = 1382400,
  1090. .uart_offset = 8,
  1091. },
  1092. [pbn_b1_2_1382400] = {
  1093. .flags = FL_BASE1,
  1094. .num_ports = 2,
  1095. .base_baud = 1382400,
  1096. .uart_offset = 8,
  1097. },
  1098. [pbn_b1_4_1382400] = {
  1099. .flags = FL_BASE1,
  1100. .num_ports = 4,
  1101. .base_baud = 1382400,
  1102. .uart_offset = 8,
  1103. },
  1104. [pbn_b1_8_1382400] = {
  1105. .flags = FL_BASE1,
  1106. .num_ports = 8,
  1107. .base_baud = 1382400,
  1108. .uart_offset = 8,
  1109. },
  1110. [pbn_b2_1_115200] = {
  1111. .flags = FL_BASE2,
  1112. .num_ports = 1,
  1113. .base_baud = 115200,
  1114. .uart_offset = 8,
  1115. },
  1116. [pbn_b2_8_115200] = {
  1117. .flags = FL_BASE2,
  1118. .num_ports = 8,
  1119. .base_baud = 115200,
  1120. .uart_offset = 8,
  1121. },
  1122. [pbn_b2_1_460800] = {
  1123. .flags = FL_BASE2,
  1124. .num_ports = 1,
  1125. .base_baud = 460800,
  1126. .uart_offset = 8,
  1127. },
  1128. [pbn_b2_4_460800] = {
  1129. .flags = FL_BASE2,
  1130. .num_ports = 4,
  1131. .base_baud = 460800,
  1132. .uart_offset = 8,
  1133. },
  1134. [pbn_b2_8_460800] = {
  1135. .flags = FL_BASE2,
  1136. .num_ports = 8,
  1137. .base_baud = 460800,
  1138. .uart_offset = 8,
  1139. },
  1140. [pbn_b2_16_460800] = {
  1141. .flags = FL_BASE2,
  1142. .num_ports = 16,
  1143. .base_baud = 460800,
  1144. .uart_offset = 8,
  1145. },
  1146. [pbn_b2_1_921600] = {
  1147. .flags = FL_BASE2,
  1148. .num_ports = 1,
  1149. .base_baud = 921600,
  1150. .uart_offset = 8,
  1151. },
  1152. [pbn_b2_4_921600] = {
  1153. .flags = FL_BASE2,
  1154. .num_ports = 4,
  1155. .base_baud = 921600,
  1156. .uart_offset = 8,
  1157. },
  1158. [pbn_b2_8_921600] = {
  1159. .flags = FL_BASE2,
  1160. .num_ports = 8,
  1161. .base_baud = 921600,
  1162. .uart_offset = 8,
  1163. },
  1164. [pbn_b2_bt_1_115200] = {
  1165. .flags = FL_BASE2|FL_BASE_BARS,
  1166. .num_ports = 1,
  1167. .base_baud = 115200,
  1168. .uart_offset = 8,
  1169. },
  1170. [pbn_b2_bt_2_115200] = {
  1171. .flags = FL_BASE2|FL_BASE_BARS,
  1172. .num_ports = 2,
  1173. .base_baud = 115200,
  1174. .uart_offset = 8,
  1175. },
  1176. [pbn_b2_bt_4_115200] = {
  1177. .flags = FL_BASE2|FL_BASE_BARS,
  1178. .num_ports = 4,
  1179. .base_baud = 115200,
  1180. .uart_offset = 8,
  1181. },
  1182. [pbn_b2_bt_2_921600] = {
  1183. .flags = FL_BASE2|FL_BASE_BARS,
  1184. .num_ports = 2,
  1185. .base_baud = 921600,
  1186. .uart_offset = 8,
  1187. },
  1188. [pbn_b2_bt_4_921600] = {
  1189. .flags = FL_BASE2|FL_BASE_BARS,
  1190. .num_ports = 4,
  1191. .base_baud = 921600,
  1192. .uart_offset = 8,
  1193. },
  1194. [pbn_b3_2_115200] = {
  1195. .flags = FL_BASE3,
  1196. .num_ports = 2,
  1197. .base_baud = 115200,
  1198. .uart_offset = 8,
  1199. },
  1200. [pbn_b3_4_115200] = {
  1201. .flags = FL_BASE3,
  1202. .num_ports = 4,
  1203. .base_baud = 115200,
  1204. .uart_offset = 8,
  1205. },
  1206. [pbn_b3_8_115200] = {
  1207. .flags = FL_BASE3,
  1208. .num_ports = 8,
  1209. .base_baud = 115200,
  1210. .uart_offset = 8,
  1211. },
  1212. /*
  1213. * Entries following this are board-specific.
  1214. */
  1215. /*
  1216. * Panacom - IOMEM
  1217. */
  1218. [pbn_panacom] = {
  1219. .flags = FL_BASE2,
  1220. .num_ports = 2,
  1221. .base_baud = 921600,
  1222. .uart_offset = 0x400,
  1223. .reg_shift = 7,
  1224. },
  1225. [pbn_panacom2] = {
  1226. .flags = FL_BASE2|FL_BASE_BARS,
  1227. .num_ports = 2,
  1228. .base_baud = 921600,
  1229. .uart_offset = 0x400,
  1230. .reg_shift = 7,
  1231. },
  1232. [pbn_panacom4] = {
  1233. .flags = FL_BASE2|FL_BASE_BARS,
  1234. .num_ports = 4,
  1235. .base_baud = 921600,
  1236. .uart_offset = 0x400,
  1237. .reg_shift = 7,
  1238. },
  1239. [pbn_exsys_4055] = {
  1240. .flags = FL_BASE2,
  1241. .num_ports = 4,
  1242. .base_baud = 115200,
  1243. .uart_offset = 8,
  1244. },
  1245. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1246. [pbn_plx_romulus] = {
  1247. .flags = FL_BASE2,
  1248. .num_ports = 4,
  1249. .base_baud = 921600,
  1250. .uart_offset = 8 << 2,
  1251. .reg_shift = 2,
  1252. .first_offset = 0x03,
  1253. },
  1254. /*
  1255. * This board uses the size of PCI Base region 0 to
  1256. * signal now many ports are available
  1257. */
  1258. [pbn_oxsemi] = {
  1259. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1260. .num_ports = 32,
  1261. .base_baud = 115200,
  1262. .uart_offset = 8,
  1263. },
  1264. /*
  1265. * EKF addition for i960 Boards form EKF with serial port.
  1266. * Max 256 ports.
  1267. */
  1268. [pbn_intel_i960] = {
  1269. .flags = FL_BASE0,
  1270. .num_ports = 32,
  1271. .base_baud = 921600,
  1272. .uart_offset = 8 << 2,
  1273. .reg_shift = 2,
  1274. .first_offset = 0x10000,
  1275. },
  1276. [pbn_sgi_ioc3] = {
  1277. .flags = FL_BASE0|FL_NOIRQ,
  1278. .num_ports = 1,
  1279. .base_baud = 458333,
  1280. .uart_offset = 8,
  1281. .reg_shift = 0,
  1282. .first_offset = 0x20178,
  1283. },
  1284. /*
  1285. * NEC Vrc-5074 (Nile 4) builtin UART.
  1286. */
  1287. [pbn_nec_nile4] = {
  1288. .flags = FL_BASE0,
  1289. .num_ports = 1,
  1290. .base_baud = 520833,
  1291. .uart_offset = 8 << 3,
  1292. .reg_shift = 3,
  1293. .first_offset = 0x300,
  1294. },
  1295. /*
  1296. * Computone - uses IOMEM.
  1297. */
  1298. [pbn_computone_4] = {
  1299. .flags = FL_BASE0,
  1300. .num_ports = 4,
  1301. .base_baud = 921600,
  1302. .uart_offset = 0x40,
  1303. .reg_shift = 2,
  1304. .first_offset = 0x200,
  1305. },
  1306. [pbn_computone_6] = {
  1307. .flags = FL_BASE0,
  1308. .num_ports = 6,
  1309. .base_baud = 921600,
  1310. .uart_offset = 0x40,
  1311. .reg_shift = 2,
  1312. .first_offset = 0x200,
  1313. },
  1314. [pbn_computone_8] = {
  1315. .flags = FL_BASE0,
  1316. .num_ports = 8,
  1317. .base_baud = 921600,
  1318. .uart_offset = 0x40,
  1319. .reg_shift = 2,
  1320. .first_offset = 0x200,
  1321. },
  1322. [pbn_sbsxrsio] = {
  1323. .flags = FL_BASE0,
  1324. .num_ports = 8,
  1325. .base_baud = 460800,
  1326. .uart_offset = 256,
  1327. .reg_shift = 4,
  1328. },
  1329. /*
  1330. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1331. * Only basic 16550A support.
  1332. * XR17C15[24] are not tested, but they should work.
  1333. */
  1334. [pbn_exar_XR17C152] = {
  1335. .flags = FL_BASE0,
  1336. .num_ports = 2,
  1337. .base_baud = 921600,
  1338. .uart_offset = 0x200,
  1339. },
  1340. [pbn_exar_XR17C154] = {
  1341. .flags = FL_BASE0,
  1342. .num_ports = 4,
  1343. .base_baud = 921600,
  1344. .uart_offset = 0x200,
  1345. },
  1346. [pbn_exar_XR17C158] = {
  1347. .flags = FL_BASE0,
  1348. .num_ports = 8,
  1349. .base_baud = 921600,
  1350. .uart_offset = 0x200,
  1351. },
  1352. };
  1353. /*
  1354. * Given a complete unknown PCI device, try to use some heuristics to
  1355. * guess what the configuration might be, based on the pitiful PCI
  1356. * serial specs. Returns 0 on success, 1 on failure.
  1357. */
  1358. static int __devinit
  1359. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  1360. {
  1361. int num_iomem, num_port, first_port = -1, i;
  1362. /*
  1363. * If it is not a communications device or the programming
  1364. * interface is greater than 6, give up.
  1365. *
  1366. * (Should we try to make guesses for multiport serial devices
  1367. * later?)
  1368. */
  1369. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  1370. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  1371. (dev->class & 0xff) > 6)
  1372. return -ENODEV;
  1373. num_iomem = num_port = 0;
  1374. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1375. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  1376. num_port++;
  1377. if (first_port == -1)
  1378. first_port = i;
  1379. }
  1380. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  1381. num_iomem++;
  1382. }
  1383. /*
  1384. * If there is 1 or 0 iomem regions, and exactly one port,
  1385. * use it. We guess the number of ports based on the IO
  1386. * region size.
  1387. */
  1388. if (num_iomem <= 1 && num_port == 1) {
  1389. board->flags = first_port;
  1390. board->num_ports = pci_resource_len(dev, first_port) / 8;
  1391. return 0;
  1392. }
  1393. /*
  1394. * Now guess if we've got a board which indexes by BARs.
  1395. * Each IO BAR should be 8 bytes, and they should follow
  1396. * consecutively.
  1397. */
  1398. first_port = -1;
  1399. num_port = 0;
  1400. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1401. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  1402. pci_resource_len(dev, i) == 8 &&
  1403. (first_port == -1 || (first_port + num_port) == i)) {
  1404. num_port++;
  1405. if (first_port == -1)
  1406. first_port = i;
  1407. }
  1408. }
  1409. if (num_port > 1) {
  1410. board->flags = first_port | FL_BASE_BARS;
  1411. board->num_ports = num_port;
  1412. return 0;
  1413. }
  1414. return -ENODEV;
  1415. }
  1416. static inline int
  1417. serial_pci_matches(struct pciserial_board *board,
  1418. struct pciserial_board *guessed)
  1419. {
  1420. return
  1421. board->num_ports == guessed->num_ports &&
  1422. board->base_baud == guessed->base_baud &&
  1423. board->uart_offset == guessed->uart_offset &&
  1424. board->reg_shift == guessed->reg_shift &&
  1425. board->first_offset == guessed->first_offset;
  1426. }
  1427. struct serial_private *
  1428. pciserial_init_ports(struct pci_dev *dev, struct pciserial_board *board)
  1429. {
  1430. struct uart_port serial_port;
  1431. struct serial_private *priv;
  1432. struct pci_serial_quirk *quirk;
  1433. int rc, nr_ports, i;
  1434. nr_ports = board->num_ports;
  1435. /*
  1436. * Find an init and setup quirks.
  1437. */
  1438. quirk = find_quirk(dev);
  1439. /*
  1440. * Run the new-style initialization function.
  1441. * The initialization function returns:
  1442. * <0 - error
  1443. * 0 - use board->num_ports
  1444. * >0 - number of ports
  1445. */
  1446. if (quirk->init) {
  1447. rc = quirk->init(dev);
  1448. if (rc < 0) {
  1449. priv = ERR_PTR(rc);
  1450. goto err_out;
  1451. }
  1452. if (rc)
  1453. nr_ports = rc;
  1454. }
  1455. priv = kmalloc(sizeof(struct serial_private) +
  1456. sizeof(unsigned int) * nr_ports,
  1457. GFP_KERNEL);
  1458. if (!priv) {
  1459. priv = ERR_PTR(-ENOMEM);
  1460. goto err_deinit;
  1461. }
  1462. memset(priv, 0, sizeof(struct serial_private) +
  1463. sizeof(unsigned int) * nr_ports);
  1464. priv->dev = dev;
  1465. priv->quirk = quirk;
  1466. memset(&serial_port, 0, sizeof(struct uart_port));
  1467. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  1468. serial_port.uartclk = board->base_baud * 16;
  1469. serial_port.irq = get_pci_irq(dev, board);
  1470. serial_port.dev = &dev->dev;
  1471. for (i = 0; i < nr_ports; i++) {
  1472. if (quirk->setup(priv, board, &serial_port, i))
  1473. break;
  1474. #ifdef SERIAL_DEBUG_PCI
  1475. printk("Setup PCI port: port %x, irq %d, type %d\n",
  1476. serial_port.iobase, serial_port.irq, serial_port.iotype);
  1477. #endif
  1478. priv->line[i] = serial8250_register_port(&serial_port);
  1479. if (priv->line[i] < 0) {
  1480. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  1481. break;
  1482. }
  1483. }
  1484. priv->nr = i;
  1485. return priv;
  1486. err_deinit:
  1487. if (quirk->exit)
  1488. quirk->exit(dev);
  1489. err_out:
  1490. return priv;
  1491. }
  1492. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  1493. void pciserial_remove_ports(struct serial_private *priv)
  1494. {
  1495. struct pci_serial_quirk *quirk;
  1496. int i;
  1497. for (i = 0; i < priv->nr; i++)
  1498. serial8250_unregister_port(priv->line[i]);
  1499. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1500. if (priv->remapped_bar[i])
  1501. iounmap(priv->remapped_bar[i]);
  1502. priv->remapped_bar[i] = NULL;
  1503. }
  1504. /*
  1505. * Find the exit quirks.
  1506. */
  1507. quirk = find_quirk(priv->dev);
  1508. if (quirk->exit)
  1509. quirk->exit(priv->dev);
  1510. kfree(priv);
  1511. }
  1512. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  1513. void pciserial_suspend_ports(struct serial_private *priv)
  1514. {
  1515. int i;
  1516. for (i = 0; i < priv->nr; i++)
  1517. if (priv->line[i] >= 0)
  1518. serial8250_suspend_port(priv->line[i]);
  1519. }
  1520. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  1521. void pciserial_resume_ports(struct serial_private *priv)
  1522. {
  1523. int i;
  1524. /*
  1525. * Ensure that the board is correctly configured.
  1526. */
  1527. if (priv->quirk->init)
  1528. priv->quirk->init(priv->dev);
  1529. for (i = 0; i < priv->nr; i++)
  1530. if (priv->line[i] >= 0)
  1531. serial8250_resume_port(priv->line[i]);
  1532. }
  1533. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  1534. /*
  1535. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  1536. * to the arrangement of serial ports on a PCI card.
  1537. */
  1538. static int __devinit
  1539. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  1540. {
  1541. struct serial_private *priv;
  1542. struct pciserial_board *board, tmp;
  1543. int rc;
  1544. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  1545. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  1546. ent->driver_data);
  1547. return -EINVAL;
  1548. }
  1549. board = &pci_boards[ent->driver_data];
  1550. rc = pci_enable_device(dev);
  1551. if (rc)
  1552. return rc;
  1553. if (ent->driver_data == pbn_default) {
  1554. /*
  1555. * Use a copy of the pci_board entry for this;
  1556. * avoid changing entries in the table.
  1557. */
  1558. memcpy(&tmp, board, sizeof(struct pciserial_board));
  1559. board = &tmp;
  1560. /*
  1561. * We matched one of our class entries. Try to
  1562. * determine the parameters of this board.
  1563. */
  1564. rc = serial_pci_guess_board(dev, board);
  1565. if (rc)
  1566. goto disable;
  1567. } else {
  1568. /*
  1569. * We matched an explicit entry. If we are able to
  1570. * detect this boards settings with our heuristic,
  1571. * then we no longer need this entry.
  1572. */
  1573. memcpy(&tmp, &pci_boards[pbn_default],
  1574. sizeof(struct pciserial_board));
  1575. rc = serial_pci_guess_board(dev, &tmp);
  1576. if (rc == 0 && serial_pci_matches(board, &tmp))
  1577. moan_device("Redundant entry in serial pci_table.",
  1578. dev);
  1579. }
  1580. priv = pciserial_init_ports(dev, board);
  1581. if (!IS_ERR(priv)) {
  1582. pci_set_drvdata(dev, priv);
  1583. return 0;
  1584. }
  1585. rc = PTR_ERR(priv);
  1586. disable:
  1587. pci_disable_device(dev);
  1588. return rc;
  1589. }
  1590. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  1591. {
  1592. struct serial_private *priv = pci_get_drvdata(dev);
  1593. pci_set_drvdata(dev, NULL);
  1594. pciserial_remove_ports(priv);
  1595. pci_disable_device(dev);
  1596. }
  1597. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  1598. {
  1599. struct serial_private *priv = pci_get_drvdata(dev);
  1600. if (priv)
  1601. pciserial_suspend_ports(priv);
  1602. pci_save_state(dev);
  1603. pci_set_power_state(dev, pci_choose_state(dev, state));
  1604. return 0;
  1605. }
  1606. static int pciserial_resume_one(struct pci_dev *dev)
  1607. {
  1608. struct serial_private *priv = pci_get_drvdata(dev);
  1609. pci_set_power_state(dev, PCI_D0);
  1610. pci_restore_state(dev);
  1611. if (priv) {
  1612. /*
  1613. * The device may have been disabled. Re-enable it.
  1614. */
  1615. pci_enable_device(dev);
  1616. pciserial_resume_ports(priv);
  1617. }
  1618. return 0;
  1619. }
  1620. static struct pci_device_id serial_pci_tbl[] = {
  1621. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1622. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1623. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1624. pbn_b1_8_1382400 },
  1625. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1626. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1627. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1628. pbn_b1_4_1382400 },
  1629. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1630. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1631. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1632. pbn_b1_2_1382400 },
  1633. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1634. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1635. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1636. pbn_b1_8_1382400 },
  1637. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1638. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1639. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1640. pbn_b1_4_1382400 },
  1641. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1642. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1643. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1644. pbn_b1_2_1382400 },
  1645. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1646. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1647. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  1648. pbn_b1_8_921600 },
  1649. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1650. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1651. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  1652. pbn_b1_8_921600 },
  1653. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1654. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1655. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  1656. pbn_b1_4_921600 },
  1657. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1658. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1659. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  1660. pbn_b1_4_921600 },
  1661. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1662. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1663. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  1664. pbn_b1_2_921600 },
  1665. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1666. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1667. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  1668. pbn_b1_8_921600 },
  1669. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1670. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1671. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  1672. pbn_b1_8_921600 },
  1673. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1674. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1675. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  1676. pbn_b1_4_921600 },
  1677. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1678. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1679. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  1680. pbn_b1_2_1250000 },
  1681. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1682. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1683. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  1684. pbn_b0_2_1843200 },
  1685. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1686. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1687. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  1688. pbn_b0_4_1843200 },
  1689. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1690. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1691. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  1692. pbn_b0_2_1843200_200 },
  1693. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1694. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1695. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  1696. pbn_b0_4_1843200_200 },
  1697. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1698. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1699. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  1700. pbn_b0_8_1843200_200 },
  1701. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1702. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1703. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  1704. pbn_b0_2_1843200_200 },
  1705. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1706. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1707. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  1708. pbn_b0_4_1843200_200 },
  1709. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1710. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1711. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  1712. pbn_b0_8_1843200_200 },
  1713. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1714. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1715. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  1716. pbn_b0_2_1843200_200 },
  1717. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1718. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1719. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  1720. pbn_b0_4_1843200_200 },
  1721. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1722. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1723. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  1724. pbn_b0_8_1843200_200 },
  1725. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1726. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1727. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  1728. pbn_b0_2_1843200_200 },
  1729. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1730. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1731. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  1732. pbn_b0_4_1843200_200 },
  1733. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1734. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1735. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  1736. pbn_b0_8_1843200_200 },
  1737. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  1738. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1739. pbn_b2_bt_1_115200 },
  1740. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  1741. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1742. pbn_b2_bt_2_115200 },
  1743. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  1744. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1745. pbn_b2_bt_4_115200 },
  1746. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  1747. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1748. pbn_b2_bt_2_115200 },
  1749. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  1750. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1751. pbn_b2_bt_4_115200 },
  1752. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  1753. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1754. pbn_b2_8_115200 },
  1755. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  1756. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1757. pbn_b2_8_115200 },
  1758. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  1759. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1760. pbn_b2_bt_2_115200 },
  1761. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  1762. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1763. pbn_b2_bt_2_921600 },
  1764. /*
  1765. * VScom SPCOM800, from sl@s.pl
  1766. */
  1767. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  1768. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1769. pbn_b2_8_921600 },
  1770. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  1771. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1772. pbn_b2_4_921600 },
  1773. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1774. PCI_SUBVENDOR_ID_KEYSPAN,
  1775. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  1776. pbn_panacom },
  1777. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1778. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1779. pbn_panacom4 },
  1780. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1781. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1782. pbn_panacom2 },
  1783. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1784. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1785. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  1786. pbn_b2_4_460800 },
  1787. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1788. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1789. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  1790. pbn_b2_8_460800 },
  1791. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1792. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1793. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  1794. pbn_b2_16_460800 },
  1795. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1796. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1797. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  1798. pbn_b2_16_460800 },
  1799. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1800. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1801. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  1802. pbn_b2_4_460800 },
  1803. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1804. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1805. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  1806. pbn_b2_8_460800 },
  1807. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1808. PCI_SUBVENDOR_ID_EXSYS,
  1809. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  1810. pbn_exsys_4055 },
  1811. /*
  1812. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  1813. * (Exoray@isys.ca)
  1814. */
  1815. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  1816. 0x10b5, 0x106a, 0, 0,
  1817. pbn_plx_romulus },
  1818. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  1819. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1820. pbn_b1_4_115200 },
  1821. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  1822. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1823. pbn_b1_2_115200 },
  1824. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  1825. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1826. pbn_b1_8_115200 },
  1827. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  1828. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1829. pbn_b1_8_115200 },
  1830. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1831. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4, 0, 0,
  1832. pbn_b0_4_921600 },
  1833. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1834. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL, 0, 0,
  1835. pbn_b0_4_1152000 },
  1836. /*
  1837. * The below card is a little controversial since it is the
  1838. * subject of a PCI vendor/device ID clash. (See
  1839. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  1840. * For now just used the hex ID 0x950a.
  1841. */
  1842. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  1843. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1844. pbn_b0_2_1130000 },
  1845. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1846. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1847. pbn_b0_4_115200 },
  1848. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  1849. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1850. pbn_b0_bt_2_921600 },
  1851. /*
  1852. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  1853. * from skokodyn@yahoo.com
  1854. */
  1855. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1856. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  1857. pbn_sbsxrsio },
  1858. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1859. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  1860. pbn_sbsxrsio },
  1861. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1862. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  1863. pbn_sbsxrsio },
  1864. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1865. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  1866. pbn_sbsxrsio },
  1867. /*
  1868. * Digitan DS560-558, from jimd@esoft.com
  1869. */
  1870. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  1871. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1872. pbn_b1_1_115200 },
  1873. /*
  1874. * Titan Electronic cards
  1875. * The 400L and 800L have a custom setup quirk.
  1876. */
  1877. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  1878. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1879. pbn_b0_1_921600 },
  1880. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  1881. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1882. pbn_b0_2_921600 },
  1883. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  1884. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1885. pbn_b0_4_921600 },
  1886. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  1887. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1888. pbn_b0_4_921600 },
  1889. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  1890. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1891. pbn_b1_1_921600 },
  1892. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  1893. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1894. pbn_b1_bt_2_921600 },
  1895. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  1896. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1897. pbn_b0_bt_4_921600 },
  1898. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  1899. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1900. pbn_b0_bt_8_921600 },
  1901. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  1902. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1903. pbn_b2_1_460800 },
  1904. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  1905. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1906. pbn_b2_1_460800 },
  1907. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  1908. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1909. pbn_b2_1_460800 },
  1910. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  1911. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1912. pbn_b2_bt_2_921600 },
  1913. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  1914. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1915. pbn_b2_bt_2_921600 },
  1916. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  1917. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1918. pbn_b2_bt_2_921600 },
  1919. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  1920. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1921. pbn_b2_bt_4_921600 },
  1922. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  1923. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1924. pbn_b2_bt_4_921600 },
  1925. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  1926. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1927. pbn_b2_bt_4_921600 },
  1928. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  1929. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1930. pbn_b0_1_921600 },
  1931. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  1932. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1933. pbn_b0_1_921600 },
  1934. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  1935. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1936. pbn_b0_1_921600 },
  1937. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  1938. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1939. pbn_b0_bt_2_921600 },
  1940. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  1941. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1942. pbn_b0_bt_2_921600 },
  1943. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  1944. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1945. pbn_b0_bt_2_921600 },
  1946. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  1947. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1948. pbn_b0_bt_4_921600 },
  1949. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  1950. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1951. pbn_b0_bt_4_921600 },
  1952. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  1953. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1954. pbn_b0_bt_4_921600 },
  1955. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  1956. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1957. pbn_b0_bt_8_921600 },
  1958. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  1959. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1960. pbn_b0_bt_8_921600 },
  1961. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  1962. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1963. pbn_b0_bt_8_921600 },
  1964. /*
  1965. * Computone devices submitted by Doug McNash dmcnash@computone.com
  1966. */
  1967. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1968. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  1969. 0, 0, pbn_computone_4 },
  1970. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1971. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  1972. 0, 0, pbn_computone_8 },
  1973. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1974. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  1975. 0, 0, pbn_computone_6 },
  1976. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  1977. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1978. pbn_oxsemi },
  1979. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  1980. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  1981. pbn_b0_bt_1_921600 },
  1982. /*
  1983. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  1984. */
  1985. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  1986. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1987. pbn_b0_bt_8_115200 },
  1988. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  1989. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1990. pbn_b0_bt_8_115200 },
  1991. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  1992. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1993. pbn_b0_bt_2_115200 },
  1994. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  1995. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1996. pbn_b0_bt_2_115200 },
  1997. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  1998. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1999. pbn_b0_bt_2_115200 },
  2000. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  2001. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2002. pbn_b0_bt_4_460800 },
  2003. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  2004. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2005. pbn_b0_bt_4_460800 },
  2006. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  2007. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2008. pbn_b0_bt_2_460800 },
  2009. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  2010. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2011. pbn_b0_bt_2_460800 },
  2012. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  2013. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2014. pbn_b0_bt_2_460800 },
  2015. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  2016. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2017. pbn_b0_bt_1_115200 },
  2018. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  2019. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2020. pbn_b0_bt_1_460800 },
  2021. /*
  2022. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  2023. */
  2024. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  2025. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2026. pbn_b1_1_1382400 },
  2027. /*
  2028. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  2029. */
  2030. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  2031. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2032. pbn_b1_1_1382400 },
  2033. /*
  2034. * RAStel 2 port modem, gerg@moreton.com.au
  2035. */
  2036. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  2037. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2038. pbn_b2_bt_2_115200 },
  2039. /*
  2040. * EKF addition for i960 Boards form EKF with serial port
  2041. */
  2042. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  2043. 0xE4BF, PCI_ANY_ID, 0, 0,
  2044. pbn_intel_i960 },
  2045. /*
  2046. * Xircom Cardbus/Ethernet combos
  2047. */
  2048. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  2049. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2050. pbn_b0_1_115200 },
  2051. /*
  2052. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  2053. */
  2054. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  2055. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2056. pbn_b0_1_115200 },
  2057. /*
  2058. * Untested PCI modems, sent in from various folks...
  2059. */
  2060. /*
  2061. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  2062. */
  2063. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  2064. 0x1048, 0x1500, 0, 0,
  2065. pbn_b1_1_115200 },
  2066. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  2067. 0xFF00, 0, 0, 0,
  2068. pbn_sgi_ioc3 },
  2069. /*
  2070. * HP Diva card
  2071. */
  2072. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2073. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  2074. pbn_b1_1_115200 },
  2075. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2076. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2077. pbn_b0_5_115200 },
  2078. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  2079. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2080. pbn_b2_1_115200 },
  2081. /*
  2082. * NEC Vrc-5074 (Nile 4) builtin UART.
  2083. */
  2084. { PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_NILE4,
  2085. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2086. pbn_nec_nile4 },
  2087. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  2088. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2089. pbn_b3_2_115200 },
  2090. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  2091. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2092. pbn_b3_4_115200 },
  2093. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  2094. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2095. pbn_b3_8_115200 },
  2096. /*
  2097. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2098. */
  2099. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2100. PCI_ANY_ID, PCI_ANY_ID,
  2101. 0,
  2102. 0, pbn_exar_XR17C152 },
  2103. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2104. PCI_ANY_ID, PCI_ANY_ID,
  2105. 0,
  2106. 0, pbn_exar_XR17C154 },
  2107. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2108. PCI_ANY_ID, PCI_ANY_ID,
  2109. 0,
  2110. 0, pbn_exar_XR17C158 },
  2111. /*
  2112. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  2113. */
  2114. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  2115. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2116. pbn_b0_1_115200 },
  2117. /*
  2118. * These entries match devices with class COMMUNICATION_SERIAL,
  2119. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  2120. */
  2121. { PCI_ANY_ID, PCI_ANY_ID,
  2122. PCI_ANY_ID, PCI_ANY_ID,
  2123. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  2124. 0xffff00, pbn_default },
  2125. { PCI_ANY_ID, PCI_ANY_ID,
  2126. PCI_ANY_ID, PCI_ANY_ID,
  2127. PCI_CLASS_COMMUNICATION_MODEM << 8,
  2128. 0xffff00, pbn_default },
  2129. { PCI_ANY_ID, PCI_ANY_ID,
  2130. PCI_ANY_ID, PCI_ANY_ID,
  2131. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  2132. 0xffff00, pbn_default },
  2133. { 0, }
  2134. };
  2135. static struct pci_driver serial_pci_driver = {
  2136. .name = "serial",
  2137. .probe = pciserial_init_one,
  2138. .remove = __devexit_p(pciserial_remove_one),
  2139. .suspend = pciserial_suspend_one,
  2140. .resume = pciserial_resume_one,
  2141. .id_table = serial_pci_tbl,
  2142. };
  2143. static int __init serial8250_pci_init(void)
  2144. {
  2145. return pci_register_driver(&serial_pci_driver);
  2146. }
  2147. static void __exit serial8250_pci_exit(void)
  2148. {
  2149. pci_unregister_driver(&serial_pci_driver);
  2150. }
  2151. module_init(serial8250_pci_init);
  2152. module_exit(serial8250_pci_exit);
  2153. MODULE_LICENSE("GPL");
  2154. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  2155. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);