qla_fw.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2005 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #ifndef __QLA_FW_H
  8. #define __QLA_FW_H
  9. #define RISC_SADDRESS 0x100000
  10. #define MBS_CHECKSUM_ERROR 0x4010
  11. /*
  12. * Firmware Options.
  13. */
  14. #define FO1_ENABLE_PUREX BIT_10
  15. #define FO1_DISABLE_LED_CTRL BIT_6
  16. #define FO2_ENABLE_SEL_CLASS2 BIT_5
  17. #define FO3_NO_ABTS_ON_LINKDOWN BIT_14
  18. /*
  19. * Port Database structure definition for ISP 24xx.
  20. */
  21. #define PDO_FORCE_ADISC BIT_1
  22. #define PDO_FORCE_PLOGI BIT_0
  23. #define PORT_DATABASE_24XX_SIZE 64
  24. struct port_database_24xx {
  25. uint16_t flags;
  26. #define PDF_TASK_RETRY_ID BIT_14
  27. #define PDF_FC_TAPE BIT_7
  28. #define PDF_ACK0_CAPABLE BIT_6
  29. #define PDF_FCP2_CONF BIT_5
  30. #define PDF_CLASS_2 BIT_4
  31. #define PDF_HARD_ADDR BIT_1
  32. uint8_t current_login_state;
  33. uint8_t last_login_state;
  34. #define PDS_PLOGI_PENDING 0x03
  35. #define PDS_PLOGI_COMPLETE 0x04
  36. #define PDS_PRLI_PENDING 0x05
  37. #define PDS_PRLI_COMPLETE 0x06
  38. #define PDS_PORT_UNAVAILABLE 0x07
  39. #define PDS_PRLO_PENDING 0x09
  40. #define PDS_LOGO_PENDING 0x11
  41. #define PDS_PRLI2_PENDING 0x12
  42. uint8_t hard_address[3];
  43. uint8_t reserved_1;
  44. uint8_t port_id[3];
  45. uint8_t sequence_id;
  46. uint16_t port_timer;
  47. uint16_t nport_handle; /* N_PORT handle. */
  48. uint16_t receive_data_size;
  49. uint16_t reserved_2;
  50. uint8_t prli_svc_param_word_0[2]; /* Big endian */
  51. /* Bits 15-0 of word 0 */
  52. uint8_t prli_svc_param_word_3[2]; /* Big endian */
  53. /* Bits 15-0 of word 3 */
  54. uint8_t port_name[WWN_SIZE];
  55. uint8_t node_name[WWN_SIZE];
  56. uint8_t reserved_3[24];
  57. };
  58. struct nvram_24xx {
  59. /* NVRAM header. */
  60. uint8_t id[4];
  61. uint16_t nvram_version;
  62. uint16_t reserved_0;
  63. /* Firmware Initialization Control Block. */
  64. uint16_t version;
  65. uint16_t reserved_1;
  66. uint16_t frame_payload_size;
  67. uint16_t execution_throttle;
  68. uint16_t exchange_count;
  69. uint16_t hard_address;
  70. uint8_t port_name[WWN_SIZE];
  71. uint8_t node_name[WWN_SIZE];
  72. uint16_t login_retry_count;
  73. uint16_t link_down_on_nos;
  74. uint16_t interrupt_delay_timer;
  75. uint16_t login_timeout;
  76. uint32_t firmware_options_1;
  77. uint32_t firmware_options_2;
  78. uint32_t firmware_options_3;
  79. /* Offset 56. */
  80. /*
  81. * BIT 0 = Control Enable
  82. * BIT 1-15 =
  83. *
  84. * BIT 0-7 = Reserved
  85. * BIT 8-10 = Output Swing 1G
  86. * BIT 11-13 = Output Emphasis 1G
  87. * BIT 14-15 = Reserved
  88. *
  89. * BIT 0-7 = Reserved
  90. * BIT 8-10 = Output Swing 2G
  91. * BIT 11-13 = Output Emphasis 2G
  92. * BIT 14-15 = Reserved
  93. *
  94. * BIT 0-7 = Reserved
  95. * BIT 8-10 = Output Swing 4G
  96. * BIT 11-13 = Output Emphasis 4G
  97. * BIT 14-15 = Reserved
  98. */
  99. uint16_t seriallink_options[4];
  100. uint16_t reserved_2[16];
  101. /* Offset 96. */
  102. uint16_t reserved_3[16];
  103. /* PCIe table entries. */
  104. uint16_t reserved_4[16];
  105. /* Offset 160. */
  106. uint16_t reserved_5[16];
  107. /* Offset 192. */
  108. uint16_t reserved_6[16];
  109. /* Offset 224. */
  110. uint16_t reserved_7[16];
  111. /*
  112. * BIT 0 = Enable spinup delay
  113. * BIT 1 = Disable BIOS
  114. * BIT 2 = Enable Memory Map BIOS
  115. * BIT 3 = Enable Selectable Boot
  116. * BIT 4 = Disable RISC code load
  117. * BIT 5 =
  118. * BIT 6 =
  119. * BIT 7 =
  120. *
  121. * BIT 8 =
  122. * BIT 9 =
  123. * BIT 10 = Enable lip full login
  124. * BIT 11 = Enable target reset
  125. * BIT 12 =
  126. * BIT 13 =
  127. * BIT 14 =
  128. * BIT 15 = Enable alternate WWN
  129. *
  130. * BIT 16-31 =
  131. */
  132. uint32_t host_p;
  133. uint8_t alternate_port_name[WWN_SIZE];
  134. uint8_t alternate_node_name[WWN_SIZE];
  135. uint8_t boot_port_name[WWN_SIZE];
  136. uint16_t boot_lun_number;
  137. uint16_t reserved_8;
  138. uint8_t alt1_boot_port_name[WWN_SIZE];
  139. uint16_t alt1_boot_lun_number;
  140. uint16_t reserved_9;
  141. uint8_t alt2_boot_port_name[WWN_SIZE];
  142. uint16_t alt2_boot_lun_number;
  143. uint16_t reserved_10;
  144. uint8_t alt3_boot_port_name[WWN_SIZE];
  145. uint16_t alt3_boot_lun_number;
  146. uint16_t reserved_11;
  147. /*
  148. * BIT 0 = Selective Login
  149. * BIT 1 = Alt-Boot Enable
  150. * BIT 2 = Reserved
  151. * BIT 3 = Boot Order List
  152. * BIT 4 = Reserved
  153. * BIT 5 = Selective LUN
  154. * BIT 6 = Reserved
  155. * BIT 7-31 =
  156. */
  157. uint32_t efi_parameters;
  158. uint8_t reset_delay;
  159. uint8_t reserved_12;
  160. uint16_t reserved_13;
  161. uint16_t boot_id_number;
  162. uint16_t reserved_14;
  163. uint16_t max_luns_per_target;
  164. uint16_t reserved_15;
  165. uint16_t port_down_retry_count;
  166. uint16_t link_down_timeout;
  167. /* FCode parameters. */
  168. uint16_t fcode_parameter;
  169. uint16_t reserved_16[3];
  170. /* Offset 352. */
  171. uint8_t prev_drv_ver_major;
  172. uint8_t prev_drv_ver_submajob;
  173. uint8_t prev_drv_ver_minor;
  174. uint8_t prev_drv_ver_subminor;
  175. uint16_t prev_bios_ver_major;
  176. uint16_t prev_bios_ver_minor;
  177. uint16_t prev_efi_ver_major;
  178. uint16_t prev_efi_ver_minor;
  179. uint16_t prev_fw_ver_major;
  180. uint8_t prev_fw_ver_minor;
  181. uint8_t prev_fw_ver_subminor;
  182. uint16_t reserved_17[8];
  183. /* Offset 384. */
  184. uint16_t reserved_18[16];
  185. /* Offset 416. */
  186. uint16_t reserved_19[16];
  187. /* Offset 448. */
  188. uint16_t reserved_20[16];
  189. /* Offset 480. */
  190. uint8_t model_name[16];
  191. uint16_t reserved_21[2];
  192. /* Offset 500. */
  193. /* HW Parameter Block. */
  194. uint16_t pcie_table_sig;
  195. uint16_t pcie_table_offset;
  196. uint16_t subsystem_vendor_id;
  197. uint16_t subsystem_device_id;
  198. uint32_t checksum;
  199. };
  200. /*
  201. * ISP Initialization Control Block.
  202. * Little endian except where noted.
  203. */
  204. #define ICB_VERSION 1
  205. struct init_cb_24xx {
  206. uint16_t version;
  207. uint16_t reserved_1;
  208. uint16_t frame_payload_size;
  209. uint16_t execution_throttle;
  210. uint16_t exchange_count;
  211. uint16_t hard_address;
  212. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  213. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  214. uint16_t response_q_inpointer;
  215. uint16_t request_q_outpointer;
  216. uint16_t login_retry_count;
  217. uint16_t prio_request_q_outpointer;
  218. uint16_t response_q_length;
  219. uint16_t request_q_length;
  220. uint16_t link_down_timeout; /* Milliseconds. */
  221. uint16_t prio_request_q_length;
  222. uint32_t request_q_address[2];
  223. uint32_t response_q_address[2];
  224. uint32_t prio_request_q_address[2];
  225. uint8_t reserved_2[8];
  226. uint16_t atio_q_inpointer;
  227. uint16_t atio_q_length;
  228. uint32_t atio_q_address[2];
  229. uint16_t interrupt_delay_timer; /* 100us increments. */
  230. uint16_t login_timeout;
  231. /*
  232. * BIT 0 = Enable Hard Loop Id
  233. * BIT 1 = Enable Fairness
  234. * BIT 2 = Enable Full-Duplex
  235. * BIT 3 = Reserved
  236. * BIT 4 = Enable Target Mode
  237. * BIT 5 = Disable Initiator Mode
  238. * BIT 6 = Reserved
  239. * BIT 7 = Reserved
  240. *
  241. * BIT 8 = Reserved
  242. * BIT 9 = Non Participating LIP
  243. * BIT 10 = Descending Loop ID Search
  244. * BIT 11 = Acquire Loop ID in LIPA
  245. * BIT 12 = Reserved
  246. * BIT 13 = Full Login after LIP
  247. * BIT 14 = Node Name Option
  248. * BIT 15-31 = Reserved
  249. */
  250. uint32_t firmware_options_1;
  251. /*
  252. * BIT 0 = Operation Mode bit 0
  253. * BIT 1 = Operation Mode bit 1
  254. * BIT 2 = Operation Mode bit 2
  255. * BIT 3 = Operation Mode bit 3
  256. * BIT 4 = Connection Options bit 0
  257. * BIT 5 = Connection Options bit 1
  258. * BIT 6 = Connection Options bit 2
  259. * BIT 7 = Enable Non part on LIHA failure
  260. *
  261. * BIT 8 = Enable Class 2
  262. * BIT 9 = Enable ACK0
  263. * BIT 10 = Reserved
  264. * BIT 11 = Enable FC-SP Security
  265. * BIT 12 = FC Tape Enable
  266. * BIT 13-31 = Reserved
  267. */
  268. uint32_t firmware_options_2;
  269. /*
  270. * BIT 0 = Reserved
  271. * BIT 1 = Soft ID only
  272. * BIT 2 = Reserved
  273. * BIT 3 = Reserved
  274. * BIT 4 = FCP RSP Payload bit 0
  275. * BIT 5 = FCP RSP Payload bit 1
  276. * BIT 6 = Enable Receive Out-of-Order data frame handling
  277. * BIT 7 = Disable Automatic PLOGI on Local Loop
  278. *
  279. * BIT 8 = Reserved
  280. * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling
  281. * BIT 10 = Reserved
  282. * BIT 11 = Reserved
  283. * BIT 12 = Reserved
  284. * BIT 13 = Data Rate bit 0
  285. * BIT 14 = Data Rate bit 1
  286. * BIT 15 = Data Rate bit 2
  287. * BIT 16-31 = Reserved
  288. */
  289. uint32_t firmware_options_3;
  290. uint8_t reserved_3[24];
  291. };
  292. /*
  293. * ISP queue - command entry structure definition.
  294. */
  295. #define COMMAND_TYPE_6 0x48 /* Command Type 6 entry */
  296. struct cmd_type_6 {
  297. uint8_t entry_type; /* Entry type. */
  298. uint8_t entry_count; /* Entry count. */
  299. uint8_t sys_define; /* System defined. */
  300. uint8_t entry_status; /* Entry Status. */
  301. uint32_t handle; /* System handle. */
  302. uint16_t nport_handle; /* N_PORT handle. */
  303. uint16_t timeout; /* Command timeout. */
  304. uint16_t dseg_count; /* Data segment count. */
  305. uint16_t fcp_rsp_dsd_len; /* FCP_RSP DSD length. */
  306. struct scsi_lun lun; /* FCP LUN (BE). */
  307. uint16_t control_flags; /* Control flags. */
  308. #define CF_DATA_SEG_DESCR_ENABLE BIT_2
  309. #define CF_READ_DATA BIT_1
  310. #define CF_WRITE_DATA BIT_0
  311. uint16_t fcp_cmnd_dseg_len; /* Data segment length. */
  312. uint32_t fcp_cmnd_dseg_address[2]; /* Data segment address. */
  313. uint32_t fcp_rsp_dseg_address[2]; /* Data segment address. */
  314. uint32_t byte_count; /* Total byte count. */
  315. uint8_t port_id[3]; /* PortID of destination port. */
  316. uint8_t vp_index;
  317. uint32_t fcp_data_dseg_address[2]; /* Data segment address. */
  318. uint16_t fcp_data_dseg_len; /* Data segment length. */
  319. uint16_t reserved_1; /* MUST be set to 0. */
  320. };
  321. #define COMMAND_TYPE_7 0x18 /* Command Type 7 entry */
  322. struct cmd_type_7 {
  323. uint8_t entry_type; /* Entry type. */
  324. uint8_t entry_count; /* Entry count. */
  325. uint8_t sys_define; /* System defined. */
  326. uint8_t entry_status; /* Entry Status. */
  327. uint32_t handle; /* System handle. */
  328. uint16_t nport_handle; /* N_PORT handle. */
  329. uint16_t timeout; /* Command timeout. */
  330. #define FW_MAX_TIMEOUT 0x1999
  331. uint16_t dseg_count; /* Data segment count. */
  332. uint16_t reserved_1;
  333. struct scsi_lun lun; /* FCP LUN (BE). */
  334. uint16_t task_mgmt_flags; /* Task management flags. */
  335. #define TMF_CLEAR_ACA BIT_14
  336. #define TMF_TARGET_RESET BIT_13
  337. #define TMF_LUN_RESET BIT_12
  338. #define TMF_CLEAR_TASK_SET BIT_10
  339. #define TMF_ABORT_TASK_SET BIT_9
  340. #define TMF_READ_DATA BIT_1
  341. #define TMF_WRITE_DATA BIT_0
  342. uint8_t task;
  343. #define TSK_SIMPLE 0
  344. #define TSK_HEAD_OF_QUEUE 1
  345. #define TSK_ORDERED 2
  346. #define TSK_ACA 4
  347. #define TSK_UNTAGGED 5
  348. uint8_t crn;
  349. uint8_t fcp_cdb[MAX_CMDSZ]; /* SCSI command words. */
  350. uint32_t byte_count; /* Total byte count. */
  351. uint8_t port_id[3]; /* PortID of destination port. */
  352. uint8_t vp_index;
  353. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  354. uint32_t dseg_0_len; /* Data segment 0 length. */
  355. };
  356. /*
  357. * ISP queue - status entry structure definition.
  358. */
  359. #define STATUS_TYPE 0x03 /* Status entry. */
  360. struct sts_entry_24xx {
  361. uint8_t entry_type; /* Entry type. */
  362. uint8_t entry_count; /* Entry count. */
  363. uint8_t sys_define; /* System defined. */
  364. uint8_t entry_status; /* Entry Status. */
  365. uint32_t handle; /* System handle. */
  366. uint16_t comp_status; /* Completion status. */
  367. uint16_t ox_id; /* OX_ID used by the firmware. */
  368. uint32_t residual_len; /* Residual transfer length. */
  369. uint16_t reserved_1;
  370. uint16_t state_flags; /* State flags. */
  371. #define SF_TRANSFERRED_DATA BIT_11
  372. #define SF_FCP_RSP_DMA BIT_0
  373. uint16_t reserved_2;
  374. uint16_t scsi_status; /* SCSI status. */
  375. #define SS_CONFIRMATION_REQ BIT_12
  376. uint32_t rsp_residual_count; /* FCP RSP residual count. */
  377. uint32_t sense_len; /* FCP SENSE length. */
  378. uint32_t rsp_data_len; /* FCP response data length. */
  379. uint8_t data[28]; /* FCP response/sense information. */
  380. };
  381. /*
  382. * Status entry completion status
  383. */
  384. #define CS_DATA_REASSEMBLY_ERROR 0x11 /* Data Reassembly Error.. */
  385. #define CS_ABTS_BY_TARGET 0x13 /* Target send ABTS to abort IOCB. */
  386. #define CS_FW_RESOURCE 0x2C /* Firmware Resource Unavailable. */
  387. #define CS_TASK_MGMT_OVERRUN 0x30 /* Task management overrun (8+). */
  388. #define CS_ABORT_BY_TARGET 0x47 /* Abort By Target. */
  389. /*
  390. * ISP queue - marker entry structure definition.
  391. */
  392. #define MARKER_TYPE 0x04 /* Marker entry. */
  393. struct mrk_entry_24xx {
  394. uint8_t entry_type; /* Entry type. */
  395. uint8_t entry_count; /* Entry count. */
  396. uint8_t handle_count; /* Handle count. */
  397. uint8_t entry_status; /* Entry Status. */
  398. uint32_t handle; /* System handle. */
  399. uint16_t nport_handle; /* N_PORT handle. */
  400. uint8_t modifier; /* Modifier (7-0). */
  401. #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
  402. #define MK_SYNC_ID 1 /* Synchronize ID */
  403. #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
  404. uint8_t reserved_1;
  405. uint8_t reserved_2;
  406. uint8_t vp_index;
  407. uint16_t reserved_3;
  408. uint8_t lun[8]; /* FCP LUN (BE). */
  409. uint8_t reserved_4[40];
  410. };
  411. /*
  412. * ISP queue - CT Pass-Through entry structure definition.
  413. */
  414. #define CT_IOCB_TYPE 0x29 /* CT Pass-Through IOCB entry */
  415. struct ct_entry_24xx {
  416. uint8_t entry_type; /* Entry type. */
  417. uint8_t entry_count; /* Entry count. */
  418. uint8_t sys_define; /* System Defined. */
  419. uint8_t entry_status; /* Entry Status. */
  420. uint32_t handle; /* System handle. */
  421. uint16_t comp_status; /* Completion status. */
  422. uint16_t nport_handle; /* N_PORT handle. */
  423. uint16_t cmd_dsd_count;
  424. uint8_t vp_index;
  425. uint8_t reserved_1;
  426. uint16_t timeout; /* Command timeout. */
  427. uint16_t reserved_2;
  428. uint16_t rsp_dsd_count;
  429. uint8_t reserved_3[10];
  430. uint32_t rsp_byte_count;
  431. uint32_t cmd_byte_count;
  432. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  433. uint32_t dseg_0_len; /* Data segment 0 length. */
  434. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  435. uint32_t dseg_1_len; /* Data segment 1 length. */
  436. };
  437. /*
  438. * ISP queue - ELS Pass-Through entry structure definition.
  439. */
  440. #define ELS_IOCB_TYPE 0x53 /* ELS Pass-Through IOCB entry */
  441. struct els_entry_24xx {
  442. uint8_t entry_type; /* Entry type. */
  443. uint8_t entry_count; /* Entry count. */
  444. uint8_t sys_define; /* System Defined. */
  445. uint8_t entry_status; /* Entry Status. */
  446. uint32_t handle; /* System handle. */
  447. uint16_t reserved_1;
  448. uint16_t nport_handle; /* N_PORT handle. */
  449. uint16_t tx_dsd_count;
  450. uint8_t vp_index;
  451. uint8_t sof_type;
  452. #define EST_SOFI3 (1 << 4)
  453. #define EST_SOFI2 (3 << 4)
  454. uint32_t rx_xchg_address[2]; /* Receive exchange address. */
  455. uint16_t rx_dsd_count;
  456. uint8_t opcode;
  457. uint8_t reserved_2;
  458. uint8_t port_id[3];
  459. uint8_t reserved_3;
  460. uint16_t reserved_4;
  461. uint16_t control_flags; /* Control flags. */
  462. #define ECF_PAYLOAD_DESCR_MASK (BIT_15|BIT_14|BIT_13)
  463. #define EPD_ELS_COMMAND (0 << 13)
  464. #define EPD_ELS_ACC (1 << 13)
  465. #define EPD_ELS_RJT (2 << 13)
  466. #define EPD_RX_XCHG (3 << 13)
  467. #define ECF_CLR_PASSTHRU_PEND BIT_12
  468. #define ECF_INCL_FRAME_HDR BIT_11
  469. uint32_t rx_byte_count;
  470. uint32_t tx_byte_count;
  471. uint32_t tx_address[2]; /* Data segment 0 address. */
  472. uint32_t tx_len; /* Data segment 0 length. */
  473. uint32_t rx_address[2]; /* Data segment 1 address. */
  474. uint32_t rx_len; /* Data segment 1 length. */
  475. };
  476. /*
  477. * ISP queue - Mailbox Command entry structure definition.
  478. */
  479. #define MBX_IOCB_TYPE 0x39
  480. struct mbx_entry_24xx {
  481. uint8_t entry_type; /* Entry type. */
  482. uint8_t entry_count; /* Entry count. */
  483. uint8_t handle_count; /* Handle count. */
  484. uint8_t entry_status; /* Entry Status. */
  485. uint32_t handle; /* System handle. */
  486. uint16_t mbx[28];
  487. };
  488. #define LOGINOUT_PORT_IOCB_TYPE 0x52 /* Login/Logout Port entry. */
  489. struct logio_entry_24xx {
  490. uint8_t entry_type; /* Entry type. */
  491. uint8_t entry_count; /* Entry count. */
  492. uint8_t sys_define; /* System defined. */
  493. uint8_t entry_status; /* Entry Status. */
  494. uint32_t handle; /* System handle. */
  495. uint16_t comp_status; /* Completion status. */
  496. #define CS_LOGIO_ERROR 0x31 /* Login/Logout IOCB error. */
  497. uint16_t nport_handle; /* N_PORT handle. */
  498. uint16_t control_flags; /* Control flags. */
  499. /* Modifiers. */
  500. #define LCF_FCP2_OVERRIDE BIT_9 /* Set/Reset word 3 of PRLI. */
  501. #define LCF_CLASS_2 BIT_8 /* Enable class 2 during PLOGI. */
  502. #define LCF_FREE_NPORT BIT_7 /* Release NPORT handle after LOGO. */
  503. #define LCF_EXPL_LOGO BIT_6 /* Perform an explicit LOGO. */
  504. #define LCF_SKIP_PRLI BIT_5 /* Skip PRLI after PLOGI. */
  505. #define LCF_IMPL_LOGO_ALL BIT_5 /* Implicit LOGO to all ports. */
  506. #define LCF_COND_PLOGI BIT_4 /* PLOGI only if not logged-in. */
  507. #define LCF_IMPL_LOGO BIT_4 /* Perform an implicit LOGO. */
  508. #define LCF_IMPL_PRLO BIT_4 /* Perform an implicit PRLO. */
  509. /* Commands. */
  510. #define LCF_COMMAND_PLOGI 0x00 /* PLOGI. */
  511. #define LCF_COMMAND_PRLI 0x01 /* PRLI. */
  512. #define LCF_COMMAND_PDISC 0x02 /* PDISC. */
  513. #define LCF_COMMAND_ADISC 0x03 /* ADISC. */
  514. #define LCF_COMMAND_LOGO 0x08 /* LOGO. */
  515. #define LCF_COMMAND_PRLO 0x09 /* PRLO. */
  516. #define LCF_COMMAND_TPRLO 0x0A /* TPRLO. */
  517. uint8_t vp_index;
  518. uint8_t reserved_1;
  519. uint8_t port_id[3]; /* PortID of destination port. */
  520. uint8_t rsp_size; /* Response size in 32bit words. */
  521. uint32_t io_parameter[11]; /* General I/O parameters. */
  522. #define LSC_SCODE_NOLINK 0x01
  523. #define LSC_SCODE_NOIOCB 0x02
  524. #define LSC_SCODE_NOXCB 0x03
  525. #define LSC_SCODE_CMD_FAILED 0x04
  526. #define LSC_SCODE_NOFABRIC 0x05
  527. #define LSC_SCODE_FW_NOT_READY 0x07
  528. #define LSC_SCODE_NOT_LOGGED_IN 0x09
  529. #define LSC_SCODE_NOPCB 0x0A
  530. #define LSC_SCODE_ELS_REJECT 0x18
  531. #define LSC_SCODE_CMD_PARAM_ERR 0x19
  532. #define LSC_SCODE_PORTID_USED 0x1A
  533. #define LSC_SCODE_NPORT_USED 0x1B
  534. #define LSC_SCODE_NONPORT 0x1C
  535. #define LSC_SCODE_LOGGED_IN 0x1D
  536. #define LSC_SCODE_NOFLOGI_ACC 0x1F
  537. };
  538. #define TSK_MGMT_IOCB_TYPE 0x14
  539. struct tsk_mgmt_entry {
  540. uint8_t entry_type; /* Entry type. */
  541. uint8_t entry_count; /* Entry count. */
  542. uint8_t handle_count; /* Handle count. */
  543. uint8_t entry_status; /* Entry Status. */
  544. uint32_t handle; /* System handle. */
  545. uint16_t nport_handle; /* N_PORT handle. */
  546. uint16_t reserved_1;
  547. uint16_t delay; /* Activity delay in seconds. */
  548. uint16_t timeout; /* Command timeout. */
  549. uint8_t lun[8]; /* FCP LUN (BE). */
  550. uint32_t control_flags; /* Control Flags. */
  551. #define TCF_NOTMCMD_TO_TARGET BIT_31
  552. #define TCF_LUN_RESET BIT_4
  553. #define TCF_ABORT_TASK_SET BIT_3
  554. #define TCF_CLEAR_TASK_SET BIT_2
  555. #define TCF_TARGET_RESET BIT_1
  556. #define TCF_CLEAR_ACA BIT_0
  557. uint8_t reserved_2[20];
  558. uint8_t port_id[3]; /* PortID of destination port. */
  559. uint8_t vp_index;
  560. uint8_t reserved_3[12];
  561. };
  562. #define ABORT_IOCB_TYPE 0x33
  563. struct abort_entry_24xx {
  564. uint8_t entry_type; /* Entry type. */
  565. uint8_t entry_count; /* Entry count. */
  566. uint8_t handle_count; /* Handle count. */
  567. uint8_t entry_status; /* Entry Status. */
  568. uint32_t handle; /* System handle. */
  569. uint16_t nport_handle; /* N_PORT handle. */
  570. /* or Completion status. */
  571. uint16_t options; /* Options. */
  572. #define AOF_NO_ABTS BIT_0 /* Do not send any ABTS. */
  573. uint32_t handle_to_abort; /* System handle to abort. */
  574. uint8_t reserved_1[32];
  575. uint8_t port_id[3]; /* PortID of destination port. */
  576. uint8_t vp_index;
  577. uint8_t reserved_2[12];
  578. };
  579. /*
  580. * ISP I/O Register Set structure definitions.
  581. */
  582. struct device_reg_24xx {
  583. uint32_t flash_addr; /* Flash/NVRAM BIOS address. */
  584. #define FARX_DATA_FLAG BIT_31
  585. #define FARX_ACCESS_FLASH_CONF 0x7FFD0000
  586. #define FARX_ACCESS_FLASH_DATA 0x7FF00000
  587. #define FARX_ACCESS_NVRAM_CONF 0x7FFF0000
  588. #define FARX_ACCESS_NVRAM_DATA 0x7FFE0000
  589. #define FA_NVRAM_FUNC0_ADDR 0x80
  590. #define FA_NVRAM_FUNC1_ADDR 0x180
  591. #define FA_NVRAM_VPD_SIZE 0x80
  592. #define FA_NVRAM_VPD0_ADDR 0x00
  593. #define FA_NVRAM_VPD1_ADDR 0x100
  594. /*
  595. * RISC code begins at offset 512KB
  596. * within flash. Consisting of two
  597. * contiguous RISC code segments.
  598. */
  599. #define FA_RISC_CODE_ADDR 0x20000
  600. #define FA_RISC_CODE_SEGMENTS 2
  601. uint32_t flash_data; /* Flash/NVRAM BIOS data. */
  602. uint32_t ctrl_status; /* Control/Status. */
  603. #define CSRX_FLASH_ACCESS_ERROR BIT_18 /* Flash/NVRAM Access Error. */
  604. #define CSRX_DMA_ACTIVE BIT_17 /* DMA Active status. */
  605. #define CSRX_DMA_SHUTDOWN BIT_16 /* DMA Shutdown control status. */
  606. #define CSRX_FUNCTION BIT_15 /* Function number. */
  607. /* PCI-X Bus Mode. */
  608. #define CSRX_PCIX_BUS_MODE_MASK (BIT_11|BIT_10|BIT_9|BIT_8)
  609. #define PBM_PCI_33MHZ (0 << 8)
  610. #define PBM_PCIX_M1_66MHZ (1 << 8)
  611. #define PBM_PCIX_M1_100MHZ (2 << 8)
  612. #define PBM_PCIX_M1_133MHZ (3 << 8)
  613. #define PBM_PCIX_M2_66MHZ (5 << 8)
  614. #define PBM_PCIX_M2_100MHZ (6 << 8)
  615. #define PBM_PCIX_M2_133MHZ (7 << 8)
  616. #define PBM_PCI_66MHZ (8 << 8)
  617. /* Max Write Burst byte count. */
  618. #define CSRX_MAX_WRT_BURST_MASK (BIT_5|BIT_4)
  619. #define MWB_512_BYTES (0 << 4)
  620. #define MWB_1024_BYTES (1 << 4)
  621. #define MWB_2048_BYTES (2 << 4)
  622. #define MWB_4096_BYTES (3 << 4)
  623. #define CSRX_64BIT_SLOT BIT_2 /* PCI 64-Bit Bus Slot. */
  624. #define CSRX_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable. */
  625. #define CSRX_ISP_SOFT_RESET BIT_0 /* ISP soft reset. */
  626. uint32_t ictrl; /* Interrupt control. */
  627. #define ICRX_EN_RISC_INT BIT_3 /* Enable RISC interrupts on PCI. */
  628. uint32_t istatus; /* Interrupt status. */
  629. #define ISRX_RISC_INT BIT_3 /* RISC interrupt. */
  630. uint32_t unused_1[2]; /* Gap. */
  631. /* Request Queue. */
  632. uint32_t req_q_in; /* In-Pointer. */
  633. uint32_t req_q_out; /* Out-Pointer. */
  634. /* Response Queue. */
  635. uint32_t rsp_q_in; /* In-Pointer. */
  636. uint32_t rsp_q_out; /* Out-Pointer. */
  637. /* Priority Request Queue. */
  638. uint32_t preq_q_in; /* In-Pointer. */
  639. uint32_t preq_q_out; /* Out-Pointer. */
  640. uint32_t unused_2[2]; /* Gap. */
  641. /* ATIO Queue. */
  642. uint32_t atio_q_in; /* In-Pointer. */
  643. uint32_t atio_q_out; /* Out-Pointer. */
  644. uint32_t host_status;
  645. #define HSRX_RISC_INT BIT_15 /* RISC to Host interrupt. */
  646. #define HSRX_RISC_PAUSED BIT_8 /* RISC Paused. */
  647. uint32_t hccr; /* Host command & control register. */
  648. /* HCCR statuses. */
  649. #define HCCRX_HOST_INT BIT_6 /* Host to RISC interrupt bit. */
  650. #define HCCRX_RISC_RESET BIT_5 /* RISC Reset mode bit. */
  651. #define HCCRX_RISC_PAUSE BIT_4 /* RISC Pause mode bit. */
  652. /* HCCR commands. */
  653. /* NOOP. */
  654. #define HCCRX_NOOP 0x00000000
  655. /* Set RISC Reset. */
  656. #define HCCRX_SET_RISC_RESET 0x10000000
  657. /* Clear RISC Reset. */
  658. #define HCCRX_CLR_RISC_RESET 0x20000000
  659. /* Set RISC Pause. */
  660. #define HCCRX_SET_RISC_PAUSE 0x30000000
  661. /* Releases RISC Pause. */
  662. #define HCCRX_REL_RISC_PAUSE 0x40000000
  663. /* Set HOST to RISC interrupt. */
  664. #define HCCRX_SET_HOST_INT 0x50000000
  665. /* Clear HOST to RISC interrupt. */
  666. #define HCCRX_CLR_HOST_INT 0x60000000
  667. /* Clear RISC to PCI interrupt. */
  668. #define HCCRX_CLR_RISC_INT 0xA0000000
  669. uint32_t gpiod; /* GPIO Data register. */
  670. /* LED update mask. */
  671. #define GPDX_LED_UPDATE_MASK (BIT_20|BIT_19|BIT_18)
  672. /* Data update mask. */
  673. #define GPDX_DATA_UPDATE_MASK (BIT_17|BIT_16)
  674. /* LED control mask. */
  675. #define GPDX_LED_COLOR_MASK (BIT_4|BIT_3|BIT_2)
  676. /* LED bit values. Color names as
  677. * referenced in fw spec.
  678. */
  679. #define GPDX_LED_YELLOW_ON BIT_2
  680. #define GPDX_LED_GREEN_ON BIT_3
  681. #define GPDX_LED_AMBER_ON BIT_4
  682. /* Data in/out. */
  683. #define GPDX_DATA_INOUT (BIT_1|BIT_0)
  684. uint32_t gpioe; /* GPIO Enable register. */
  685. /* Enable update mask. */
  686. #define GPEX_ENABLE_UPDATE_MASK (BIT_17|BIT_16)
  687. /* Enable. */
  688. #define GPEX_ENABLE (BIT_1|BIT_0)
  689. uint32_t iobase_addr; /* I/O Bus Base Address register. */
  690. uint32_t unused_3[10]; /* Gap. */
  691. uint16_t mailbox0;
  692. uint16_t mailbox1;
  693. uint16_t mailbox2;
  694. uint16_t mailbox3;
  695. uint16_t mailbox4;
  696. uint16_t mailbox5;
  697. uint16_t mailbox6;
  698. uint16_t mailbox7;
  699. uint16_t mailbox8;
  700. uint16_t mailbox9;
  701. uint16_t mailbox10;
  702. uint16_t mailbox11;
  703. uint16_t mailbox12;
  704. uint16_t mailbox13;
  705. uint16_t mailbox14;
  706. uint16_t mailbox15;
  707. uint16_t mailbox16;
  708. uint16_t mailbox17;
  709. uint16_t mailbox18;
  710. uint16_t mailbox19;
  711. uint16_t mailbox20;
  712. uint16_t mailbox21;
  713. uint16_t mailbox22;
  714. uint16_t mailbox23;
  715. uint16_t mailbox24;
  716. uint16_t mailbox25;
  717. uint16_t mailbox26;
  718. uint16_t mailbox27;
  719. uint16_t mailbox28;
  720. uint16_t mailbox29;
  721. uint16_t mailbox30;
  722. uint16_t mailbox31;
  723. };
  724. /* MID Support ***************************************************************/
  725. #define MAX_MID_VPS 125
  726. struct mid_conf_entry_24xx {
  727. uint16_t reserved_1;
  728. /*
  729. * BIT 0 = Enable Hard Loop Id
  730. * BIT 1 = Acquire Loop ID in LIPA
  731. * BIT 2 = ID not Acquired
  732. * BIT 3 = Enable VP
  733. * BIT 4 = Enable Initiator Mode
  734. * BIT 5 = Disable Target Mode
  735. * BIT 6-7 = Reserved
  736. */
  737. uint8_t options;
  738. uint8_t hard_address;
  739. uint8_t port_name[WWN_SIZE];
  740. uint8_t node_name[WWN_SIZE];
  741. };
  742. struct mid_init_cb_24xx {
  743. struct init_cb_24xx init_cb;
  744. uint16_t count;
  745. uint16_t options;
  746. struct mid_conf_entry_24xx entries[MAX_MID_VPS];
  747. };
  748. struct mid_db_entry_24xx {
  749. uint16_t status;
  750. #define MDBS_NON_PARTIC BIT_3
  751. #define MDBS_ID_ACQUIRED BIT_1
  752. #define MDBS_ENABLED BIT_0
  753. uint8_t options;
  754. uint8_t hard_address;
  755. uint8_t port_name[WWN_SIZE];
  756. uint8_t node_name[WWN_SIZE];
  757. uint8_t port_id[3];
  758. uint8_t reserved_1;
  759. };
  760. struct mid_db_24xx {
  761. struct mid_db_entry_24xx entries[MAX_MID_VPS];
  762. };
  763. #define VP_CTRL_IOCB_TYPE 0x30 /* Vitual Port Control entry. */
  764. struct vp_ctrl_entry_24xx {
  765. uint8_t entry_type; /* Entry type. */
  766. uint8_t entry_count; /* Entry count. */
  767. uint8_t sys_define; /* System defined. */
  768. uint8_t entry_status; /* Entry Status. */
  769. uint32_t handle; /* System handle. */
  770. uint16_t vp_idx_failed;
  771. uint16_t comp_status; /* Completion status. */
  772. #define CS_VCE_ACQ_ID_ERROR 0x02 /* Error while acquireing ID. */
  773. #define CS_VCE_BUSY 0x05 /* Firmware not ready to accept cmd. */
  774. uint16_t command;
  775. #define VCE_COMMAND_ENABLE_VPS 0x00 /* Enable VPs. */
  776. #define VCE_COMMAND_DISABLE_VPS 0x08 /* Disable VPs. */
  777. #define VCE_COMMAND_DISABLE_VPS_REINIT 0x09 /* Disable VPs and reinit link. */
  778. #define VCE_COMMAND_DISABLE_VPS_LOGO 0x0a /* Disable VPs and LOGO ports. */
  779. uint16_t vp_count;
  780. uint8_t vp_idx_map[16];
  781. uint8_t reserved_4[32];
  782. };
  783. #define VP_CONFIG_IOCB_TYPE 0x31 /* Vitual Port Config entry. */
  784. struct vp_config_entry_24xx {
  785. uint8_t entry_type; /* Entry type. */
  786. uint8_t entry_count; /* Entry count. */
  787. uint8_t sys_define; /* System defined. */
  788. uint8_t entry_status; /* Entry Status. */
  789. uint32_t handle; /* System handle. */
  790. uint16_t reserved_1;
  791. uint16_t comp_status; /* Completion status. */
  792. #define CS_VCT_STS_ERROR 0x01 /* Specified VPs were not disabled. */
  793. #define CS_VCT_CNT_ERROR 0x02 /* Invalid VP count. */
  794. #define CS_VCT_ERROR 0x03 /* Unknown error. */
  795. #define CS_VCT_IDX_ERROR 0x02 /* Invalid VP index. */
  796. #define CS_VCT_BUSY 0x05 /* Firmware not ready to accept cmd. */
  797. uint8_t command;
  798. #define VCT_COMMAND_MOD_VPS 0x00 /* Enable VPs. */
  799. #define VCT_COMMAND_MOD_ENABLE_VPS 0x08 /* Disable VPs. */
  800. uint8_t vp_count;
  801. uint8_t vp_idx1;
  802. uint8_t vp_idx2;
  803. uint8_t options_idx1;
  804. uint8_t hard_address_idx1;
  805. uint16_t reserved_2;
  806. uint8_t port_name_idx1[WWN_SIZE];
  807. uint8_t node_name_idx1[WWN_SIZE];
  808. uint8_t options_idx2;
  809. uint8_t hard_address_idx2;
  810. uint16_t reserved_3;
  811. uint8_t port_name_idx2[WWN_SIZE];
  812. uint8_t node_name_idx2[WWN_SIZE];
  813. uint8_t reserved_4[8];
  814. };
  815. #define VP_RPT_ID_IOCB_TYPE 0x32 /* Report ID Acquisition entry. */
  816. struct vp_rpt_id_entry_24xx {
  817. uint8_t entry_type; /* Entry type. */
  818. uint8_t entry_count; /* Entry count. */
  819. uint8_t sys_define; /* System defined. */
  820. uint8_t entry_status; /* Entry Status. */
  821. uint32_t handle; /* System handle. */
  822. uint16_t vp_count; /* Format 0 -- | VP setup | VP acq |. */
  823. /* Format 1 -- | VP count |. */
  824. uint16_t vp_idx; /* Format 0 -- Reserved. */
  825. /* Format 1 -- VP status and index. */
  826. uint8_t port_id[3];
  827. uint8_t format;
  828. uint8_t vp_idx_map[16];
  829. uint8_t reserved_4[32];
  830. };
  831. /* END MID Support ***********************************************************/
  832. #endif