ipr.h 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362
  1. /*
  2. * ipr.h -- driver for IBM Power Linux RAID adapters
  3. *
  4. * Written By: Brian King <brking@us.ibm.com>, IBM Corporation
  5. *
  6. * Copyright (C) 2003, 2004 IBM Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. * Alan Cox <alan@redhat.com> - Removed several careless u32/dma_addr_t errors
  23. * that broke 64bit platforms.
  24. */
  25. #ifndef _IPR_H
  26. #define _IPR_H
  27. #include <linux/types.h>
  28. #include <linux/completion.h>
  29. #include <linux/list.h>
  30. #include <linux/kref.h>
  31. #include <scsi/scsi.h>
  32. #include <scsi/scsi_cmnd.h>
  33. /*
  34. * Literals
  35. */
  36. #define IPR_DRIVER_VERSION "2.1.1"
  37. #define IPR_DRIVER_DATE "(November 15, 2005)"
  38. /*
  39. * IPR_MAX_CMD_PER_LUN: This defines the maximum number of outstanding
  40. * ops per device for devices not running tagged command queuing.
  41. * This can be adjusted at runtime through sysfs device attributes.
  42. */
  43. #define IPR_MAX_CMD_PER_LUN 6
  44. /*
  45. * IPR_NUM_BASE_CMD_BLKS: This defines the maximum number of
  46. * ops the mid-layer can send to the adapter.
  47. */
  48. #define IPR_NUM_BASE_CMD_BLKS 100
  49. #define IPR_SUBS_DEV_ID_2780 0x0264
  50. #define IPR_SUBS_DEV_ID_5702 0x0266
  51. #define IPR_SUBS_DEV_ID_5703 0x0278
  52. #define IPR_SUBS_DEV_ID_572E 0x028D
  53. #define IPR_SUBS_DEV_ID_573E 0x02D3
  54. #define IPR_SUBS_DEV_ID_573D 0x02D4
  55. #define IPR_SUBS_DEV_ID_571A 0x02C0
  56. #define IPR_SUBS_DEV_ID_571B 0x02BE
  57. #define IPR_SUBS_DEV_ID_571E 0x02BF
  58. #define IPR_SUBS_DEV_ID_571F 0x02D5
  59. #define IPR_SUBS_DEV_ID_572A 0x02C1
  60. #define IPR_SUBS_DEV_ID_572B 0x02C2
  61. #define IPR_SUBS_DEV_ID_575B 0x030D
  62. #define IPR_NAME "ipr"
  63. /*
  64. * Return codes
  65. */
  66. #define IPR_RC_JOB_CONTINUE 1
  67. #define IPR_RC_JOB_RETURN 2
  68. /*
  69. * IOASCs
  70. */
  71. #define IPR_IOASC_NR_INIT_CMD_REQUIRED 0x02040200
  72. #define IPR_IOASC_SYNC_REQUIRED 0x023f0000
  73. #define IPR_IOASC_MED_DO_NOT_REALLOC 0x03110C00
  74. #define IPR_IOASC_HW_SEL_TIMEOUT 0x04050000
  75. #define IPR_IOASC_HW_DEV_BUS_STATUS 0x04448500
  76. #define IPR_IOASC_IOASC_MASK 0xFFFFFF00
  77. #define IPR_IOASC_SCSI_STATUS_MASK 0x000000FF
  78. #define IPR_IOASC_IR_INVALID_REQ_TYPE_OR_PKT 0x05240000
  79. #define IPR_IOASC_IR_RESOURCE_HANDLE 0x05250000
  80. #define IPR_IOASC_IR_NO_CMDS_TO_2ND_IOA 0x05258100
  81. #define IPR_IOASA_IR_DUAL_IOA_DISABLED 0x052C8000
  82. #define IPR_IOASC_BUS_WAS_RESET 0x06290000
  83. #define IPR_IOASC_BUS_WAS_RESET_BY_OTHER 0x06298000
  84. #define IPR_IOASC_ABORTED_CMD_TERM_BY_HOST 0x0B5A0000
  85. #define IPR_FIRST_DRIVER_IOASC 0x10000000
  86. #define IPR_IOASC_IOA_WAS_RESET 0x10000001
  87. #define IPR_IOASC_PCI_ACCESS_ERROR 0x10000002
  88. #define IPR_NUM_LOG_HCAMS 2
  89. #define IPR_NUM_CFG_CHG_HCAMS 2
  90. #define IPR_NUM_HCAMS (IPR_NUM_LOG_HCAMS + IPR_NUM_CFG_CHG_HCAMS)
  91. #define IPR_MAX_NUM_TARGETS_PER_BUS 256
  92. #define IPR_MAX_NUM_LUNS_PER_TARGET 256
  93. #define IPR_MAX_NUM_VSET_LUNS_PER_TARGET 8
  94. #define IPR_VSET_BUS 0xff
  95. #define IPR_IOA_BUS 0xff
  96. #define IPR_IOA_TARGET 0xff
  97. #define IPR_IOA_LUN 0xff
  98. #define IPR_MAX_NUM_BUSES 8
  99. #define IPR_MAX_BUS_TO_SCAN IPR_MAX_NUM_BUSES
  100. #define IPR_NUM_RESET_RELOAD_RETRIES 3
  101. /* We need resources for HCAMS, IOA reset, IOA bringdown, and ERP */
  102. #define IPR_NUM_INTERNAL_CMD_BLKS (IPR_NUM_HCAMS + \
  103. ((IPR_NUM_RESET_RELOAD_RETRIES + 1) * 2) + 3)
  104. #define IPR_MAX_COMMANDS IPR_NUM_BASE_CMD_BLKS
  105. #define IPR_NUM_CMD_BLKS (IPR_NUM_BASE_CMD_BLKS + \
  106. IPR_NUM_INTERNAL_CMD_BLKS)
  107. #define IPR_MAX_PHYSICAL_DEVS 192
  108. #define IPR_MAX_SGLIST 64
  109. #define IPR_IOA_MAX_SECTORS 32767
  110. #define IPR_VSET_MAX_SECTORS 512
  111. #define IPR_MAX_CDB_LEN 16
  112. #define IPR_DEFAULT_BUS_WIDTH 16
  113. #define IPR_80MBs_SCSI_RATE ((80 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  114. #define IPR_U160_SCSI_RATE ((160 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  115. #define IPR_U320_SCSI_RATE ((320 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  116. #define IPR_MAX_SCSI_RATE(width) ((320 * 10) / ((width) / 8))
  117. #define IPR_IOA_RES_HANDLE 0xffffffff
  118. #define IPR_IOA_RES_ADDR 0x00ffffff
  119. /*
  120. * Adapter Commands
  121. */
  122. #define IPR_QUERY_RSRC_STATE 0xC2
  123. #define IPR_RESET_DEVICE 0xC3
  124. #define IPR_RESET_TYPE_SELECT 0x80
  125. #define IPR_LUN_RESET 0x40
  126. #define IPR_TARGET_RESET 0x20
  127. #define IPR_BUS_RESET 0x10
  128. #define IPR_ID_HOST_RR_Q 0xC4
  129. #define IPR_QUERY_IOA_CONFIG 0xC5
  130. #define IPR_CANCEL_ALL_REQUESTS 0xCE
  131. #define IPR_HOST_CONTROLLED_ASYNC 0xCF
  132. #define IPR_HCAM_CDB_OP_CODE_CONFIG_CHANGE 0x01
  133. #define IPR_HCAM_CDB_OP_CODE_LOG_DATA 0x02
  134. #define IPR_SET_SUPPORTED_DEVICES 0xFB
  135. #define IPR_IOA_SHUTDOWN 0xF7
  136. #define IPR_WR_BUF_DOWNLOAD_AND_SAVE 0x05
  137. /*
  138. * Timeouts
  139. */
  140. #define IPR_SHUTDOWN_TIMEOUT (ipr_fastfail ? 60 * HZ : 10 * 60 * HZ)
  141. #define IPR_VSET_RW_TIMEOUT (ipr_fastfail ? 30 * HZ : 2 * 60 * HZ)
  142. #define IPR_ABBREV_SHUTDOWN_TIMEOUT (10 * HZ)
  143. #define IPR_DEVICE_RESET_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  144. #define IPR_CANCEL_ALL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  145. #define IPR_ABORT_TASK_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  146. #define IPR_INTERNAL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  147. #define IPR_WRITE_BUFFER_TIMEOUT (10 * 60 * HZ)
  148. #define IPR_SET_SUP_DEVICE_TIMEOUT (2 * 60 * HZ)
  149. #define IPR_REQUEST_SENSE_TIMEOUT (10 * HZ)
  150. #define IPR_OPERATIONAL_TIMEOUT (5 * 60)
  151. #define IPR_WAIT_FOR_RESET_TIMEOUT (2 * HZ)
  152. #define IPR_CHECK_FOR_RESET_TIMEOUT (HZ / 10)
  153. #define IPR_WAIT_FOR_BIST_TIMEOUT (2 * HZ)
  154. #define IPR_DUMP_TIMEOUT (15 * HZ)
  155. /*
  156. * SCSI Literals
  157. */
  158. #define IPR_VENDOR_ID_LEN 8
  159. #define IPR_PROD_ID_LEN 16
  160. #define IPR_SERIAL_NUM_LEN 8
  161. /*
  162. * Hardware literals
  163. */
  164. #define IPR_FMT2_MBX_ADDR_MASK 0x0fffffff
  165. #define IPR_FMT2_MBX_BAR_SEL_MASK 0xf0000000
  166. #define IPR_FMT2_MKR_BAR_SEL_SHIFT 28
  167. #define IPR_GET_FMT2_BAR_SEL(mbx) \
  168. (((mbx) & IPR_FMT2_MBX_BAR_SEL_MASK) >> IPR_FMT2_MKR_BAR_SEL_SHIFT)
  169. #define IPR_SDT_FMT2_BAR0_SEL 0x0
  170. #define IPR_SDT_FMT2_BAR1_SEL 0x1
  171. #define IPR_SDT_FMT2_BAR2_SEL 0x2
  172. #define IPR_SDT_FMT2_BAR3_SEL 0x3
  173. #define IPR_SDT_FMT2_BAR4_SEL 0x4
  174. #define IPR_SDT_FMT2_BAR5_SEL 0x5
  175. #define IPR_SDT_FMT2_EXP_ROM_SEL 0x8
  176. #define IPR_FMT2_SDT_READY_TO_USE 0xC4D4E3F2
  177. #define IPR_DOORBELL 0x82800000
  178. #define IPR_RUNTIME_RESET 0x40000000
  179. #define IPR_PCII_IOA_TRANS_TO_OPER (0x80000000 >> 0)
  180. #define IPR_PCII_IOARCB_XFER_FAILED (0x80000000 >> 3)
  181. #define IPR_PCII_IOA_UNIT_CHECKED (0x80000000 >> 4)
  182. #define IPR_PCII_NO_HOST_RRQ (0x80000000 >> 5)
  183. #define IPR_PCII_CRITICAL_OPERATION (0x80000000 >> 6)
  184. #define IPR_PCII_IO_DEBUG_ACKNOWLEDGE (0x80000000 >> 7)
  185. #define IPR_PCII_IOARRIN_LOST (0x80000000 >> 27)
  186. #define IPR_PCII_MMIO_ERROR (0x80000000 >> 28)
  187. #define IPR_PCII_PROC_ERR_STATE (0x80000000 >> 29)
  188. #define IPR_PCII_HRRQ_UPDATED (0x80000000 >> 30)
  189. #define IPR_PCII_CORE_ISSUED_RST_REQ (0x80000000 >> 31)
  190. #define IPR_PCII_ERROR_INTERRUPTS \
  191. (IPR_PCII_IOARCB_XFER_FAILED | IPR_PCII_IOA_UNIT_CHECKED | \
  192. IPR_PCII_NO_HOST_RRQ | IPR_PCII_IOARRIN_LOST | IPR_PCII_MMIO_ERROR)
  193. #define IPR_PCII_OPER_INTERRUPTS \
  194. (IPR_PCII_ERROR_INTERRUPTS | IPR_PCII_HRRQ_UPDATED | IPR_PCII_IOA_TRANS_TO_OPER)
  195. #define IPR_UPROCI_RESET_ALERT (0x80000000 >> 7)
  196. #define IPR_UPROCI_IO_DEBUG_ALERT (0x80000000 >> 9)
  197. #define IPR_LDUMP_MAX_LONG_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  198. #define IPR_LDUMP_MAX_SHORT_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  199. /*
  200. * Dump literals
  201. */
  202. #define IPR_MAX_IOA_DUMP_SIZE (4 * 1024 * 1024)
  203. #define IPR_NUM_SDT_ENTRIES 511
  204. #define IPR_MAX_NUM_DUMP_PAGES ((IPR_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  205. /*
  206. * Misc literals
  207. */
  208. #define IPR_NUM_IOADL_ENTRIES IPR_MAX_SGLIST
  209. /*
  210. * Adapter interface types
  211. */
  212. struct ipr_res_addr {
  213. u8 reserved;
  214. u8 bus;
  215. u8 target;
  216. u8 lun;
  217. #define IPR_GET_PHYS_LOC(res_addr) \
  218. (((res_addr).bus << 16) | ((res_addr).target << 8) | (res_addr).lun)
  219. }__attribute__((packed, aligned (4)));
  220. struct ipr_std_inq_vpids {
  221. u8 vendor_id[IPR_VENDOR_ID_LEN];
  222. u8 product_id[IPR_PROD_ID_LEN];
  223. }__attribute__((packed));
  224. struct ipr_vpd {
  225. struct ipr_std_inq_vpids vpids;
  226. u8 sn[IPR_SERIAL_NUM_LEN];
  227. }__attribute__((packed));
  228. struct ipr_ext_vpd {
  229. struct ipr_vpd vpd;
  230. __be32 wwid[2];
  231. }__attribute__((packed));
  232. struct ipr_std_inq_data {
  233. u8 peri_qual_dev_type;
  234. #define IPR_STD_INQ_PERI_QUAL(peri) ((peri) >> 5)
  235. #define IPR_STD_INQ_PERI_DEV_TYPE(peri) ((peri) & 0x1F)
  236. u8 removeable_medium_rsvd;
  237. #define IPR_STD_INQ_REMOVEABLE_MEDIUM 0x80
  238. #define IPR_IS_DASD_DEVICE(std_inq) \
  239. ((IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_DISK) && \
  240. !(((std_inq).removeable_medium_rsvd) & IPR_STD_INQ_REMOVEABLE_MEDIUM))
  241. #define IPR_IS_SES_DEVICE(std_inq) \
  242. (IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_ENCLOSURE)
  243. u8 version;
  244. u8 aen_naca_fmt;
  245. u8 additional_len;
  246. u8 sccs_rsvd;
  247. u8 bq_enc_multi;
  248. u8 sync_cmdq_flags;
  249. struct ipr_std_inq_vpids vpids;
  250. u8 ros_rsvd_ram_rsvd[4];
  251. u8 serial_num[IPR_SERIAL_NUM_LEN];
  252. }__attribute__ ((packed));
  253. struct ipr_config_table_entry {
  254. u8 service_level;
  255. u8 array_id;
  256. u8 flags;
  257. #define IPR_IS_IOA_RESOURCE 0x80
  258. #define IPR_IS_ARRAY_MEMBER 0x20
  259. #define IPR_IS_HOT_SPARE 0x10
  260. u8 rsvd_subtype;
  261. #define IPR_RES_SUBTYPE(res) (((res)->cfgte.rsvd_subtype) & 0x0f)
  262. #define IPR_SUBTYPE_AF_DASD 0
  263. #define IPR_SUBTYPE_GENERIC_SCSI 1
  264. #define IPR_SUBTYPE_VOLUME_SET 2
  265. #define IPR_QUEUEING_MODEL(res) ((((res)->cfgte.flags) & 0x70) >> 4)
  266. #define IPR_QUEUE_FROZEN_MODEL 0
  267. #define IPR_QUEUE_NACA_MODEL 1
  268. struct ipr_res_addr res_addr;
  269. __be32 res_handle;
  270. __be32 reserved4[2];
  271. struct ipr_std_inq_data std_inq_data;
  272. }__attribute__ ((packed, aligned (4)));
  273. struct ipr_config_table_hdr {
  274. u8 num_entries;
  275. u8 flags;
  276. #define IPR_UCODE_DOWNLOAD_REQ 0x10
  277. __be16 reserved;
  278. }__attribute__((packed, aligned (4)));
  279. struct ipr_config_table {
  280. struct ipr_config_table_hdr hdr;
  281. struct ipr_config_table_entry dev[IPR_MAX_PHYSICAL_DEVS];
  282. }__attribute__((packed, aligned (4)));
  283. struct ipr_hostrcb_cfg_ch_not {
  284. struct ipr_config_table_entry cfgte;
  285. u8 reserved[936];
  286. }__attribute__((packed, aligned (4)));
  287. struct ipr_supported_device {
  288. __be16 data_length;
  289. u8 reserved;
  290. u8 num_records;
  291. struct ipr_std_inq_vpids vpids;
  292. u8 reserved2[16];
  293. }__attribute__((packed, aligned (4)));
  294. /* Command packet structure */
  295. struct ipr_cmd_pkt {
  296. __be16 reserved; /* Reserved by IOA */
  297. u8 request_type;
  298. #define IPR_RQTYPE_SCSICDB 0x00
  299. #define IPR_RQTYPE_IOACMD 0x01
  300. #define IPR_RQTYPE_HCAM 0x02
  301. u8 luntar_luntrn;
  302. u8 flags_hi;
  303. #define IPR_FLAGS_HI_WRITE_NOT_READ 0x80
  304. #define IPR_FLAGS_HI_NO_ULEN_CHK 0x20
  305. #define IPR_FLAGS_HI_SYNC_OVERRIDE 0x10
  306. #define IPR_FLAGS_HI_SYNC_COMPLETE 0x08
  307. #define IPR_FLAGS_HI_NO_LINK_DESC 0x04
  308. u8 flags_lo;
  309. #define IPR_FLAGS_LO_ALIGNED_BFR 0x20
  310. #define IPR_FLAGS_LO_DELAY_AFTER_RST 0x10
  311. #define IPR_FLAGS_LO_UNTAGGED_TASK 0x00
  312. #define IPR_FLAGS_LO_SIMPLE_TASK 0x02
  313. #define IPR_FLAGS_LO_ORDERED_TASK 0x04
  314. #define IPR_FLAGS_LO_HEAD_OF_Q_TASK 0x06
  315. #define IPR_FLAGS_LO_ACA_TASK 0x08
  316. u8 cdb[16];
  317. __be16 timeout;
  318. }__attribute__ ((packed, aligned(4)));
  319. /* IOA Request Control Block 128 bytes */
  320. struct ipr_ioarcb {
  321. __be32 ioarcb_host_pci_addr;
  322. __be32 reserved;
  323. __be32 res_handle;
  324. __be32 host_response_handle;
  325. __be32 reserved1;
  326. __be32 reserved2;
  327. __be32 reserved3;
  328. __be32 write_data_transfer_length;
  329. __be32 read_data_transfer_length;
  330. __be32 write_ioadl_addr;
  331. __be32 write_ioadl_len;
  332. __be32 read_ioadl_addr;
  333. __be32 read_ioadl_len;
  334. __be32 ioasa_host_pci_addr;
  335. __be16 ioasa_len;
  336. __be16 reserved4;
  337. struct ipr_cmd_pkt cmd_pkt;
  338. __be32 add_cmd_parms_len;
  339. __be32 add_cmd_parms[10];
  340. }__attribute__((packed, aligned (4)));
  341. struct ipr_ioadl_desc {
  342. __be32 flags_and_data_len;
  343. #define IPR_IOADL_FLAGS_MASK 0xff000000
  344. #define IPR_IOADL_GET_FLAGS(x) (be32_to_cpu(x) & IPR_IOADL_FLAGS_MASK)
  345. #define IPR_IOADL_DATA_LEN_MASK 0x00ffffff
  346. #define IPR_IOADL_GET_DATA_LEN(x) (be32_to_cpu(x) & IPR_IOADL_DATA_LEN_MASK)
  347. #define IPR_IOADL_FLAGS_READ 0x48000000
  348. #define IPR_IOADL_FLAGS_READ_LAST 0x49000000
  349. #define IPR_IOADL_FLAGS_WRITE 0x68000000
  350. #define IPR_IOADL_FLAGS_WRITE_LAST 0x69000000
  351. #define IPR_IOADL_FLAGS_LAST 0x01000000
  352. __be32 address;
  353. }__attribute__((packed, aligned (8)));
  354. struct ipr_ioasa_vset {
  355. __be32 failing_lba_hi;
  356. __be32 failing_lba_lo;
  357. __be32 reserved;
  358. }__attribute__((packed, aligned (4)));
  359. struct ipr_ioasa_af_dasd {
  360. __be32 failing_lba;
  361. __be32 reserved[2];
  362. }__attribute__((packed, aligned (4)));
  363. struct ipr_ioasa_gpdd {
  364. u8 end_state;
  365. u8 bus_phase;
  366. __be16 reserved;
  367. __be32 ioa_data[2];
  368. }__attribute__((packed, aligned (4)));
  369. struct ipr_auto_sense {
  370. __be16 auto_sense_len;
  371. __be16 ioa_data_len;
  372. __be32 data[SCSI_SENSE_BUFFERSIZE/sizeof(__be32)];
  373. };
  374. struct ipr_ioasa {
  375. __be32 ioasc;
  376. #define IPR_IOASC_SENSE_KEY(ioasc) ((ioasc) >> 24)
  377. #define IPR_IOASC_SENSE_CODE(ioasc) (((ioasc) & 0x00ff0000) >> 16)
  378. #define IPR_IOASC_SENSE_QUAL(ioasc) (((ioasc) & 0x0000ff00) >> 8)
  379. #define IPR_IOASC_SENSE_STATUS(ioasc) ((ioasc) & 0x000000ff)
  380. __be16 ret_stat_len; /* Length of the returned IOASA */
  381. __be16 avail_stat_len; /* Total Length of status available. */
  382. __be32 residual_data_len; /* number of bytes in the host data */
  383. /* buffers that were not used by the IOARCB command. */
  384. __be32 ilid;
  385. #define IPR_NO_ILID 0
  386. #define IPR_DRIVER_ILID 0xffffffff
  387. __be32 fd_ioasc;
  388. __be32 fd_phys_locator;
  389. __be32 fd_res_handle;
  390. __be32 ioasc_specific; /* status code specific field */
  391. #define IPR_ADDITIONAL_STATUS_FMT 0x80000000
  392. #define IPR_AUTOSENSE_VALID 0x40000000
  393. #define IPR_IOASC_SPECIFIC_MASK 0x00ffffff
  394. #define IPR_FIELD_POINTER_VALID (0x80000000 >> 8)
  395. #define IPR_FIELD_POINTER_MASK 0x0000ffff
  396. union {
  397. struct ipr_ioasa_vset vset;
  398. struct ipr_ioasa_af_dasd dasd;
  399. struct ipr_ioasa_gpdd gpdd;
  400. } u;
  401. struct ipr_auto_sense auto_sense;
  402. }__attribute__((packed, aligned (4)));
  403. struct ipr_mode_parm_hdr {
  404. u8 length;
  405. u8 medium_type;
  406. u8 device_spec_parms;
  407. u8 block_desc_len;
  408. }__attribute__((packed));
  409. struct ipr_mode_pages {
  410. struct ipr_mode_parm_hdr hdr;
  411. u8 data[255 - sizeof(struct ipr_mode_parm_hdr)];
  412. }__attribute__((packed));
  413. struct ipr_mode_page_hdr {
  414. u8 ps_page_code;
  415. #define IPR_MODE_PAGE_PS 0x80
  416. #define IPR_GET_MODE_PAGE_CODE(hdr) ((hdr)->ps_page_code & 0x3F)
  417. u8 page_length;
  418. }__attribute__ ((packed));
  419. struct ipr_dev_bus_entry {
  420. struct ipr_res_addr res_addr;
  421. u8 flags;
  422. #define IPR_SCSI_ATTR_ENABLE_QAS 0x80
  423. #define IPR_SCSI_ATTR_DISABLE_QAS 0x40
  424. #define IPR_SCSI_ATTR_QAS_MASK 0xC0
  425. #define IPR_SCSI_ATTR_ENABLE_TM 0x20
  426. #define IPR_SCSI_ATTR_NO_TERM_PWR 0x10
  427. #define IPR_SCSI_ATTR_TM_SUPPORTED 0x08
  428. #define IPR_SCSI_ATTR_LVD_TO_SE_NOT_ALLOWED 0x04
  429. u8 scsi_id;
  430. u8 bus_width;
  431. u8 extended_reset_delay;
  432. #define IPR_EXTENDED_RESET_DELAY 7
  433. __be32 max_xfer_rate;
  434. u8 spinup_delay;
  435. u8 reserved3;
  436. __be16 reserved4;
  437. }__attribute__((packed, aligned (4)));
  438. struct ipr_mode_page28 {
  439. struct ipr_mode_page_hdr hdr;
  440. u8 num_entries;
  441. u8 entry_length;
  442. struct ipr_dev_bus_entry bus[0];
  443. }__attribute__((packed));
  444. struct ipr_ioa_vpd {
  445. struct ipr_std_inq_data std_inq_data;
  446. u8 ascii_part_num[12];
  447. u8 reserved[40];
  448. u8 ascii_plant_code[4];
  449. }__attribute__((packed));
  450. struct ipr_inquiry_page3 {
  451. u8 peri_qual_dev_type;
  452. u8 page_code;
  453. u8 reserved1;
  454. u8 page_length;
  455. u8 ascii_len;
  456. u8 reserved2[3];
  457. u8 load_id[4];
  458. u8 major_release;
  459. u8 card_type;
  460. u8 minor_release[2];
  461. u8 ptf_number[4];
  462. u8 patch_number[4];
  463. }__attribute__((packed));
  464. #define IPR_INQUIRY_PAGE0_ENTRIES 20
  465. struct ipr_inquiry_page0 {
  466. u8 peri_qual_dev_type;
  467. u8 page_code;
  468. u8 reserved1;
  469. u8 len;
  470. u8 page[IPR_INQUIRY_PAGE0_ENTRIES];
  471. }__attribute__((packed));
  472. struct ipr_hostrcb_device_data_entry {
  473. struct ipr_vpd vpd;
  474. struct ipr_res_addr dev_res_addr;
  475. struct ipr_vpd new_vpd;
  476. struct ipr_vpd ioa_last_with_dev_vpd;
  477. struct ipr_vpd cfc_last_with_dev_vpd;
  478. __be32 ioa_data[5];
  479. }__attribute__((packed, aligned (4)));
  480. struct ipr_hostrcb_device_data_entry_enhanced {
  481. struct ipr_ext_vpd vpd;
  482. u8 ccin[4];
  483. struct ipr_res_addr dev_res_addr;
  484. struct ipr_ext_vpd new_vpd;
  485. u8 new_ccin[4];
  486. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  487. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  488. }__attribute__((packed, aligned (4)));
  489. struct ipr_hostrcb_array_data_entry {
  490. struct ipr_vpd vpd;
  491. struct ipr_res_addr expected_dev_res_addr;
  492. struct ipr_res_addr dev_res_addr;
  493. }__attribute__((packed, aligned (4)));
  494. struct ipr_hostrcb_array_data_entry_enhanced {
  495. struct ipr_ext_vpd vpd;
  496. u8 ccin[4];
  497. struct ipr_res_addr expected_dev_res_addr;
  498. struct ipr_res_addr dev_res_addr;
  499. }__attribute__((packed, aligned (4)));
  500. struct ipr_hostrcb_type_ff_error {
  501. __be32 ioa_data[502];
  502. }__attribute__((packed, aligned (4)));
  503. struct ipr_hostrcb_type_01_error {
  504. __be32 seek_counter;
  505. __be32 read_counter;
  506. u8 sense_data[32];
  507. __be32 ioa_data[236];
  508. }__attribute__((packed, aligned (4)));
  509. struct ipr_hostrcb_type_02_error {
  510. struct ipr_vpd ioa_vpd;
  511. struct ipr_vpd cfc_vpd;
  512. struct ipr_vpd ioa_last_attached_to_cfc_vpd;
  513. struct ipr_vpd cfc_last_attached_to_ioa_vpd;
  514. __be32 ioa_data[3];
  515. }__attribute__((packed, aligned (4)));
  516. struct ipr_hostrcb_type_12_error {
  517. struct ipr_ext_vpd ioa_vpd;
  518. struct ipr_ext_vpd cfc_vpd;
  519. struct ipr_ext_vpd ioa_last_attached_to_cfc_vpd;
  520. struct ipr_ext_vpd cfc_last_attached_to_ioa_vpd;
  521. __be32 ioa_data[3];
  522. }__attribute__((packed, aligned (4)));
  523. struct ipr_hostrcb_type_03_error {
  524. struct ipr_vpd ioa_vpd;
  525. struct ipr_vpd cfc_vpd;
  526. __be32 errors_detected;
  527. __be32 errors_logged;
  528. u8 ioa_data[12];
  529. struct ipr_hostrcb_device_data_entry dev[3];
  530. }__attribute__((packed, aligned (4)));
  531. struct ipr_hostrcb_type_13_error {
  532. struct ipr_ext_vpd ioa_vpd;
  533. struct ipr_ext_vpd cfc_vpd;
  534. __be32 errors_detected;
  535. __be32 errors_logged;
  536. struct ipr_hostrcb_device_data_entry_enhanced dev[3];
  537. }__attribute__((packed, aligned (4)));
  538. struct ipr_hostrcb_type_04_error {
  539. struct ipr_vpd ioa_vpd;
  540. struct ipr_vpd cfc_vpd;
  541. u8 ioa_data[12];
  542. struct ipr_hostrcb_array_data_entry array_member[10];
  543. __be32 exposed_mode_adn;
  544. __be32 array_id;
  545. struct ipr_vpd incomp_dev_vpd;
  546. __be32 ioa_data2;
  547. struct ipr_hostrcb_array_data_entry array_member2[8];
  548. struct ipr_res_addr last_func_vset_res_addr;
  549. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  550. u8 protection_level[8];
  551. }__attribute__((packed, aligned (4)));
  552. struct ipr_hostrcb_type_14_error {
  553. struct ipr_ext_vpd ioa_vpd;
  554. struct ipr_ext_vpd cfc_vpd;
  555. __be32 exposed_mode_adn;
  556. __be32 array_id;
  557. struct ipr_res_addr last_func_vset_res_addr;
  558. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  559. u8 protection_level[8];
  560. __be32 num_entries;
  561. struct ipr_hostrcb_array_data_entry_enhanced array_member[18];
  562. }__attribute__((packed, aligned (4)));
  563. struct ipr_hostrcb_type_07_error {
  564. u8 failure_reason[64];
  565. struct ipr_vpd vpd;
  566. u32 data[222];
  567. }__attribute__((packed, aligned (4)));
  568. struct ipr_hostrcb_type_17_error {
  569. u8 failure_reason[64];
  570. struct ipr_ext_vpd vpd;
  571. u32 data[476];
  572. }__attribute__((packed, aligned (4)));
  573. struct ipr_hostrcb_error {
  574. __be32 failing_dev_ioasc;
  575. struct ipr_res_addr failing_dev_res_addr;
  576. __be32 failing_dev_res_handle;
  577. __be32 prc;
  578. union {
  579. struct ipr_hostrcb_type_ff_error type_ff_error;
  580. struct ipr_hostrcb_type_01_error type_01_error;
  581. struct ipr_hostrcb_type_02_error type_02_error;
  582. struct ipr_hostrcb_type_03_error type_03_error;
  583. struct ipr_hostrcb_type_04_error type_04_error;
  584. struct ipr_hostrcb_type_07_error type_07_error;
  585. struct ipr_hostrcb_type_12_error type_12_error;
  586. struct ipr_hostrcb_type_13_error type_13_error;
  587. struct ipr_hostrcb_type_14_error type_14_error;
  588. struct ipr_hostrcb_type_17_error type_17_error;
  589. } u;
  590. }__attribute__((packed, aligned (4)));
  591. struct ipr_hostrcb_raw {
  592. __be32 data[sizeof(struct ipr_hostrcb_error)/sizeof(__be32)];
  593. }__attribute__((packed, aligned (4)));
  594. struct ipr_hcam {
  595. u8 op_code;
  596. #define IPR_HOST_RCB_OP_CODE_CONFIG_CHANGE 0xE1
  597. #define IPR_HOST_RCB_OP_CODE_LOG_DATA 0xE2
  598. u8 notify_type;
  599. #define IPR_HOST_RCB_NOTIF_TYPE_EXISTING_CHANGED 0x00
  600. #define IPR_HOST_RCB_NOTIF_TYPE_NEW_ENTRY 0x01
  601. #define IPR_HOST_RCB_NOTIF_TYPE_REM_ENTRY 0x02
  602. #define IPR_HOST_RCB_NOTIF_TYPE_ERROR_LOG_ENTRY 0x10
  603. #define IPR_HOST_RCB_NOTIF_TYPE_INFORMATION_ENTRY 0x11
  604. u8 notifications_lost;
  605. #define IPR_HOST_RCB_NO_NOTIFICATIONS_LOST 0
  606. #define IPR_HOST_RCB_NOTIFICATIONS_LOST 0x80
  607. u8 flags;
  608. #define IPR_HOSTRCB_INTERNAL_OPER 0x80
  609. #define IPR_HOSTRCB_ERR_RESP_SENT 0x40
  610. u8 overlay_id;
  611. #define IPR_HOST_RCB_OVERLAY_ID_1 0x01
  612. #define IPR_HOST_RCB_OVERLAY_ID_2 0x02
  613. #define IPR_HOST_RCB_OVERLAY_ID_3 0x03
  614. #define IPR_HOST_RCB_OVERLAY_ID_4 0x04
  615. #define IPR_HOST_RCB_OVERLAY_ID_6 0x06
  616. #define IPR_HOST_RCB_OVERLAY_ID_7 0x07
  617. #define IPR_HOST_RCB_OVERLAY_ID_12 0x12
  618. #define IPR_HOST_RCB_OVERLAY_ID_13 0x13
  619. #define IPR_HOST_RCB_OVERLAY_ID_14 0x14
  620. #define IPR_HOST_RCB_OVERLAY_ID_16 0x16
  621. #define IPR_HOST_RCB_OVERLAY_ID_17 0x17
  622. #define IPR_HOST_RCB_OVERLAY_ID_DEFAULT 0xFF
  623. u8 reserved1[3];
  624. __be32 ilid;
  625. __be32 time_since_last_ioa_reset;
  626. __be32 reserved2;
  627. __be32 length;
  628. union {
  629. struct ipr_hostrcb_error error;
  630. struct ipr_hostrcb_cfg_ch_not ccn;
  631. struct ipr_hostrcb_raw raw;
  632. } u;
  633. }__attribute__((packed, aligned (4)));
  634. struct ipr_hostrcb {
  635. struct ipr_hcam hcam;
  636. dma_addr_t hostrcb_dma;
  637. struct list_head queue;
  638. };
  639. /* IPR smart dump table structures */
  640. struct ipr_sdt_entry {
  641. __be32 bar_str_offset;
  642. __be32 end_offset;
  643. u8 entry_byte;
  644. u8 reserved[3];
  645. u8 flags;
  646. #define IPR_SDT_ENDIAN 0x80
  647. #define IPR_SDT_VALID_ENTRY 0x20
  648. u8 resv;
  649. __be16 priority;
  650. }__attribute__((packed, aligned (4)));
  651. struct ipr_sdt_header {
  652. __be32 state;
  653. __be32 num_entries;
  654. __be32 num_entries_used;
  655. __be32 dump_size;
  656. }__attribute__((packed, aligned (4)));
  657. struct ipr_sdt {
  658. struct ipr_sdt_header hdr;
  659. struct ipr_sdt_entry entry[IPR_NUM_SDT_ENTRIES];
  660. }__attribute__((packed, aligned (4)));
  661. struct ipr_uc_sdt {
  662. struct ipr_sdt_header hdr;
  663. struct ipr_sdt_entry entry[1];
  664. }__attribute__((packed, aligned (4)));
  665. /*
  666. * Driver types
  667. */
  668. struct ipr_bus_attributes {
  669. u8 bus;
  670. u8 qas_enabled;
  671. u8 bus_width;
  672. u8 reserved;
  673. u32 max_xfer_rate;
  674. };
  675. struct ipr_resource_entry {
  676. struct ipr_config_table_entry cfgte;
  677. u8 needs_sync_complete:1;
  678. u8 in_erp:1;
  679. u8 add_to_ml:1;
  680. u8 del_from_ml:1;
  681. u8 resetting_device:1;
  682. struct scsi_device *sdev;
  683. struct list_head queue;
  684. };
  685. struct ipr_resource_hdr {
  686. u16 num_entries;
  687. u16 reserved;
  688. };
  689. struct ipr_resource_table {
  690. struct ipr_resource_hdr hdr;
  691. struct ipr_resource_entry dev[IPR_MAX_PHYSICAL_DEVS];
  692. };
  693. struct ipr_misc_cbs {
  694. struct ipr_ioa_vpd ioa_vpd;
  695. struct ipr_inquiry_page0 page0_data;
  696. struct ipr_inquiry_page3 page3_data;
  697. struct ipr_mode_pages mode_pages;
  698. struct ipr_supported_device supp_dev;
  699. };
  700. struct ipr_interrupt_offsets {
  701. unsigned long set_interrupt_mask_reg;
  702. unsigned long clr_interrupt_mask_reg;
  703. unsigned long sense_interrupt_mask_reg;
  704. unsigned long clr_interrupt_reg;
  705. unsigned long sense_interrupt_reg;
  706. unsigned long ioarrin_reg;
  707. unsigned long sense_uproc_interrupt_reg;
  708. unsigned long set_uproc_interrupt_reg;
  709. unsigned long clr_uproc_interrupt_reg;
  710. };
  711. struct ipr_interrupts {
  712. void __iomem *set_interrupt_mask_reg;
  713. void __iomem *clr_interrupt_mask_reg;
  714. void __iomem *sense_interrupt_mask_reg;
  715. void __iomem *clr_interrupt_reg;
  716. void __iomem *sense_interrupt_reg;
  717. void __iomem *ioarrin_reg;
  718. void __iomem *sense_uproc_interrupt_reg;
  719. void __iomem *set_uproc_interrupt_reg;
  720. void __iomem *clr_uproc_interrupt_reg;
  721. };
  722. struct ipr_chip_cfg_t {
  723. u32 mailbox;
  724. u8 cache_line_size;
  725. struct ipr_interrupt_offsets regs;
  726. };
  727. struct ipr_chip_t {
  728. u16 vendor;
  729. u16 device;
  730. const struct ipr_chip_cfg_t *cfg;
  731. };
  732. enum ipr_shutdown_type {
  733. IPR_SHUTDOWN_NORMAL = 0x00,
  734. IPR_SHUTDOWN_PREPARE_FOR_NORMAL = 0x40,
  735. IPR_SHUTDOWN_ABBREV = 0x80,
  736. IPR_SHUTDOWN_NONE = 0x100
  737. };
  738. struct ipr_trace_entry {
  739. u32 time;
  740. u8 op_code;
  741. u8 type;
  742. #define IPR_TRACE_START 0x00
  743. #define IPR_TRACE_FINISH 0xff
  744. u16 cmd_index;
  745. __be32 res_handle;
  746. union {
  747. u32 ioasc;
  748. u32 add_data;
  749. u32 res_addr;
  750. } u;
  751. };
  752. struct ipr_sglist {
  753. u32 order;
  754. u32 num_sg;
  755. u32 num_dma_sg;
  756. u32 buffer_len;
  757. struct scatterlist scatterlist[1];
  758. };
  759. enum ipr_sdt_state {
  760. INACTIVE,
  761. WAIT_FOR_DUMP,
  762. GET_DUMP,
  763. ABORT_DUMP,
  764. DUMP_OBTAINED
  765. };
  766. enum ipr_cache_state {
  767. CACHE_NONE,
  768. CACHE_DISABLED,
  769. CACHE_ENABLED,
  770. CACHE_INVALID
  771. };
  772. /* Per-controller data */
  773. struct ipr_ioa_cfg {
  774. char eye_catcher[8];
  775. #define IPR_EYECATCHER "iprcfg"
  776. struct list_head queue;
  777. u8 allow_interrupts:1;
  778. u8 in_reset_reload:1;
  779. u8 in_ioa_bringdown:1;
  780. u8 ioa_unit_checked:1;
  781. u8 ioa_is_dead:1;
  782. u8 dump_taken:1;
  783. u8 allow_cmds:1;
  784. u8 allow_ml_add_del:1;
  785. u8 needs_hard_reset:1;
  786. enum ipr_cache_state cache_state;
  787. u16 type; /* CCIN of the card */
  788. u8 log_level;
  789. #define IPR_MAX_LOG_LEVEL 4
  790. #define IPR_DEFAULT_LOG_LEVEL 2
  791. #define IPR_NUM_TRACE_INDEX_BITS 8
  792. #define IPR_NUM_TRACE_ENTRIES (1 << IPR_NUM_TRACE_INDEX_BITS)
  793. #define IPR_TRACE_SIZE (sizeof(struct ipr_trace_entry) * IPR_NUM_TRACE_ENTRIES)
  794. char trace_start[8];
  795. #define IPR_TRACE_START_LABEL "trace"
  796. struct ipr_trace_entry *trace;
  797. u32 trace_index:IPR_NUM_TRACE_INDEX_BITS;
  798. /*
  799. * Queue for free command blocks
  800. */
  801. char ipr_free_label[8];
  802. #define IPR_FREEQ_LABEL "free-q"
  803. struct list_head free_q;
  804. /*
  805. * Queue for command blocks outstanding to the adapter
  806. */
  807. char ipr_pending_label[8];
  808. #define IPR_PENDQ_LABEL "pend-q"
  809. struct list_head pending_q;
  810. char cfg_table_start[8];
  811. #define IPR_CFG_TBL_START "cfg"
  812. struct ipr_config_table *cfg_table;
  813. dma_addr_t cfg_table_dma;
  814. char resource_table_label[8];
  815. #define IPR_RES_TABLE_LABEL "res_tbl"
  816. struct ipr_resource_entry *res_entries;
  817. struct list_head free_res_q;
  818. struct list_head used_res_q;
  819. char ipr_hcam_label[8];
  820. #define IPR_HCAM_LABEL "hcams"
  821. struct ipr_hostrcb *hostrcb[IPR_NUM_HCAMS];
  822. dma_addr_t hostrcb_dma[IPR_NUM_HCAMS];
  823. struct list_head hostrcb_free_q;
  824. struct list_head hostrcb_pending_q;
  825. __be32 *host_rrq;
  826. dma_addr_t host_rrq_dma;
  827. #define IPR_HRRQ_REQ_RESP_HANDLE_MASK 0xfffffffc
  828. #define IPR_HRRQ_RESP_BIT_SET 0x00000002
  829. #define IPR_HRRQ_TOGGLE_BIT 0x00000001
  830. #define IPR_HRRQ_REQ_RESP_HANDLE_SHIFT 2
  831. volatile __be32 *hrrq_start;
  832. volatile __be32 *hrrq_end;
  833. volatile __be32 *hrrq_curr;
  834. volatile u32 toggle_bit;
  835. struct ipr_bus_attributes bus_attr[IPR_MAX_NUM_BUSES];
  836. const struct ipr_chip_cfg_t *chip_cfg;
  837. void __iomem *hdw_dma_regs; /* iomapped PCI memory space */
  838. unsigned long hdw_dma_regs_pci; /* raw PCI memory space */
  839. void __iomem *ioa_mailbox;
  840. struct ipr_interrupts regs;
  841. u16 saved_pcix_cmd_reg;
  842. u16 reset_retries;
  843. u32 errors_logged;
  844. u32 doorbell;
  845. struct Scsi_Host *host;
  846. struct pci_dev *pdev;
  847. struct ipr_sglist *ucode_sglist;
  848. struct ipr_mode_pages *saved_mode_pages;
  849. u8 saved_mode_page_len;
  850. struct work_struct work_q;
  851. wait_queue_head_t reset_wait_q;
  852. struct ipr_dump *dump;
  853. enum ipr_sdt_state sdt_state;
  854. struct ipr_misc_cbs *vpd_cbs;
  855. dma_addr_t vpd_cbs_dma;
  856. struct pci_pool *ipr_cmd_pool;
  857. struct ipr_cmnd *reset_cmd;
  858. char ipr_cmd_label[8];
  859. #define IPR_CMD_LABEL "ipr_cmnd"
  860. struct ipr_cmnd *ipr_cmnd_list[IPR_NUM_CMD_BLKS];
  861. u32 ipr_cmnd_list_dma[IPR_NUM_CMD_BLKS];
  862. };
  863. struct ipr_cmnd {
  864. struct ipr_ioarcb ioarcb;
  865. struct ipr_ioasa ioasa;
  866. struct ipr_ioadl_desc ioadl[IPR_NUM_IOADL_ENTRIES];
  867. struct list_head queue;
  868. struct scsi_cmnd *scsi_cmd;
  869. struct completion completion;
  870. struct timer_list timer;
  871. void (*done) (struct ipr_cmnd *);
  872. int (*job_step) (struct ipr_cmnd *);
  873. int (*job_step_failed) (struct ipr_cmnd *);
  874. u16 cmd_index;
  875. u8 sense_buffer[SCSI_SENSE_BUFFERSIZE];
  876. dma_addr_t sense_buffer_dma;
  877. unsigned short dma_use_sg;
  878. dma_addr_t dma_handle;
  879. struct ipr_cmnd *sibling;
  880. union {
  881. enum ipr_shutdown_type shutdown_type;
  882. struct ipr_hostrcb *hostrcb;
  883. unsigned long time_left;
  884. unsigned long scratch;
  885. struct ipr_resource_entry *res;
  886. struct scsi_device *sdev;
  887. } u;
  888. struct ipr_ioa_cfg *ioa_cfg;
  889. };
  890. struct ipr_ses_table_entry {
  891. char product_id[17];
  892. char compare_product_id_byte[17];
  893. u32 max_bus_speed_limit; /* MB/sec limit for this backplane */
  894. };
  895. struct ipr_dump_header {
  896. u32 eye_catcher;
  897. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  898. u32 len;
  899. u32 num_entries;
  900. u32 first_entry_offset;
  901. u32 status;
  902. #define IPR_DUMP_STATUS_SUCCESS 0
  903. #define IPR_DUMP_STATUS_QUAL_SUCCESS 2
  904. #define IPR_DUMP_STATUS_FAILED 0xffffffff
  905. u32 os;
  906. #define IPR_DUMP_OS_LINUX 0x4C4E5558
  907. u32 driver_name;
  908. #define IPR_DUMP_DRIVER_NAME 0x49505232
  909. }__attribute__((packed, aligned (4)));
  910. struct ipr_dump_entry_header {
  911. u32 eye_catcher;
  912. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  913. u32 len;
  914. u32 num_elems;
  915. u32 offset;
  916. u32 data_type;
  917. #define IPR_DUMP_DATA_TYPE_ASCII 0x41534349
  918. #define IPR_DUMP_DATA_TYPE_BINARY 0x42494E41
  919. u32 id;
  920. #define IPR_DUMP_IOA_DUMP_ID 0x494F4131
  921. #define IPR_DUMP_LOCATION_ID 0x4C4F4341
  922. #define IPR_DUMP_TRACE_ID 0x54524143
  923. #define IPR_DUMP_DRIVER_VERSION_ID 0x44525652
  924. #define IPR_DUMP_DRIVER_TYPE_ID 0x54595045
  925. #define IPR_DUMP_IOA_CTRL_BLK 0x494F4342
  926. #define IPR_DUMP_PEND_OPS 0x414F5053
  927. u32 status;
  928. }__attribute__((packed, aligned (4)));
  929. struct ipr_dump_location_entry {
  930. struct ipr_dump_entry_header hdr;
  931. u8 location[BUS_ID_SIZE];
  932. }__attribute__((packed));
  933. struct ipr_dump_trace_entry {
  934. struct ipr_dump_entry_header hdr;
  935. u32 trace[IPR_TRACE_SIZE / sizeof(u32)];
  936. }__attribute__((packed, aligned (4)));
  937. struct ipr_dump_version_entry {
  938. struct ipr_dump_entry_header hdr;
  939. u8 version[sizeof(IPR_DRIVER_VERSION)];
  940. };
  941. struct ipr_dump_ioa_type_entry {
  942. struct ipr_dump_entry_header hdr;
  943. u32 type;
  944. u32 fw_version;
  945. };
  946. struct ipr_driver_dump {
  947. struct ipr_dump_header hdr;
  948. struct ipr_dump_version_entry version_entry;
  949. struct ipr_dump_location_entry location_entry;
  950. struct ipr_dump_ioa_type_entry ioa_type_entry;
  951. struct ipr_dump_trace_entry trace_entry;
  952. }__attribute__((packed));
  953. struct ipr_ioa_dump {
  954. struct ipr_dump_entry_header hdr;
  955. struct ipr_sdt sdt;
  956. __be32 *ioa_data[IPR_MAX_NUM_DUMP_PAGES];
  957. u32 reserved;
  958. u32 next_page_index;
  959. u32 page_offset;
  960. u32 format;
  961. #define IPR_SDT_FMT2 2
  962. #define IPR_SDT_UNKNOWN 3
  963. }__attribute__((packed, aligned (4)));
  964. struct ipr_dump {
  965. struct kref kref;
  966. struct ipr_ioa_cfg *ioa_cfg;
  967. struct ipr_driver_dump driver_dump;
  968. struct ipr_ioa_dump ioa_dump;
  969. };
  970. struct ipr_error_table_t {
  971. u32 ioasc;
  972. int log_ioasa;
  973. int log_hcam;
  974. char *error;
  975. };
  976. struct ipr_software_inq_lid_info {
  977. __be32 load_id;
  978. __be32 timestamp[3];
  979. }__attribute__((packed, aligned (4)));
  980. struct ipr_ucode_image_header {
  981. __be32 header_length;
  982. __be32 lid_table_offset;
  983. u8 major_release;
  984. u8 card_type;
  985. u8 minor_release[2];
  986. u8 reserved[20];
  987. char eyecatcher[16];
  988. __be32 num_lids;
  989. struct ipr_software_inq_lid_info lid[1];
  990. }__attribute__((packed, aligned (4)));
  991. /*
  992. * Macros
  993. */
  994. #define IPR_DBG_CMD(CMD) if (ipr_debug) { CMD; }
  995. #ifdef CONFIG_SCSI_IPR_TRACE
  996. #define ipr_create_trace_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  997. #define ipr_remove_trace_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  998. #else
  999. #define ipr_create_trace_file(kobj, attr) 0
  1000. #define ipr_remove_trace_file(kobj, attr) do { } while(0)
  1001. #endif
  1002. #ifdef CONFIG_SCSI_IPR_DUMP
  1003. #define ipr_create_dump_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1004. #define ipr_remove_dump_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1005. #else
  1006. #define ipr_create_dump_file(kobj, attr) 0
  1007. #define ipr_remove_dump_file(kobj, attr) do { } while(0)
  1008. #endif
  1009. /*
  1010. * Error logging macros
  1011. */
  1012. #define ipr_err(...) printk(KERN_ERR IPR_NAME ": "__VA_ARGS__)
  1013. #define ipr_info(...) printk(KERN_INFO IPR_NAME ": "__VA_ARGS__)
  1014. #define ipr_crit(...) printk(KERN_CRIT IPR_NAME ": "__VA_ARGS__)
  1015. #define ipr_warn(...) printk(KERN_WARNING IPR_NAME": "__VA_ARGS__)
  1016. #define ipr_dbg(...) IPR_DBG_CMD(printk(KERN_INFO IPR_NAME ": "__VA_ARGS__))
  1017. #define ipr_sdev_printk(level, sdev, fmt, args...) \
  1018. sdev_printk(level, sdev, fmt, ## args)
  1019. #define ipr_sdev_err(sdev, fmt, ...) \
  1020. ipr_sdev_printk(KERN_ERR, sdev, fmt, ##__VA_ARGS__)
  1021. #define ipr_sdev_info(sdev, fmt, ...) \
  1022. ipr_sdev_printk(KERN_INFO, sdev, fmt, ##__VA_ARGS__)
  1023. #define ipr_sdev_dbg(sdev, fmt, ...) \
  1024. IPR_DBG_CMD(ipr_sdev_printk(KERN_INFO, sdev, fmt, ##__VA_ARGS__))
  1025. #define ipr_res_printk(level, ioa_cfg, res, fmt, ...) \
  1026. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, ioa_cfg->host->host_no, \
  1027. res.bus, res.target, res.lun, ##__VA_ARGS__)
  1028. #define ipr_res_err(ioa_cfg, res, fmt, ...) \
  1029. ipr_res_printk(KERN_ERR, ioa_cfg, res, fmt, ##__VA_ARGS__)
  1030. #define ipr_res_dbg(ioa_cfg, res, fmt, ...) \
  1031. IPR_DBG_CMD(ipr_res_printk(KERN_INFO, ioa_cfg, res, fmt, ##__VA_ARGS__))
  1032. #define ipr_phys_res_err(ioa_cfg, res, fmt, ...) \
  1033. { \
  1034. if ((res).bus >= IPR_MAX_NUM_BUSES) { \
  1035. ipr_err(fmt": unknown\n", ##__VA_ARGS__); \
  1036. } else { \
  1037. ipr_err(fmt": %d:%d:%d:%d\n", \
  1038. ##__VA_ARGS__, (ioa_cfg)->host->host_no, \
  1039. (res).bus, (res).target, (res).lun); \
  1040. } \
  1041. }
  1042. #define ipr_trace ipr_dbg("%s: %s: Line: %d\n",\
  1043. __FILE__, __FUNCTION__, __LINE__)
  1044. #define ENTER IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Entering %s\n", __FUNCTION__))
  1045. #define LEAVE IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Leaving %s\n", __FUNCTION__))
  1046. #define ipr_err_separator \
  1047. ipr_err("----------------------------------------------------------\n")
  1048. /*
  1049. * Inlines
  1050. */
  1051. /**
  1052. * ipr_is_ioa_resource - Determine if a resource is the IOA
  1053. * @res: resource entry struct
  1054. *
  1055. * Return value:
  1056. * 1 if IOA / 0 if not IOA
  1057. **/
  1058. static inline int ipr_is_ioa_resource(struct ipr_resource_entry *res)
  1059. {
  1060. return (res->cfgte.flags & IPR_IS_IOA_RESOURCE) ? 1 : 0;
  1061. }
  1062. /**
  1063. * ipr_is_af_dasd_device - Determine if a resource is an AF DASD
  1064. * @res: resource entry struct
  1065. *
  1066. * Return value:
  1067. * 1 if AF DASD / 0 if not AF DASD
  1068. **/
  1069. static inline int ipr_is_af_dasd_device(struct ipr_resource_entry *res)
  1070. {
  1071. if (IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data) &&
  1072. !ipr_is_ioa_resource(res) &&
  1073. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_AF_DASD)
  1074. return 1;
  1075. else
  1076. return 0;
  1077. }
  1078. /**
  1079. * ipr_is_vset_device - Determine if a resource is a VSET
  1080. * @res: resource entry struct
  1081. *
  1082. * Return value:
  1083. * 1 if VSET / 0 if not VSET
  1084. **/
  1085. static inline int ipr_is_vset_device(struct ipr_resource_entry *res)
  1086. {
  1087. if (IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data) &&
  1088. !ipr_is_ioa_resource(res) &&
  1089. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_VOLUME_SET)
  1090. return 1;
  1091. else
  1092. return 0;
  1093. }
  1094. /**
  1095. * ipr_is_gscsi - Determine if a resource is a generic scsi resource
  1096. * @res: resource entry struct
  1097. *
  1098. * Return value:
  1099. * 1 if GSCSI / 0 if not GSCSI
  1100. **/
  1101. static inline int ipr_is_gscsi(struct ipr_resource_entry *res)
  1102. {
  1103. if (!ipr_is_ioa_resource(res) &&
  1104. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_GENERIC_SCSI)
  1105. return 1;
  1106. else
  1107. return 0;
  1108. }
  1109. /**
  1110. * ipr_is_naca_model - Determine if a resource is using NACA queueing model
  1111. * @res: resource entry struct
  1112. *
  1113. * Return value:
  1114. * 1 if NACA queueing model / 0 if not NACA queueing model
  1115. **/
  1116. static inline int ipr_is_naca_model(struct ipr_resource_entry *res)
  1117. {
  1118. if (ipr_is_gscsi(res) && IPR_QUEUEING_MODEL(res) == IPR_QUEUE_NACA_MODEL)
  1119. return 1;
  1120. return 0;
  1121. }
  1122. /**
  1123. * ipr_is_device - Determine if resource address is that of a device
  1124. * @res_addr: resource address struct
  1125. *
  1126. * Return value:
  1127. * 1 if AF / 0 if not AF
  1128. **/
  1129. static inline int ipr_is_device(struct ipr_res_addr *res_addr)
  1130. {
  1131. if ((res_addr->bus < IPR_MAX_NUM_BUSES) &&
  1132. (res_addr->target < (IPR_MAX_NUM_TARGETS_PER_BUS - 1)))
  1133. return 1;
  1134. return 0;
  1135. }
  1136. /**
  1137. * ipr_sdt_is_fmt2 - Determine if a SDT address is in format 2
  1138. * @sdt_word: SDT address
  1139. *
  1140. * Return value:
  1141. * 1 if format 2 / 0 if not
  1142. **/
  1143. static inline int ipr_sdt_is_fmt2(u32 sdt_word)
  1144. {
  1145. u32 bar_sel = IPR_GET_FMT2_BAR_SEL(sdt_word);
  1146. switch (bar_sel) {
  1147. case IPR_SDT_FMT2_BAR0_SEL:
  1148. case IPR_SDT_FMT2_BAR1_SEL:
  1149. case IPR_SDT_FMT2_BAR2_SEL:
  1150. case IPR_SDT_FMT2_BAR3_SEL:
  1151. case IPR_SDT_FMT2_BAR4_SEL:
  1152. case IPR_SDT_FMT2_BAR5_SEL:
  1153. case IPR_SDT_FMT2_EXP_ROM_SEL:
  1154. return 1;
  1155. };
  1156. return 0;
  1157. }
  1158. #endif