ata_piix.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below.going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "1.05"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_AHCI = (1 << 28), /* AHCI possible */
  101. PIIX_FLAG_CHECKINTR = (1 << 29), /* make sure PCI INTx enabled */
  102. PIIX_FLAG_COMBINED = (1 << 30), /* combined mode possible */
  103. /* combined mode. if set, PATA is channel 0.
  104. * if clear, PATA is channel 1.
  105. */
  106. PIIX_COMB_PATA_P0 = (1 << 1),
  107. PIIX_COMB = (1 << 2), /* combined mode enabled? */
  108. PIIX_PORT_ENABLED = (1 << 0),
  109. PIIX_PORT_PRESENT = (1 << 4),
  110. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  111. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  112. ich5_pata = 0,
  113. ich5_sata = 1,
  114. piix4_pata = 2,
  115. ich6_sata = 3,
  116. ich6_sata_ahci = 4,
  117. PIIX_AHCI_DEVICE = 6,
  118. };
  119. static int piix_init_one (struct pci_dev *pdev,
  120. const struct pci_device_id *ent);
  121. static void piix_pata_phy_reset(struct ata_port *ap);
  122. static void piix_sata_phy_reset(struct ata_port *ap);
  123. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  124. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  125. static unsigned int in_module_init = 1;
  126. static const struct pci_device_id piix_pci_tbl[] = {
  127. #ifdef ATA_ENABLE_PATA
  128. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix4_pata },
  129. { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  130. { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  131. #endif
  132. /* NOTE: The following PCI ids must be kept in sync with the
  133. * list in drivers/pci/quirks.c.
  134. */
  135. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  136. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  137. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  138. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  139. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  140. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  141. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  142. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  143. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  144. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  145. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  146. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  147. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  148. { } /* terminate list */
  149. };
  150. static struct pci_driver piix_pci_driver = {
  151. .name = DRV_NAME,
  152. .id_table = piix_pci_tbl,
  153. .probe = piix_init_one,
  154. .remove = ata_pci_remove_one,
  155. .suspend = ata_pci_device_suspend,
  156. .resume = ata_pci_device_resume,
  157. };
  158. static struct scsi_host_template piix_sht = {
  159. .module = THIS_MODULE,
  160. .name = DRV_NAME,
  161. .ioctl = ata_scsi_ioctl,
  162. .queuecommand = ata_scsi_queuecmd,
  163. .eh_strategy_handler = ata_scsi_error,
  164. .can_queue = ATA_DEF_QUEUE,
  165. .this_id = ATA_SHT_THIS_ID,
  166. .sg_tablesize = LIBATA_MAX_PRD,
  167. .max_sectors = ATA_MAX_SECTORS,
  168. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  169. .emulated = ATA_SHT_EMULATED,
  170. .use_clustering = ATA_SHT_USE_CLUSTERING,
  171. .proc_name = DRV_NAME,
  172. .dma_boundary = ATA_DMA_BOUNDARY,
  173. .slave_configure = ata_scsi_slave_config,
  174. .bios_param = ata_std_bios_param,
  175. .resume = ata_scsi_device_resume,
  176. .suspend = ata_scsi_device_suspend,
  177. };
  178. static const struct ata_port_operations piix_pata_ops = {
  179. .port_disable = ata_port_disable,
  180. .set_piomode = piix_set_piomode,
  181. .set_dmamode = piix_set_dmamode,
  182. .tf_load = ata_tf_load,
  183. .tf_read = ata_tf_read,
  184. .check_status = ata_check_status,
  185. .exec_command = ata_exec_command,
  186. .dev_select = ata_std_dev_select,
  187. .phy_reset = piix_pata_phy_reset,
  188. .bmdma_setup = ata_bmdma_setup,
  189. .bmdma_start = ata_bmdma_start,
  190. .bmdma_stop = ata_bmdma_stop,
  191. .bmdma_status = ata_bmdma_status,
  192. .qc_prep = ata_qc_prep,
  193. .qc_issue = ata_qc_issue_prot,
  194. .eng_timeout = ata_eng_timeout,
  195. .irq_handler = ata_interrupt,
  196. .irq_clear = ata_bmdma_irq_clear,
  197. .port_start = ata_port_start,
  198. .port_stop = ata_port_stop,
  199. .host_stop = ata_host_stop,
  200. };
  201. static const struct ata_port_operations piix_sata_ops = {
  202. .port_disable = ata_port_disable,
  203. .tf_load = ata_tf_load,
  204. .tf_read = ata_tf_read,
  205. .check_status = ata_check_status,
  206. .exec_command = ata_exec_command,
  207. .dev_select = ata_std_dev_select,
  208. .phy_reset = piix_sata_phy_reset,
  209. .bmdma_setup = ata_bmdma_setup,
  210. .bmdma_start = ata_bmdma_start,
  211. .bmdma_stop = ata_bmdma_stop,
  212. .bmdma_status = ata_bmdma_status,
  213. .qc_prep = ata_qc_prep,
  214. .qc_issue = ata_qc_issue_prot,
  215. .eng_timeout = ata_eng_timeout,
  216. .irq_handler = ata_interrupt,
  217. .irq_clear = ata_bmdma_irq_clear,
  218. .port_start = ata_port_start,
  219. .port_stop = ata_port_stop,
  220. .host_stop = ata_host_stop,
  221. };
  222. static struct ata_port_info piix_port_info[] = {
  223. /* ich5_pata */
  224. {
  225. .sht = &piix_sht,
  226. .host_flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST |
  227. PIIX_FLAG_CHECKINTR,
  228. .pio_mask = 0x1f, /* pio0-4 */
  229. #if 0
  230. .mwdma_mask = 0x06, /* mwdma1-2 */
  231. #else
  232. .mwdma_mask = 0x00, /* mwdma broken */
  233. #endif
  234. .udma_mask = 0x3f, /* udma0-5 */
  235. .port_ops = &piix_pata_ops,
  236. },
  237. /* ich5_sata */
  238. {
  239. .sht = &piix_sht,
  240. .host_flags = ATA_FLAG_SATA | ATA_FLAG_SRST |
  241. PIIX_FLAG_COMBINED | PIIX_FLAG_CHECKINTR,
  242. .pio_mask = 0x1f, /* pio0-4 */
  243. .mwdma_mask = 0x07, /* mwdma0-2 */
  244. .udma_mask = 0x7f, /* udma0-6 */
  245. .port_ops = &piix_sata_ops,
  246. },
  247. /* piix4_pata */
  248. {
  249. .sht = &piix_sht,
  250. .host_flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  251. .pio_mask = 0x1f, /* pio0-4 */
  252. #if 0
  253. .mwdma_mask = 0x06, /* mwdma1-2 */
  254. #else
  255. .mwdma_mask = 0x00, /* mwdma broken */
  256. #endif
  257. .udma_mask = ATA_UDMA_MASK_40C,
  258. .port_ops = &piix_pata_ops,
  259. },
  260. /* ich6_sata */
  261. {
  262. .sht = &piix_sht,
  263. .host_flags = ATA_FLAG_SATA | ATA_FLAG_SRST |
  264. PIIX_FLAG_COMBINED | PIIX_FLAG_CHECKINTR |
  265. ATA_FLAG_SLAVE_POSS,
  266. .pio_mask = 0x1f, /* pio0-4 */
  267. .mwdma_mask = 0x07, /* mwdma0-2 */
  268. .udma_mask = 0x7f, /* udma0-6 */
  269. .port_ops = &piix_sata_ops,
  270. },
  271. /* ich6_sata_ahci */
  272. {
  273. .sht = &piix_sht,
  274. .host_flags = ATA_FLAG_SATA | ATA_FLAG_SRST |
  275. PIIX_FLAG_COMBINED | PIIX_FLAG_CHECKINTR |
  276. ATA_FLAG_SLAVE_POSS | PIIX_FLAG_AHCI,
  277. .pio_mask = 0x1f, /* pio0-4 */
  278. .mwdma_mask = 0x07, /* mwdma0-2 */
  279. .udma_mask = 0x7f, /* udma0-6 */
  280. .port_ops = &piix_sata_ops,
  281. },
  282. };
  283. static struct pci_bits piix_enable_bits[] = {
  284. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  285. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  286. };
  287. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  288. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  289. MODULE_LICENSE("GPL");
  290. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  291. MODULE_VERSION(DRV_VERSION);
  292. /**
  293. * piix_pata_cbl_detect - Probe host controller cable detect info
  294. * @ap: Port for which cable detect info is desired
  295. *
  296. * Read 80c cable indicator from ATA PCI device's PCI config
  297. * register. This register is normally set by firmware (BIOS).
  298. *
  299. * LOCKING:
  300. * None (inherited from caller).
  301. */
  302. static void piix_pata_cbl_detect(struct ata_port *ap)
  303. {
  304. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  305. u8 tmp, mask;
  306. /* no 80c support in host controller? */
  307. if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
  308. goto cbl40;
  309. /* check BIOS cable detect results */
  310. mask = ap->hard_port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  311. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  312. if ((tmp & mask) == 0)
  313. goto cbl40;
  314. ap->cbl = ATA_CBL_PATA80;
  315. return;
  316. cbl40:
  317. ap->cbl = ATA_CBL_PATA40;
  318. ap->udma_mask &= ATA_UDMA_MASK_40C;
  319. }
  320. /**
  321. * piix_pata_phy_reset - Probe specified port on PATA host controller
  322. * @ap: Port to probe
  323. *
  324. * Probe PATA phy.
  325. *
  326. * LOCKING:
  327. * None (inherited from caller).
  328. */
  329. static void piix_pata_phy_reset(struct ata_port *ap)
  330. {
  331. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  332. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->hard_port_no])) {
  333. ata_port_disable(ap);
  334. printk(KERN_INFO "ata%u: port disabled. ignoring.\n", ap->id);
  335. return;
  336. }
  337. piix_pata_cbl_detect(ap);
  338. ata_port_probe(ap);
  339. ata_bus_reset(ap);
  340. }
  341. /**
  342. * piix_sata_probe - Probe PCI device for present SATA devices
  343. * @ap: Port associated with the PCI device we wish to probe
  344. *
  345. * Reads SATA PCI device's PCI config register Port Configuration
  346. * and Status (PCS) to determine port and device availability.
  347. *
  348. * LOCKING:
  349. * None (inherited from caller).
  350. *
  351. * RETURNS:
  352. * Non-zero if port is enabled, it may or may not have a device
  353. * attached in that case (PRESENT bit would only be set if BIOS probe
  354. * was done). Zero is returned if port is disabled.
  355. */
  356. static int piix_sata_probe (struct ata_port *ap)
  357. {
  358. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  359. int combined = (ap->flags & ATA_FLAG_SLAVE_POSS);
  360. int orig_mask, mask, i;
  361. u8 pcs;
  362. mask = (PIIX_PORT_PRESENT << ap->hard_port_no) |
  363. (PIIX_PORT_ENABLED << ap->hard_port_no);
  364. pci_read_config_byte(pdev, ICH5_PCS, &pcs);
  365. orig_mask = (int) pcs & 0xff;
  366. /* TODO: this is vaguely wrong for ICH6 combined mode,
  367. * where only two of the four SATA ports are mapped
  368. * onto a single ATA channel. It is also vaguely inaccurate
  369. * for ICH5, which has only two ports. However, this is ok,
  370. * as further device presence detection code will handle
  371. * any false positives produced here.
  372. */
  373. for (i = 0; i < 4; i++) {
  374. mask = (PIIX_PORT_ENABLED << i);
  375. if ((orig_mask & mask) == mask)
  376. if (combined || (i == ap->hard_port_no))
  377. return 1;
  378. }
  379. return 0;
  380. }
  381. /**
  382. * piix_sata_phy_reset - Probe specified port on SATA host controller
  383. * @ap: Port to probe
  384. *
  385. * Probe SATA phy.
  386. *
  387. * LOCKING:
  388. * None (inherited from caller).
  389. */
  390. static void piix_sata_phy_reset(struct ata_port *ap)
  391. {
  392. if (!piix_sata_probe(ap)) {
  393. ata_port_disable(ap);
  394. printk(KERN_INFO "ata%u: SATA port has no device.\n", ap->id);
  395. return;
  396. }
  397. ap->cbl = ATA_CBL_SATA;
  398. ata_port_probe(ap);
  399. ata_bus_reset(ap);
  400. }
  401. /**
  402. * piix_set_piomode - Initialize host controller PATA PIO timings
  403. * @ap: Port whose timings we are configuring
  404. * @adev: um
  405. *
  406. * Set PIO mode for device, in host controller PCI config space.
  407. *
  408. * LOCKING:
  409. * None (inherited from caller).
  410. */
  411. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  412. {
  413. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  414. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  415. unsigned int is_slave = (adev->devno != 0);
  416. unsigned int master_port= ap->hard_port_no ? 0x42 : 0x40;
  417. unsigned int slave_port = 0x44;
  418. u16 master_data;
  419. u8 slave_data;
  420. static const /* ISP RTC */
  421. u8 timings[][2] = { { 0, 0 },
  422. { 0, 0 },
  423. { 1, 0 },
  424. { 2, 1 },
  425. { 2, 3 }, };
  426. pci_read_config_word(dev, master_port, &master_data);
  427. if (is_slave) {
  428. master_data |= 0x4000;
  429. /* enable PPE, IE and TIME */
  430. master_data |= 0x0070;
  431. pci_read_config_byte(dev, slave_port, &slave_data);
  432. slave_data &= (ap->hard_port_no ? 0x0f : 0xf0);
  433. slave_data |=
  434. (timings[pio][0] << 2) |
  435. (timings[pio][1] << (ap->hard_port_no ? 4 : 0));
  436. } else {
  437. master_data &= 0xccf8;
  438. /* enable PPE, IE and TIME */
  439. master_data |= 0x0007;
  440. master_data |=
  441. (timings[pio][0] << 12) |
  442. (timings[pio][1] << 8);
  443. }
  444. pci_write_config_word(dev, master_port, master_data);
  445. if (is_slave)
  446. pci_write_config_byte(dev, slave_port, slave_data);
  447. }
  448. /**
  449. * piix_set_dmamode - Initialize host controller PATA PIO timings
  450. * @ap: Port whose timings we are configuring
  451. * @adev: um
  452. * @udma: udma mode, 0 - 6
  453. *
  454. * Set UDMA mode for device, in host controller PCI config space.
  455. *
  456. * LOCKING:
  457. * None (inherited from caller).
  458. */
  459. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  460. {
  461. unsigned int udma = adev->dma_mode; /* FIXME: MWDMA too */
  462. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  463. u8 maslave = ap->hard_port_no ? 0x42 : 0x40;
  464. u8 speed = udma;
  465. unsigned int drive_dn = (ap->hard_port_no ? 2 : 0) + adev->devno;
  466. int a_speed = 3 << (drive_dn * 4);
  467. int u_flag = 1 << drive_dn;
  468. int v_flag = 0x01 << drive_dn;
  469. int w_flag = 0x10 << drive_dn;
  470. int u_speed = 0;
  471. int sitre;
  472. u16 reg4042, reg4a;
  473. u8 reg48, reg54, reg55;
  474. pci_read_config_word(dev, maslave, &reg4042);
  475. DPRINTK("reg4042 = 0x%04x\n", reg4042);
  476. sitre = (reg4042 & 0x4000) ? 1 : 0;
  477. pci_read_config_byte(dev, 0x48, &reg48);
  478. pci_read_config_word(dev, 0x4a, &reg4a);
  479. pci_read_config_byte(dev, 0x54, &reg54);
  480. pci_read_config_byte(dev, 0x55, &reg55);
  481. switch(speed) {
  482. case XFER_UDMA_4:
  483. case XFER_UDMA_2: u_speed = 2 << (drive_dn * 4); break;
  484. case XFER_UDMA_6:
  485. case XFER_UDMA_5:
  486. case XFER_UDMA_3:
  487. case XFER_UDMA_1: u_speed = 1 << (drive_dn * 4); break;
  488. case XFER_UDMA_0: u_speed = 0 << (drive_dn * 4); break;
  489. case XFER_MW_DMA_2:
  490. case XFER_MW_DMA_1: break;
  491. default:
  492. BUG();
  493. return;
  494. }
  495. if (speed >= XFER_UDMA_0) {
  496. if (!(reg48 & u_flag))
  497. pci_write_config_byte(dev, 0x48, reg48 | u_flag);
  498. if (speed == XFER_UDMA_5) {
  499. pci_write_config_byte(dev, 0x55, (u8) reg55|w_flag);
  500. } else {
  501. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  502. }
  503. if ((reg4a & a_speed) != u_speed)
  504. pci_write_config_word(dev, 0x4a, (reg4a & ~a_speed) | u_speed);
  505. if (speed > XFER_UDMA_2) {
  506. if (!(reg54 & v_flag))
  507. pci_write_config_byte(dev, 0x54, reg54 | v_flag);
  508. } else
  509. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  510. } else {
  511. if (reg48 & u_flag)
  512. pci_write_config_byte(dev, 0x48, reg48 & ~u_flag);
  513. if (reg4a & a_speed)
  514. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  515. if (reg54 & v_flag)
  516. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  517. if (reg55 & w_flag)
  518. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  519. }
  520. }
  521. #define AHCI_PCI_BAR 5
  522. #define AHCI_GLOBAL_CTL 0x04
  523. #define AHCI_ENABLE (1 << 31)
  524. static int piix_disable_ahci(struct pci_dev *pdev)
  525. {
  526. void __iomem *mmio;
  527. u32 tmp;
  528. int rc = 0;
  529. /* BUG: pci_enable_device has not yet been called. This
  530. * works because this device is usually set up by BIOS.
  531. */
  532. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  533. !pci_resource_len(pdev, AHCI_PCI_BAR))
  534. return 0;
  535. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  536. if (!mmio)
  537. return -ENOMEM;
  538. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  539. if (tmp & AHCI_ENABLE) {
  540. tmp &= ~AHCI_ENABLE;
  541. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  542. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  543. if (tmp & AHCI_ENABLE)
  544. rc = -EIO;
  545. }
  546. pci_iounmap(pdev, mmio);
  547. return rc;
  548. }
  549. /**
  550. * piix_check_450nx_errata - Check for problem 450NX setup
  551. *
  552. * Check for the present of 450NX errata #19 and errata #25. If
  553. * they are found return an error code so we can turn off DMA
  554. */
  555. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  556. {
  557. struct pci_dev *pdev = NULL;
  558. u16 cfg;
  559. u8 rev;
  560. int no_piix_dma = 0;
  561. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  562. {
  563. /* Look for 450NX PXB. Check for problem configurations
  564. A PCI quirk checks bit 6 already */
  565. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  566. pci_read_config_word(pdev, 0x41, &cfg);
  567. /* Only on the original revision: IDE DMA can hang */
  568. if(rev == 0x00)
  569. no_piix_dma = 1;
  570. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  571. else if(cfg & (1<<14) && rev < 5)
  572. no_piix_dma = 2;
  573. }
  574. if(no_piix_dma)
  575. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  576. if(no_piix_dma == 2)
  577. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  578. return no_piix_dma;
  579. }
  580. /**
  581. * piix_init_one - Register PIIX ATA PCI device with kernel services
  582. * @pdev: PCI device to register
  583. * @ent: Entry in piix_pci_tbl matching with @pdev
  584. *
  585. * Called from kernel PCI layer. We probe for combined mode (sigh),
  586. * and then hand over control to libata, for it to do the rest.
  587. *
  588. * LOCKING:
  589. * Inherited from PCI layer (may sleep).
  590. *
  591. * RETURNS:
  592. * Zero on success, or -ERRNO value.
  593. */
  594. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  595. {
  596. static int printed_version;
  597. struct ata_port_info *port_info[2];
  598. unsigned int combined = 0;
  599. unsigned int pata_chan = 0, sata_chan = 0;
  600. if (!printed_version++)
  601. dev_printk(KERN_DEBUG, &pdev->dev,
  602. "version " DRV_VERSION "\n");
  603. /* no hotplugging support (FIXME) */
  604. if (!in_module_init)
  605. return -ENODEV;
  606. port_info[0] = &piix_port_info[ent->driver_data];
  607. port_info[1] = &piix_port_info[ent->driver_data];
  608. if (port_info[0]->host_flags & PIIX_FLAG_AHCI) {
  609. u8 tmp;
  610. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  611. if (tmp == PIIX_AHCI_DEVICE) {
  612. int rc = piix_disable_ahci(pdev);
  613. if (rc)
  614. return rc;
  615. }
  616. }
  617. if (port_info[0]->host_flags & PIIX_FLAG_COMBINED) {
  618. u8 tmp;
  619. pci_read_config_byte(pdev, ICH5_PMR, &tmp);
  620. if (tmp & PIIX_COMB) {
  621. combined = 1;
  622. if (tmp & PIIX_COMB_PATA_P0)
  623. sata_chan = 1;
  624. else
  625. pata_chan = 1;
  626. }
  627. }
  628. /* On ICH5, some BIOSen disable the interrupt using the
  629. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  630. * On ICH6, this bit has the same effect, but only when
  631. * MSI is disabled (and it is disabled, as we don't use
  632. * message-signalled interrupts currently).
  633. */
  634. if (port_info[0]->host_flags & PIIX_FLAG_CHECKINTR)
  635. pci_intx(pdev, 1);
  636. if (combined) {
  637. port_info[sata_chan] = &piix_port_info[ent->driver_data];
  638. port_info[sata_chan]->host_flags |= ATA_FLAG_SLAVE_POSS;
  639. port_info[pata_chan] = &piix_port_info[ich5_pata];
  640. dev_printk(KERN_WARNING, &pdev->dev,
  641. "combined mode detected (p=%u, s=%u)\n",
  642. pata_chan, sata_chan);
  643. }
  644. if (piix_check_450nx_errata(pdev)) {
  645. /* This writes into the master table but it does not
  646. really matter for this errata as we will apply it to
  647. all the PIIX devices on the board */
  648. port_info[0]->mwdma_mask = 0;
  649. port_info[0]->udma_mask = 0;
  650. port_info[1]->mwdma_mask = 0;
  651. port_info[1]->udma_mask = 0;
  652. }
  653. return ata_pci_init_one(pdev, port_info, 2);
  654. }
  655. static int __init piix_init(void)
  656. {
  657. int rc;
  658. DPRINTK("pci_module_init\n");
  659. rc = pci_module_init(&piix_pci_driver);
  660. if (rc)
  661. return rc;
  662. in_module_init = 0;
  663. DPRINTK("done\n");
  664. return 0;
  665. }
  666. static void __exit piix_exit(void)
  667. {
  668. pci_unregister_driver(&piix_pci_driver);
  669. }
  670. module_init(piix_init);
  671. module_exit(piix_exit);