shpchp.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /*
  2. * Standard Hot Plug Controller Driver
  3. *
  4. * Copyright (C) 1995,2001 Compaq Computer Corporation
  5. * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
  6. * Copyright (C) 2001 IBM
  7. * Copyright (C) 2003-2004 Intel Corporation
  8. *
  9. * All rights reserved.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  19. * NON INFRINGEMENT. See the GNU General Public License for more
  20. * details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
  27. *
  28. */
  29. #ifndef _SHPCHP_H
  30. #define _SHPCHP_H
  31. #include <linux/types.h>
  32. #include <linux/pci.h>
  33. #include <linux/delay.h>
  34. #include <linux/sched.h> /* signal_pending(), struct timer_list */
  35. #include "pci_hotplug.h"
  36. #if !defined(MODULE)
  37. #define MY_NAME "shpchp"
  38. #else
  39. #define MY_NAME THIS_MODULE->name
  40. #endif
  41. extern int shpchp_poll_mode;
  42. extern int shpchp_poll_time;
  43. extern int shpchp_debug;
  44. /*#define dbg(format, arg...) do { if (shpchp_debug) printk(KERN_DEBUG "%s: " format, MY_NAME , ## arg); } while (0)*/
  45. #define dbg(format, arg...) do { if (shpchp_debug) printk("%s: " format, MY_NAME , ## arg); } while (0)
  46. #define err(format, arg...) printk(KERN_ERR "%s: " format, MY_NAME , ## arg)
  47. #define info(format, arg...) printk(KERN_INFO "%s: " format, MY_NAME , ## arg)
  48. #define warn(format, arg...) printk(KERN_WARNING "%s: " format, MY_NAME , ## arg)
  49. #define SLOT_MAGIC 0x67267321
  50. struct slot {
  51. u32 magic;
  52. struct slot *next;
  53. u8 bus;
  54. u8 device;
  55. u16 status;
  56. u32 number;
  57. u8 is_a_board;
  58. u8 state;
  59. u8 presence_save;
  60. u8 pwr_save;
  61. struct timer_list task_event;
  62. u8 hp_slot;
  63. struct controller *ctrl;
  64. struct hpc_ops *hpc_ops;
  65. struct hotplug_slot *hotplug_slot;
  66. struct list_head slot_list;
  67. };
  68. struct event_info {
  69. u32 event_type;
  70. u8 hp_slot;
  71. };
  72. struct controller {
  73. struct controller *next;
  74. struct semaphore crit_sect; /* critical section semaphore */
  75. struct php_ctlr_state_s *hpc_ctlr_handle; /* HPC controller handle */
  76. int num_slots; /* Number of slots on ctlr */
  77. int slot_num_inc; /* 1 or -1 */
  78. struct pci_dev *pci_dev;
  79. struct pci_bus *pci_bus;
  80. struct event_info event_queue[10];
  81. struct slot *slot;
  82. struct hpc_ops *hpc_ops;
  83. wait_queue_head_t queue; /* sleep & wake process */
  84. u8 next_event;
  85. u8 bus;
  86. u8 device;
  87. u8 function;
  88. u8 slot_device_offset;
  89. u8 add_support;
  90. u32 pcix_misc2_reg; /* for amd pogo errata */
  91. enum pci_bus_speed speed;
  92. u32 first_slot; /* First physical slot number */
  93. u8 slot_bus; /* Bus where the slots handled by this controller sit */
  94. u32 cap_offset;
  95. unsigned long mmio_base;
  96. unsigned long mmio_size;
  97. volatile int cmd_busy;
  98. };
  99. struct hotplug_params {
  100. u8 cache_line_size;
  101. u8 latency_timer;
  102. u8 enable_serr;
  103. u8 enable_perr;
  104. };
  105. /* Define AMD SHPC ID */
  106. #define PCI_DEVICE_ID_AMD_GOLAM_7450 0x7450
  107. #define PCI_DEVICE_ID_AMD_POGO_7458 0x7458
  108. /* AMD PCIX bridge registers */
  109. #define PCIX_MEM_BASE_LIMIT_OFFSET 0x1C
  110. #define PCIX_MISCII_OFFSET 0x48
  111. #define PCIX_MISC_BRIDGE_ERRORS_OFFSET 0x80
  112. /* AMD PCIX_MISCII masks and offsets */
  113. #define PERRNONFATALENABLE_MASK 0x00040000
  114. #define PERRFATALENABLE_MASK 0x00080000
  115. #define PERRFLOODENABLE_MASK 0x00100000
  116. #define SERRNONFATALENABLE_MASK 0x00200000
  117. #define SERRFATALENABLE_MASK 0x00400000
  118. /* AMD PCIX_MISC_BRIDGE_ERRORS masks and offsets */
  119. #define PERR_OBSERVED_MASK 0x00000001
  120. /* AMD PCIX_MEM_BASE_LIMIT masks */
  121. #define RSE_MASK 0x40000000
  122. #define INT_BUTTON_IGNORE 0
  123. #define INT_PRESENCE_ON 1
  124. #define INT_PRESENCE_OFF 2
  125. #define INT_SWITCH_CLOSE 3
  126. #define INT_SWITCH_OPEN 4
  127. #define INT_POWER_FAULT 5
  128. #define INT_POWER_FAULT_CLEAR 6
  129. #define INT_BUTTON_PRESS 7
  130. #define INT_BUTTON_RELEASE 8
  131. #define INT_BUTTON_CANCEL 9
  132. #define STATIC_STATE 0
  133. #define BLINKINGON_STATE 1
  134. #define BLINKINGOFF_STATE 2
  135. #define POWERON_STATE 3
  136. #define POWEROFF_STATE 4
  137. #define PCI_TO_PCI_BRIDGE_CLASS 0x00060400
  138. /* Error messages */
  139. #define INTERLOCK_OPEN 0x00000002
  140. #define ADD_NOT_SUPPORTED 0x00000003
  141. #define CARD_FUNCTIONING 0x00000005
  142. #define ADAPTER_NOT_SAME 0x00000006
  143. #define NO_ADAPTER_PRESENT 0x00000009
  144. #define NOT_ENOUGH_RESOURCES 0x0000000B
  145. #define DEVICE_TYPE_NOT_SUPPORTED 0x0000000C
  146. #define WRONG_BUS_FREQUENCY 0x0000000D
  147. #define POWER_FAILURE 0x0000000E
  148. #define REMOVE_NOT_SUPPORTED 0x00000003
  149. #define DISABLE_CARD 1
  150. /*
  151. * error Messages
  152. */
  153. #define msg_initialization_err "Initialization failure, error=%d\n"
  154. #define msg_button_on "PCI slot #%d - powering on due to button press.\n"
  155. #define msg_button_off "PCI slot #%d - powering off due to button press.\n"
  156. #define msg_button_cancel "PCI slot #%d - action canceled due to button press.\n"
  157. /* sysfs functions for the hotplug controller info */
  158. extern void shpchp_create_ctrl_files (struct controller *ctrl);
  159. /* controller functions */
  160. extern int shpchp_event_start_thread(void);
  161. extern void shpchp_event_stop_thread(void);
  162. extern int shpchp_enable_slot(struct slot *slot);
  163. extern int shpchp_disable_slot(struct slot *slot);
  164. extern u8 shpchp_handle_attention_button(u8 hp_slot, void *inst_id);
  165. extern u8 shpchp_handle_switch_change(u8 hp_slot, void *inst_id);
  166. extern u8 shpchp_handle_presence_change(u8 hp_slot, void *inst_id);
  167. extern u8 shpchp_handle_power_fault(u8 hp_slot, void *inst_id);
  168. /* pci functions */
  169. extern int shpchp_save_config(struct controller *ctrl, int busnumber, int num_ctlr_slots, int first_device_num);
  170. extern int shpchp_configure_device(struct slot *p_slot);
  171. extern int shpchp_unconfigure_device(struct slot *p_slot);
  172. extern void get_hp_hw_control_from_firmware(struct pci_dev *dev);
  173. extern void get_hp_params_from_firmware(struct pci_dev *dev,
  174. struct hotplug_params *hpp);
  175. extern int shpchprm_get_physical_slot_number(struct controller *ctrl,
  176. u32 *sun, u8 busnum, u8 devnum);
  177. extern void shpchp_remove_ctrl_files(struct controller *ctrl);
  178. /* Global variables */
  179. extern struct controller *shpchp_ctrl_list;
  180. struct ctrl_reg {
  181. volatile u32 base_offset;
  182. volatile u32 slot_avail1;
  183. volatile u32 slot_avail2;
  184. volatile u32 slot_config;
  185. volatile u16 sec_bus_config;
  186. volatile u8 msi_ctrl;
  187. volatile u8 prog_interface;
  188. volatile u16 cmd;
  189. volatile u16 cmd_status;
  190. volatile u32 intr_loc;
  191. volatile u32 serr_loc;
  192. volatile u32 serr_intr_enable;
  193. volatile u32 slot1;
  194. volatile u32 slot2;
  195. volatile u32 slot3;
  196. volatile u32 slot4;
  197. volatile u32 slot5;
  198. volatile u32 slot6;
  199. volatile u32 slot7;
  200. volatile u32 slot8;
  201. volatile u32 slot9;
  202. volatile u32 slot10;
  203. volatile u32 slot11;
  204. volatile u32 slot12;
  205. } __attribute__ ((packed));
  206. /* offsets to the controller registers based on the above structure layout */
  207. enum ctrl_offsets {
  208. BASE_OFFSET = offsetof(struct ctrl_reg, base_offset),
  209. SLOT_AVAIL1 = offsetof(struct ctrl_reg, slot_avail1),
  210. SLOT_AVAIL2 = offsetof(struct ctrl_reg, slot_avail2),
  211. SLOT_CONFIG = offsetof(struct ctrl_reg, slot_config),
  212. SEC_BUS_CONFIG = offsetof(struct ctrl_reg, sec_bus_config),
  213. MSI_CTRL = offsetof(struct ctrl_reg, msi_ctrl),
  214. PROG_INTERFACE = offsetof(struct ctrl_reg, prog_interface),
  215. CMD = offsetof(struct ctrl_reg, cmd),
  216. CMD_STATUS = offsetof(struct ctrl_reg, cmd_status),
  217. INTR_LOC = offsetof(struct ctrl_reg, intr_loc),
  218. SERR_LOC = offsetof(struct ctrl_reg, serr_loc),
  219. SERR_INTR_ENABLE = offsetof(struct ctrl_reg, serr_intr_enable),
  220. SLOT1 = offsetof(struct ctrl_reg, slot1),
  221. SLOT2 = offsetof(struct ctrl_reg, slot2),
  222. SLOT3 = offsetof(struct ctrl_reg, slot3),
  223. SLOT4 = offsetof(struct ctrl_reg, slot4),
  224. SLOT5 = offsetof(struct ctrl_reg, slot5),
  225. SLOT6 = offsetof(struct ctrl_reg, slot6),
  226. SLOT7 = offsetof(struct ctrl_reg, slot7),
  227. SLOT8 = offsetof(struct ctrl_reg, slot8),
  228. SLOT9 = offsetof(struct ctrl_reg, slot9),
  229. SLOT10 = offsetof(struct ctrl_reg, slot10),
  230. SLOT11 = offsetof(struct ctrl_reg, slot11),
  231. SLOT12 = offsetof(struct ctrl_reg, slot12),
  232. };
  233. typedef u8(*php_intr_callback_t) (u8 hp_slot, void *instance_id);
  234. struct php_ctlr_state_s {
  235. struct php_ctlr_state_s *pnext;
  236. struct pci_dev *pci_dev;
  237. unsigned int irq;
  238. unsigned long flags; /* spinlock's */
  239. u32 slot_device_offset;
  240. u32 num_slots;
  241. struct timer_list int_poll_timer; /* Added for poll event */
  242. php_intr_callback_t attention_button_callback;
  243. php_intr_callback_t switch_change_callback;
  244. php_intr_callback_t presence_change_callback;
  245. php_intr_callback_t power_fault_callback;
  246. void *callback_instance_id;
  247. void __iomem *creg; /* Ptr to controller register space */
  248. };
  249. /* Inline functions */
  250. /* Inline functions to check the sanity of a pointer that is passed to us */
  251. static inline int slot_paranoia_check (struct slot *slot, const char *function)
  252. {
  253. if (!slot) {
  254. dbg("%s - slot == NULL", function);
  255. return -1;
  256. }
  257. if (slot->magic != SLOT_MAGIC) {
  258. dbg("%s - bad magic number for slot", function);
  259. return -1;
  260. }
  261. if (!slot->hotplug_slot) {
  262. dbg("%s - slot->hotplug_slot == NULL!", function);
  263. return -1;
  264. }
  265. return 0;
  266. }
  267. static inline struct slot *get_slot (struct hotplug_slot *hotplug_slot, const char *function)
  268. {
  269. struct slot *slot;
  270. if (!hotplug_slot) {
  271. dbg("%s - hotplug_slot == NULL\n", function);
  272. return NULL;
  273. }
  274. slot = (struct slot *)hotplug_slot->private;
  275. if (slot_paranoia_check (slot, function))
  276. return NULL;
  277. return slot;
  278. }
  279. static inline struct slot *shpchp_find_slot (struct controller *ctrl, u8 device)
  280. {
  281. struct slot *p_slot, *tmp_slot = NULL;
  282. if (!ctrl)
  283. return NULL;
  284. p_slot = ctrl->slot;
  285. while (p_slot && (p_slot->device != device)) {
  286. tmp_slot = p_slot;
  287. p_slot = p_slot->next;
  288. }
  289. if (p_slot == NULL) {
  290. err("ERROR: shpchp_find_slot device=0x%x\n", device);
  291. p_slot = tmp_slot;
  292. }
  293. return (p_slot);
  294. }
  295. static inline int wait_for_ctrl_irq (struct controller *ctrl)
  296. {
  297. DECLARE_WAITQUEUE(wait, current);
  298. int retval = 0;
  299. add_wait_queue(&ctrl->queue, &wait);
  300. if (!shpchp_poll_mode) {
  301. /* Sleep for up to 1 second */
  302. msleep_interruptible(1000);
  303. } else {
  304. /* Sleep for up to 2 seconds */
  305. msleep_interruptible(2000);
  306. }
  307. remove_wait_queue(&ctrl->queue, &wait);
  308. if (signal_pending(current))
  309. retval = -EINTR;
  310. return retval;
  311. }
  312. static inline void amd_pogo_errata_save_misc_reg(struct slot *p_slot)
  313. {
  314. u32 pcix_misc2_temp;
  315. /* save MiscII register */
  316. pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, &pcix_misc2_temp);
  317. p_slot->ctrl->pcix_misc2_reg = pcix_misc2_temp;
  318. /* clear SERR/PERR enable bits */
  319. pcix_misc2_temp &= ~SERRFATALENABLE_MASK;
  320. pcix_misc2_temp &= ~SERRNONFATALENABLE_MASK;
  321. pcix_misc2_temp &= ~PERRFLOODENABLE_MASK;
  322. pcix_misc2_temp &= ~PERRFATALENABLE_MASK;
  323. pcix_misc2_temp &= ~PERRNONFATALENABLE_MASK;
  324. pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, pcix_misc2_temp);
  325. }
  326. static inline void amd_pogo_errata_restore_misc_reg(struct slot *p_slot)
  327. {
  328. u32 pcix_misc2_temp;
  329. u32 pcix_bridge_errors_reg;
  330. u32 pcix_mem_base_reg;
  331. u8 perr_set;
  332. u8 rse_set;
  333. /* write-one-to-clear Bridge_Errors[ PERR_OBSERVED ] */
  334. pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MISC_BRIDGE_ERRORS_OFFSET, &pcix_bridge_errors_reg);
  335. perr_set = pcix_bridge_errors_reg & PERR_OBSERVED_MASK;
  336. if (perr_set) {
  337. dbg ("%s W1C: Bridge_Errors[ PERR_OBSERVED = %08X]\n",__FUNCTION__ , perr_set);
  338. pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISC_BRIDGE_ERRORS_OFFSET, perr_set);
  339. }
  340. /* write-one-to-clear Memory_Base_Limit[ RSE ] */
  341. pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MEM_BASE_LIMIT_OFFSET, &pcix_mem_base_reg);
  342. rse_set = pcix_mem_base_reg & RSE_MASK;
  343. if (rse_set) {
  344. dbg ("%s W1C: Memory_Base_Limit[ RSE ]\n",__FUNCTION__ );
  345. pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MEM_BASE_LIMIT_OFFSET, rse_set);
  346. }
  347. /* restore MiscII register */
  348. pci_read_config_dword( p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, &pcix_misc2_temp );
  349. if (p_slot->ctrl->pcix_misc2_reg & SERRFATALENABLE_MASK)
  350. pcix_misc2_temp |= SERRFATALENABLE_MASK;
  351. else
  352. pcix_misc2_temp &= ~SERRFATALENABLE_MASK;
  353. if (p_slot->ctrl->pcix_misc2_reg & SERRNONFATALENABLE_MASK)
  354. pcix_misc2_temp |= SERRNONFATALENABLE_MASK;
  355. else
  356. pcix_misc2_temp &= ~SERRNONFATALENABLE_MASK;
  357. if (p_slot->ctrl->pcix_misc2_reg & PERRFLOODENABLE_MASK)
  358. pcix_misc2_temp |= PERRFLOODENABLE_MASK;
  359. else
  360. pcix_misc2_temp &= ~PERRFLOODENABLE_MASK;
  361. if (p_slot->ctrl->pcix_misc2_reg & PERRFATALENABLE_MASK)
  362. pcix_misc2_temp |= PERRFATALENABLE_MASK;
  363. else
  364. pcix_misc2_temp &= ~PERRFATALENABLE_MASK;
  365. if (p_slot->ctrl->pcix_misc2_reg & PERRNONFATALENABLE_MASK)
  366. pcix_misc2_temp |= PERRNONFATALENABLE_MASK;
  367. else
  368. pcix_misc2_temp &= ~PERRNONFATALENABLE_MASK;
  369. pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, pcix_misc2_temp);
  370. }
  371. #define SLOT_NAME_SIZE 10
  372. static inline void make_slot_name(char *buffer, int buffer_size, struct slot *slot)
  373. {
  374. snprintf(buffer, buffer_size, "%04d_%04d", slot->bus, slot->number);
  375. }
  376. enum php_ctlr_type {
  377. PCI,
  378. ISA,
  379. ACPI
  380. };
  381. int shpc_init( struct controller *ctrl, struct pci_dev *pdev);
  382. int shpc_get_ctlr_slot_config( struct controller *ctrl,
  383. int *num_ctlr_slots,
  384. int *first_device_num,
  385. int *physical_slot_num,
  386. int *updown,
  387. int *flags);
  388. struct hpc_ops {
  389. int (*power_on_slot ) (struct slot *slot);
  390. int (*slot_enable ) (struct slot *slot);
  391. int (*slot_disable ) (struct slot *slot);
  392. int (*set_bus_speed_mode) (struct slot *slot, enum pci_bus_speed speed);
  393. int (*get_power_status) (struct slot *slot, u8 *status);
  394. int (*get_attention_status) (struct slot *slot, u8 *status);
  395. int (*set_attention_status) (struct slot *slot, u8 status);
  396. int (*get_latch_status) (struct slot *slot, u8 *status);
  397. int (*get_adapter_status) (struct slot *slot, u8 *status);
  398. int (*get_max_bus_speed) (struct slot *slot, enum pci_bus_speed *speed);
  399. int (*get_cur_bus_speed) (struct slot *slot, enum pci_bus_speed *speed);
  400. int (*get_adapter_speed) (struct slot *slot, enum pci_bus_speed *speed);
  401. int (*get_mode1_ECC_cap) (struct slot *slot, u8 *mode);
  402. int (*get_prog_int) (struct slot *slot, u8 *prog_int);
  403. int (*query_power_fault) (struct slot *slot);
  404. void (*green_led_on) (struct slot *slot);
  405. void (*green_led_off) (struct slot *slot);
  406. void (*green_led_blink) (struct slot *slot);
  407. void (*release_ctlr) (struct controller *ctrl);
  408. int (*check_cmd_status) (struct controller *ctrl);
  409. };
  410. #endif /* _SHPCHP_H */