mpi_cnfg.h 143 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837
  1. /*
  2. * Copyright (c) 2000-2005 LSI Logic Corporation.
  3. *
  4. *
  5. * Name: mpi_cnfg.h
  6. * Title: MPI Config message, structures, and Pages
  7. * Creation Date: July 27, 2000
  8. *
  9. * mpi_cnfg.h Version: 01.05.11
  10. *
  11. * Version History
  12. * ---------------
  13. *
  14. * Date Version Description
  15. * -------- -------- ------------------------------------------------------
  16. * 05-08-00 00.10.01 Original release for 0.10 spec dated 4/26/2000.
  17. * 06-06-00 01.00.01 Update version number for 1.0 release.
  18. * 06-08-00 01.00.02 Added _PAGEVERSION definitions for all pages.
  19. * Added FcPhLowestVersion, FcPhHighestVersion, Reserved2
  20. * fields to FC_DEVICE_0 page, updated the page version.
  21. * Changed _FREE_RUNNING_CLOCK to _PACING_TRANSFERS in
  22. * SCSI_PORT_0, SCSI_DEVICE_0 and SCSI_DEVICE_1 pages
  23. * and updated the page versions.
  24. * Added _RESPONSE_ID_MASK definition to SCSI_PORT_1
  25. * page and updated the page version.
  26. * Added Information field and _INFO_PARAMS_NEGOTIATED
  27. * definitionto SCSI_DEVICE_0 page.
  28. * 06-22-00 01.00.03 Removed batch controls from LAN_0 page and updated the
  29. * page version.
  30. * Added BucketsRemaining to LAN_1 page, redefined the
  31. * state values, and updated the page version.
  32. * Revised bus width definitions in SCSI_PORT_0,
  33. * SCSI_DEVICE_0 and SCSI_DEVICE_1 pages.
  34. * 06-30-00 01.00.04 Added MaxReplySize to LAN_1 page and updated the page
  35. * version.
  36. * Moved FC_DEVICE_0 PageAddress description to spec.
  37. * 07-27-00 01.00.05 Corrected the SubsystemVendorID and SubsystemID field
  38. * widths in IOC_0 page and updated the page version.
  39. * 11-02-00 01.01.01 Original release for post 1.0 work
  40. * Added Manufacturing pages, IO Unit Page 2, SCSI SPI
  41. * Port Page 2, FC Port Page 4, FC Port Page 5
  42. * 11-15-00 01.01.02 Interim changes to match proposals
  43. * 12-04-00 01.01.03 Config page changes to match MPI rev 1.00.01.
  44. * 12-05-00 01.01.04 Modified config page actions.
  45. * 01-09-01 01.01.05 Added defines for page address formats.
  46. * Data size for Manufacturing pages 2 and 3 no longer
  47. * defined here.
  48. * Io Unit Page 2 size is fixed at 4 adapters and some
  49. * flags were changed.
  50. * SCSI Port Page 2 Device Settings modified.
  51. * New fields added to FC Port Page 0 and some flags
  52. * cleaned up.
  53. * Removed impedance flash from FC Port Page 1.
  54. * Added FC Port pages 6 and 7.
  55. * 01-25-01 01.01.06 Added MaxInitiators field to FcPortPage0.
  56. * 01-29-01 01.01.07 Changed some defines to make them 32 character unique.
  57. * Added some LinkType defines for FcPortPage0.
  58. * 02-20-01 01.01.08 Started using MPI_POINTER.
  59. * 02-27-01 01.01.09 Replaced MPI_CONFIG_PAGETYPE_SCSI_LUN with
  60. * MPI_CONFIG_PAGETYPE_RAID_VOLUME.
  61. * Added definitions and structures for IOC Page 2 and
  62. * RAID Volume Page 2.
  63. * 03-27-01 01.01.10 Added CONFIG_PAGE_FC_PORT_8 and CONFIG_PAGE_FC_PORT_9.
  64. * CONFIG_PAGE_FC_PORT_3 now supports persistent by DID.
  65. * Added VendorId and ProductRevLevel fields to
  66. * RAIDVOL2_IM_PHYS_ID struct.
  67. * Modified values for MPI_FCPORTPAGE0_FLAGS_ATTACH_
  68. * defines to make them compatible to MPI version 1.0.
  69. * Added structure offset comments.
  70. * 04-09-01 01.01.11 Added some new defines for the PageAddress field and
  71. * removed some obsolete ones.
  72. * Added IO Unit Page 3.
  73. * Modified defines for Scsi Port Page 2.
  74. * Modified RAID Volume Pages.
  75. * 08-08-01 01.02.01 Original release for v1.2 work.
  76. * Added SepID and SepBus to RVP2 IMPhysicalDisk struct.
  77. * Added defines for the SEP bits in RVP2 VolumeSettings.
  78. * Modified the DeviceSettings field in RVP2 to use the
  79. * proper structure.
  80. * Added defines for SES, SAF-TE, and cross channel for
  81. * IOCPage2 CapabilitiesFlags.
  82. * Removed define for MPI_IOUNITPAGE2_FLAGS_RAID_DISABLE.
  83. * Removed define for
  84. * MPI_SCSIPORTPAGE2_PORT_FLAGS_PARITY_ENABLE.
  85. * Added define for MPI_CONFIG_PAGEATTR_RO_PERSISTENT.
  86. * 08-29-01 01.02.02 Fixed value for MPI_MANUFACTPAGE_DEVID_53C1035.
  87. * Added defines for MPI_FCPORTPAGE1_FLAGS_HARD_ALPA_ONLY
  88. * and MPI_FCPORTPAGE1_FLAGS_IMMEDIATE_ERROR_REPLY.
  89. * Removed MPI_SCSIPORTPAGE0_CAP_PACING_TRANSFERS,
  90. * MPI_SCSIDEVPAGE0_NP_PACING_TRANSFERS, and
  91. * MPI_SCSIDEVPAGE1_RP_PACING_TRANSFERS, and
  92. * MPI_SCSIDEVPAGE1_CONF_PPR_ALLOWED.
  93. * Added defines for MPI_SCSIDEVPAGE1_CONF_WDTR_DISALLOWED
  94. * and MPI_SCSIDEVPAGE1_CONF_SDTR_DISALLOWED.
  95. * Added OnBusTimerValue to CONFIG_PAGE_SCSI_PORT_1.
  96. * Added rejected bits to SCSI Device Page 0 Information.
  97. * Increased size of ALPA array in FC Port Page 2 by one
  98. * and removed a one byte reserved field.
  99. * 09-28-01 01.02.03 Swapped NegWireSpeedLow and NegWireSpeedLow in
  100. * CONFIG_PAGE_LAN_1 to match preferred 64-bit ordering.
  101. * Added structures for Manufacturing Page 4, IO Unit
  102. * Page 3, IOC Page 3, IOC Page 4, RAID Volume Page 0, and
  103. * RAID PhysDisk Page 0.
  104. * 10-04-01 01.02.04 Added define for MPI_CONFIG_PAGETYPE_RAID_PHYSDISK.
  105. * Modified some of the new defines to make them 32
  106. * character unique.
  107. * Modified how variable length pages (arrays) are defined.
  108. * Added generic defines for hot spare pools and RAID
  109. * volume types.
  110. * 11-01-01 01.02.05 Added define for MPI_IOUNITPAGE1_DISABLE_IR.
  111. * 03-14-02 01.02.06 Added PCISlotNum field to CONFIG_PAGE_IOC_1 along with
  112. * related define, and bumped the page version define.
  113. * 05-31-02 01.02.07 Added a Flags field to CONFIG_PAGE_IOC_2_RAID_VOL in a
  114. * reserved byte and added a define.
  115. * Added define for
  116. * MPI_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE.
  117. * Added new config page: CONFIG_PAGE_IOC_5.
  118. * Added MaxAliases, MaxHardAliases, and NumCurrentAliases
  119. * fields to CONFIG_PAGE_FC_PORT_0.
  120. * Added AltConnector and NumRequestedAliases fields to
  121. * CONFIG_PAGE_FC_PORT_1.
  122. * Added new config page: CONFIG_PAGE_FC_PORT_10.
  123. * 07-12-02 01.02.08 Added more MPI_MANUFACTPAGE_DEVID_ defines.
  124. * Added additional MPI_SCSIDEVPAGE0_NP_ defines.
  125. * Added more MPI_SCSIDEVPAGE1_RP_ defines.
  126. * Added define for
  127. * MPI_SCSIDEVPAGE1_CONF_EXTENDED_PARAMS_ENABLE.
  128. * Added new config page: CONFIG_PAGE_SCSI_DEVICE_3.
  129. * Modified MPI_FCPORTPAGE5_FLAGS_ defines.
  130. * 09-16-02 01.02.09 Added MPI_SCSIDEVPAGE1_CONF_FORCE_PPR_MSG define.
  131. * 11-15-02 01.02.10 Added ConnectedID defines for CONFIG_PAGE_SCSI_PORT_0.
  132. * Added more Flags defines for CONFIG_PAGE_FC_PORT_1.
  133. * Added more Flags defines for CONFIG_PAGE_FC_DEVICE_0.
  134. * 04-01-03 01.02.11 Added RR_TOV field and additional Flags defines for
  135. * CONFIG_PAGE_FC_PORT_1.
  136. * Added define MPI_FCPORTPAGE5_FLAGS_DISABLE to disable
  137. * an alias.
  138. * Added more device id defines.
  139. * 06-26-03 01.02.12 Added MPI_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID define.
  140. * Added TargetConfig and IDConfig fields to
  141. * CONFIG_PAGE_SCSI_PORT_1.
  142. * Added more PortFlags defines for CONFIG_PAGE_SCSI_PORT_2
  143. * to control DV.
  144. * Added more Flags defines for CONFIG_PAGE_FC_PORT_1.
  145. * In CONFIG_PAGE_FC_DEVICE_0, replaced Reserved1 field
  146. * with ADISCHardALPA.
  147. * Added MPI_FC_DEVICE_PAGE0_PROT_FCP_RETRY define.
  148. * 01-16-04 01.02.13 Added InitiatorDeviceTimeout and InitiatorIoPendTimeout
  149. * fields and related defines to CONFIG_PAGE_FC_PORT_1.
  150. * Added define for
  151. * MPI_FCPORTPAGE1_FLAGS_SOFT_ALPA_FALLBACK.
  152. * Added new fields to the substructures of
  153. * CONFIG_PAGE_FC_PORT_10.
  154. * 04-29-04 01.02.14 Added define for IDP bit for CONFIG_PAGE_SCSI_PORT_0,
  155. * CONFIG_PAGE_SCSI_DEVICE_0, and
  156. * CONFIG_PAGE_SCSI_DEVICE_1. Also bumped Page Version for
  157. * these pages.
  158. * 05-11-04 01.03.01 Added structure for CONFIG_PAGE_INBAND_0.
  159. * 08-19-04 01.05.01 Modified MSG_CONFIG request to support extended config
  160. * pages.
  161. * Added a new structure for extended config page header.
  162. * Added new extended config pages types and structures for
  163. * SAS IO Unit, SAS Expander, SAS Device, and SAS PHY.
  164. * Replaced a reserved byte in CONFIG_PAGE_MANUFACTURING_4
  165. * to add a Flags field.
  166. * Two new Manufacturing config pages (5 and 6).
  167. * Two new bits defined for IO Unit Page 1 Flags field.
  168. * Modified CONFIG_PAGE_IO_UNIT_2 to add three new fields
  169. * to specify the BIOS boot device.
  170. * Four new Flags bits defined for IO Unit Page 2.
  171. * Added IO Unit Page 4.
  172. * Added EEDP Flags settings to IOC Page 1.
  173. * Added new BIOS Page 1 config page.
  174. * 10-05-04 01.05.02 Added define for
  175. * MPI_IOCPAGE1_INITIATOR_CONTEXT_REPLY_DISABLE.
  176. * Added new Flags field to CONFIG_PAGE_MANUFACTURING_5 and
  177. * associated defines.
  178. * Added more defines for SAS IO Unit Page 0
  179. * DiscoveryStatus field.
  180. * Added define for MPI_SAS_IOUNIT0_DS_SUBTRACTIVE_LINK
  181. * and MPI_SAS_IOUNIT0_DS_TABLE_LINK.
  182. * Added defines for Physical Mapping Modes to SAS IO Unit
  183. * Page 2.
  184. * Added define for
  185. * MPI_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH.
  186. * 10-27-04 01.05.03 Added defines for new SAS PHY page addressing mode.
  187. * Added defines for MaxTargetSpinUp to BIOS Page 1.
  188. * Added 5 new ControlFlags defines for SAS IO Unit
  189. * Page 1.
  190. * Added MaxNumPhysicalMappedIDs field to SAS IO Unit
  191. * Page 2.
  192. * Added AccessStatus field to SAS Device Page 0 and added
  193. * new Flags bits for supported SATA features.
  194. * 12-07-04 01.05.04 Added config page structures for BIOS Page 2, RAID
  195. * Volume Page 1, and RAID Physical Disk Page 1.
  196. * Replaced IO Unit Page 1 BootTargetID,BootBus, and
  197. * BootAdapterNum with reserved field.
  198. * Added DataScrubRate and ResyncRate to RAID Volume
  199. * Page 0.
  200. * Added MPI_SAS_IOUNIT2_FLAGS_RESERVE_ID_0_FOR_BOOT
  201. * define.
  202. * 12-09-04 01.05.05 Added Target Mode Large CDB Enable to FC Port Page 1
  203. * Flags field.
  204. * Added Auto Port Config flag define for SAS IOUNIT
  205. * Page 1 ControlFlags.
  206. * Added Disabled bad Phy define to Expander Page 1
  207. * Discovery Info field.
  208. * Added SAS/SATA device support to SAS IOUnit Page 1
  209. * ControlFlags.
  210. * Added Unsupported device to SAS Dev Page 0 Flags field
  211. * Added disable use SATA Hash Address for SAS IOUNIT
  212. * page 1 in ControlFields.
  213. * 01-15-05 01.05.06 Added defaults for data scrub rate and resync rate to
  214. * Manufacturing Page 4.
  215. * Added new defines for BIOS Page 1 IOCSettings field.
  216. * Added ExtDiskIdentifier field to RAID Physical Disk
  217. * Page 0.
  218. * Added new defines for SAS IO Unit Page 1 ControlFlags
  219. * and to SAS Device Page 0 Flags to control SATA devices.
  220. * Added defines and structures for the new Log Page 0, a
  221. * new type of configuration page.
  222. * 02-09-05 01.05.07 Added InactiveStatus field to RAID Volume Page 0.
  223. * Added WWID field to RAID Volume Page 1.
  224. * Added PhysicalPort field to SAS Expander pages 0 and 1.
  225. * 03-11-05 01.05.08 Removed the EEDP flags from IOC Page 1.
  226. * Added Enclosure/Slot boot device format to BIOS Page 2.
  227. * New status value for RAID Volume Page 0 VolumeStatus
  228. * (VolumeState subfield).
  229. * New value for RAID Physical Page 0 InactiveStatus.
  230. * Added Inactive Volume Member flag RAID Physical Disk
  231. * Page 0 PhysDiskStatus field.
  232. * New physical mapping mode in SAS IO Unit Page 2.
  233. * Added CONFIG_PAGE_SAS_ENCLOSURE_0.
  234. * Added Slot and Enclosure fields to SAS Device Page 0.
  235. * 06-24-05 01.05.09 Added EEDP defines to IOC Page 1.
  236. * Added more RAID type defines to IOC Page 2.
  237. * Added Port Enable Delay settings to BIOS Page 1.
  238. * Added Bad Block Table Full define to RAID Volume Page 0.
  239. * Added Previous State defines to RAID Physical Disk
  240. * Page 0.
  241. * Added Max Sata Targets define for DiscoveryStatus field
  242. * of SAS IO Unit Page 0.
  243. * Added Device Self Test to Control Flags of SAS IO Unit
  244. * Page 1.
  245. * Added Direct Attach Starting Slot Number define for SAS
  246. * IO Unit Page 2.
  247. * Added new fields in SAS Device Page 2 for enclosure
  248. * mapping.
  249. * Added OwnerDevHandle and Flags field to SAS PHY Page 0.
  250. * Added IOC GPIO Flags define to SAS Enclosure Page 0.
  251. * Fixed the value for MPI_SAS_IOUNIT1_CONTROL_DEV_SATA_SUPPORT.
  252. * 08-03-05 01.05.10 Removed ISDataScrubRate and ISResyncRate from
  253. * Manufacturing Page 4.
  254. * Added MPI_IOUNITPAGE1_SATA_WRITE_CACHE_DISABLE bit.
  255. * Added NumDevsPerEnclosure field to SAS IO Unit page 2.
  256. * Added MPI_SAS_IOUNIT2_FLAGS_HOST_ASSIGNED_PHYS_MAP
  257. * define.
  258. * Added EnclosureHandle field to SAS Expander page 0.
  259. * Removed redundant NumTableEntriesProg field from SAS
  260. * Expander Page 1.
  261. * 08-30-05 01.05.11 Added DeviceID for FC949E and changed the DeviceID for
  262. * SAS1078.
  263. * Added more defines for Manufacturing Page 4 Flags field.
  264. * Added more defines for IOCSettings and added
  265. * ExpanderSpinup field to Bios Page 1.
  266. * Added postpone SATA Init bit to SAS IO Unit Page 1
  267. * ControlFlags.
  268. * Changed LogEntry format for Log Page 0.
  269. * --------------------------------------------------------------------------
  270. */
  271. #ifndef MPI_CNFG_H
  272. #define MPI_CNFG_H
  273. /*****************************************************************************
  274. *
  275. * C o n f i g M e s s a g e a n d S t r u c t u r e s
  276. *
  277. *****************************************************************************/
  278. typedef struct _CONFIG_PAGE_HEADER
  279. {
  280. U8 PageVersion; /* 00h */
  281. U8 PageLength; /* 01h */
  282. U8 PageNumber; /* 02h */
  283. U8 PageType; /* 03h */
  284. } CONFIG_PAGE_HEADER, MPI_POINTER PTR_CONFIG_PAGE_HEADER,
  285. ConfigPageHeader_t, MPI_POINTER pConfigPageHeader_t;
  286. typedef union _CONFIG_PAGE_HEADER_UNION
  287. {
  288. ConfigPageHeader_t Struct;
  289. U8 Bytes[4];
  290. U16 Word16[2];
  291. U32 Word32;
  292. } ConfigPageHeaderUnion, MPI_POINTER pConfigPageHeaderUnion,
  293. CONFIG_PAGE_HEADER_UNION, MPI_POINTER PTR_CONFIG_PAGE_HEADER_UNION;
  294. typedef struct _CONFIG_EXTENDED_PAGE_HEADER
  295. {
  296. U8 PageVersion; /* 00h */
  297. U8 Reserved1; /* 01h */
  298. U8 PageNumber; /* 02h */
  299. U8 PageType; /* 03h */
  300. U16 ExtPageLength; /* 04h */
  301. U8 ExtPageType; /* 06h */
  302. U8 Reserved2; /* 07h */
  303. } CONFIG_EXTENDED_PAGE_HEADER, MPI_POINTER PTR_CONFIG_EXTENDED_PAGE_HEADER,
  304. ConfigExtendedPageHeader_t, MPI_POINTER pConfigExtendedPageHeader_t;
  305. /****************************************************************************
  306. * PageType field values
  307. ****************************************************************************/
  308. #define MPI_CONFIG_PAGEATTR_READ_ONLY (0x00)
  309. #define MPI_CONFIG_PAGEATTR_CHANGEABLE (0x10)
  310. #define MPI_CONFIG_PAGEATTR_PERSISTENT (0x20)
  311. #define MPI_CONFIG_PAGEATTR_RO_PERSISTENT (0x30)
  312. #define MPI_CONFIG_PAGEATTR_MASK (0xF0)
  313. #define MPI_CONFIG_PAGETYPE_IO_UNIT (0x00)
  314. #define MPI_CONFIG_PAGETYPE_IOC (0x01)
  315. #define MPI_CONFIG_PAGETYPE_BIOS (0x02)
  316. #define MPI_CONFIG_PAGETYPE_SCSI_PORT (0x03)
  317. #define MPI_CONFIG_PAGETYPE_SCSI_DEVICE (0x04)
  318. #define MPI_CONFIG_PAGETYPE_FC_PORT (0x05)
  319. #define MPI_CONFIG_PAGETYPE_FC_DEVICE (0x06)
  320. #define MPI_CONFIG_PAGETYPE_LAN (0x07)
  321. #define MPI_CONFIG_PAGETYPE_RAID_VOLUME (0x08)
  322. #define MPI_CONFIG_PAGETYPE_MANUFACTURING (0x09)
  323. #define MPI_CONFIG_PAGETYPE_RAID_PHYSDISK (0x0A)
  324. #define MPI_CONFIG_PAGETYPE_INBAND (0x0B)
  325. #define MPI_CONFIG_PAGETYPE_EXTENDED (0x0F)
  326. #define MPI_CONFIG_PAGETYPE_MASK (0x0F)
  327. #define MPI_CONFIG_TYPENUM_MASK (0x0FFF)
  328. /****************************************************************************
  329. * ExtPageType field values
  330. ****************************************************************************/
  331. #define MPI_CONFIG_EXTPAGETYPE_SAS_IO_UNIT (0x10)
  332. #define MPI_CONFIG_EXTPAGETYPE_SAS_EXPANDER (0x11)
  333. #define MPI_CONFIG_EXTPAGETYPE_SAS_DEVICE (0x12)
  334. #define MPI_CONFIG_EXTPAGETYPE_SAS_PHY (0x13)
  335. #define MPI_CONFIG_EXTPAGETYPE_LOG (0x14)
  336. #define MPI_CONFIG_EXTPAGETYPE_ENCLOSURE (0x15)
  337. /****************************************************************************
  338. * PageAddress field values
  339. ****************************************************************************/
  340. #define MPI_SCSI_PORT_PGAD_PORT_MASK (0x000000FF)
  341. #define MPI_SCSI_DEVICE_FORM_MASK (0xF0000000)
  342. #define MPI_SCSI_DEVICE_FORM_BUS_TID (0x00000000)
  343. #define MPI_SCSI_DEVICE_TARGET_ID_MASK (0x000000FF)
  344. #define MPI_SCSI_DEVICE_TARGET_ID_SHIFT (0)
  345. #define MPI_SCSI_DEVICE_BUS_MASK (0x0000FF00)
  346. #define MPI_SCSI_DEVICE_BUS_SHIFT (8)
  347. #define MPI_SCSI_DEVICE_FORM_TARGET_MODE (0x10000000)
  348. #define MPI_SCSI_DEVICE_TM_RESPOND_ID_MASK (0x000000FF)
  349. #define MPI_SCSI_DEVICE_TM_RESPOND_ID_SHIFT (0)
  350. #define MPI_SCSI_DEVICE_TM_BUS_MASK (0x0000FF00)
  351. #define MPI_SCSI_DEVICE_TM_BUS_SHIFT (8)
  352. #define MPI_SCSI_DEVICE_TM_INIT_ID_MASK (0x00FF0000)
  353. #define MPI_SCSI_DEVICE_TM_INIT_ID_SHIFT (16)
  354. #define MPI_FC_PORT_PGAD_PORT_MASK (0xF0000000)
  355. #define MPI_FC_PORT_PGAD_PORT_SHIFT (28)
  356. #define MPI_FC_PORT_PGAD_FORM_MASK (0x0F000000)
  357. #define MPI_FC_PORT_PGAD_FORM_INDEX (0x01000000)
  358. #define MPI_FC_PORT_PGAD_INDEX_MASK (0x0000FFFF)
  359. #define MPI_FC_PORT_PGAD_INDEX_SHIFT (0)
  360. #define MPI_FC_DEVICE_PGAD_PORT_MASK (0xF0000000)
  361. #define MPI_FC_DEVICE_PGAD_PORT_SHIFT (28)
  362. #define MPI_FC_DEVICE_PGAD_FORM_MASK (0x0F000000)
  363. #define MPI_FC_DEVICE_PGAD_FORM_NEXT_DID (0x00000000)
  364. #define MPI_FC_DEVICE_PGAD_ND_PORT_MASK (0xF0000000)
  365. #define MPI_FC_DEVICE_PGAD_ND_PORT_SHIFT (28)
  366. #define MPI_FC_DEVICE_PGAD_ND_DID_MASK (0x00FFFFFF)
  367. #define MPI_FC_DEVICE_PGAD_ND_DID_SHIFT (0)
  368. #define MPI_FC_DEVICE_PGAD_FORM_BUS_TID (0x01000000)
  369. #define MPI_FC_DEVICE_PGAD_BT_BUS_MASK (0x0000FF00)
  370. #define MPI_FC_DEVICE_PGAD_BT_BUS_SHIFT (8)
  371. #define MPI_FC_DEVICE_PGAD_BT_TID_MASK (0x000000FF)
  372. #define MPI_FC_DEVICE_PGAD_BT_TID_SHIFT (0)
  373. #define MPI_PHYSDISK_PGAD_PHYSDISKNUM_MASK (0x000000FF)
  374. #define MPI_PHYSDISK_PGAD_PHYSDISKNUM_SHIFT (0)
  375. #define MPI_SAS_EXPAND_PGAD_FORM_MASK (0xF0000000)
  376. #define MPI_SAS_EXPAND_PGAD_FORM_SHIFT (28)
  377. #define MPI_SAS_EXPAND_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  378. #define MPI_SAS_EXPAND_PGAD_FORM_HANDLE_PHY_NUM (0x00000001)
  379. #define MPI_SAS_EXPAND_PGAD_FORM_HANDLE (0x00000002)
  380. #define MPI_SAS_EXPAND_PGAD_GNH_MASK_HANDLE (0x0000FFFF)
  381. #define MPI_SAS_EXPAND_PGAD_GNH_SHIFT_HANDLE (0)
  382. #define MPI_SAS_EXPAND_PGAD_HPN_MASK_PHY (0x00FF0000)
  383. #define MPI_SAS_EXPAND_PGAD_HPN_SHIFT_PHY (16)
  384. #define MPI_SAS_EXPAND_PGAD_HPN_MASK_HANDLE (0x0000FFFF)
  385. #define MPI_SAS_EXPAND_PGAD_HPN_SHIFT_HANDLE (0)
  386. #define MPI_SAS_EXPAND_PGAD_H_MASK_HANDLE (0x0000FFFF)
  387. #define MPI_SAS_EXPAND_PGAD_H_SHIFT_HANDLE (0)
  388. #define MPI_SAS_DEVICE_PGAD_FORM_MASK (0xF0000000)
  389. #define MPI_SAS_DEVICE_PGAD_FORM_SHIFT (28)
  390. #define MPI_SAS_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  391. #define MPI_SAS_DEVICE_PGAD_FORM_BUS_TARGET_ID (0x00000001)
  392. #define MPI_SAS_DEVICE_PGAD_FORM_HANDLE (0x00000002)
  393. #define MPI_SAS_DEVICE_PGAD_GNH_HANDLE_MASK (0x0000FFFF)
  394. #define MPI_SAS_DEVICE_PGAD_GNH_HANDLE_SHIFT (0)
  395. #define MPI_SAS_DEVICE_PGAD_BT_BUS_MASK (0x0000FF00)
  396. #define MPI_SAS_DEVICE_PGAD_BT_BUS_SHIFT (8)
  397. #define MPI_SAS_DEVICE_PGAD_BT_TID_MASK (0x000000FF)
  398. #define MPI_SAS_DEVICE_PGAD_BT_TID_SHIFT (0)
  399. #define MPI_SAS_DEVICE_PGAD_H_HANDLE_MASK (0x0000FFFF)
  400. #define MPI_SAS_DEVICE_PGAD_H_HANDLE_SHIFT (0)
  401. #define MPI_SAS_PHY_PGAD_FORM_MASK (0xF0000000)
  402. #define MPI_SAS_PHY_PGAD_FORM_SHIFT (28)
  403. #define MPI_SAS_PHY_PGAD_FORM_PHY_NUMBER (0x0)
  404. #define MPI_SAS_PHY_PGAD_FORM_PHY_TBL_INDEX (0x1)
  405. #define MPI_SAS_PHY_PGAD_PHY_NUMBER_MASK (0x000000FF)
  406. #define MPI_SAS_PHY_PGAD_PHY_NUMBER_SHIFT (0)
  407. #define MPI_SAS_PHY_PGAD_PHY_TBL_INDEX_MASK (0x0000FFFF)
  408. #define MPI_SAS_PHY_PGAD_PHY_TBL_INDEX_SHIFT (0)
  409. #define MPI_SAS_ENCLOS_PGAD_FORM_MASK (0xF0000000)
  410. #define MPI_SAS_ENCLOS_PGAD_FORM_SHIFT (28)
  411. #define MPI_SAS_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  412. #define MPI_SAS_ENCLOS_PGAD_FORM_HANDLE (0x00000001)
  413. #define MPI_SAS_ENCLOS_PGAD_GNH_HANDLE_MASK (0x0000FFFF)
  414. #define MPI_SAS_ENCLOS_PGAD_GNH_HANDLE_SHIFT (0)
  415. #define MPI_SAS_ENCLOS_PGAD_H_HANDLE_MASK (0x0000FFFF)
  416. #define MPI_SAS_ENCLOS_PGAD_H_HANDLE_SHIFT (0)
  417. /****************************************************************************
  418. * Config Request Message
  419. ****************************************************************************/
  420. typedef struct _MSG_CONFIG
  421. {
  422. U8 Action; /* 00h */
  423. U8 Reserved; /* 01h */
  424. U8 ChainOffset; /* 02h */
  425. U8 Function; /* 03h */
  426. U16 ExtPageLength; /* 04h */
  427. U8 ExtPageType; /* 06h */
  428. U8 MsgFlags; /* 07h */
  429. U32 MsgContext; /* 08h */
  430. U8 Reserved2[8]; /* 0Ch */
  431. CONFIG_PAGE_HEADER Header; /* 14h */
  432. U32 PageAddress; /* 18h */
  433. SGE_IO_UNION PageBufferSGE; /* 1Ch */
  434. } MSG_CONFIG, MPI_POINTER PTR_MSG_CONFIG,
  435. Config_t, MPI_POINTER pConfig_t;
  436. /****************************************************************************
  437. * Action field values
  438. ****************************************************************************/
  439. #define MPI_CONFIG_ACTION_PAGE_HEADER (0x00)
  440. #define MPI_CONFIG_ACTION_PAGE_READ_CURRENT (0x01)
  441. #define MPI_CONFIG_ACTION_PAGE_WRITE_CURRENT (0x02)
  442. #define MPI_CONFIG_ACTION_PAGE_DEFAULT (0x03)
  443. #define MPI_CONFIG_ACTION_PAGE_WRITE_NVRAM (0x04)
  444. #define MPI_CONFIG_ACTION_PAGE_READ_DEFAULT (0x05)
  445. #define MPI_CONFIG_ACTION_PAGE_READ_NVRAM (0x06)
  446. /* Config Reply Message */
  447. typedef struct _MSG_CONFIG_REPLY
  448. {
  449. U8 Action; /* 00h */
  450. U8 Reserved; /* 01h */
  451. U8 MsgLength; /* 02h */
  452. U8 Function; /* 03h */
  453. U16 ExtPageLength; /* 04h */
  454. U8 ExtPageType; /* 06h */
  455. U8 MsgFlags; /* 07h */
  456. U32 MsgContext; /* 08h */
  457. U8 Reserved2[2]; /* 0Ch */
  458. U16 IOCStatus; /* 0Eh */
  459. U32 IOCLogInfo; /* 10h */
  460. CONFIG_PAGE_HEADER Header; /* 14h */
  461. } MSG_CONFIG_REPLY, MPI_POINTER PTR_MSG_CONFIG_REPLY,
  462. ConfigReply_t, MPI_POINTER pConfigReply_t;
  463. /*****************************************************************************
  464. *
  465. * C o n f i g u r a t i o n P a g e s
  466. *
  467. *****************************************************************************/
  468. /****************************************************************************
  469. * Manufacturing Config pages
  470. ****************************************************************************/
  471. #define MPI_MANUFACTPAGE_VENDORID_LSILOGIC (0x1000)
  472. /* Fibre Channel */
  473. #define MPI_MANUFACTPAGE_DEVICEID_FC909 (0x0621)
  474. #define MPI_MANUFACTPAGE_DEVICEID_FC919 (0x0624)
  475. #define MPI_MANUFACTPAGE_DEVICEID_FC929 (0x0622)
  476. #define MPI_MANUFACTPAGE_DEVICEID_FC919X (0x0628)
  477. #define MPI_MANUFACTPAGE_DEVICEID_FC929X (0x0626)
  478. #define MPI_MANUFACTPAGE_DEVICEID_FC939X (0x0642)
  479. #define MPI_MANUFACTPAGE_DEVICEID_FC949X (0x0640)
  480. #define MPI_MANUFACTPAGE_DEVICEID_FC949E (0x0646)
  481. /* SCSI */
  482. #define MPI_MANUFACTPAGE_DEVID_53C1030 (0x0030)
  483. #define MPI_MANUFACTPAGE_DEVID_53C1030ZC (0x0031)
  484. #define MPI_MANUFACTPAGE_DEVID_1030_53C1035 (0x0032)
  485. #define MPI_MANUFACTPAGE_DEVID_1030ZC_53C1035 (0x0033)
  486. #define MPI_MANUFACTPAGE_DEVID_53C1035 (0x0040)
  487. #define MPI_MANUFACTPAGE_DEVID_53C1035ZC (0x0041)
  488. /* SAS */
  489. #define MPI_MANUFACTPAGE_DEVID_SAS1064 (0x0050)
  490. #define MPI_MANUFACTPAGE_DEVID_SAS1064A (0x005C)
  491. #define MPI_MANUFACTPAGE_DEVID_SAS1064E (0x0056)
  492. #define MPI_MANUFACTPAGE_DEVID_SAS1066 (0x005E)
  493. #define MPI_MANUFACTPAGE_DEVID_SAS1066E (0x005A)
  494. #define MPI_MANUFACTPAGE_DEVID_SAS1068 (0x0054)
  495. #define MPI_MANUFACTPAGE_DEVID_SAS1068E (0x0058)
  496. #define MPI_MANUFACTPAGE_DEVID_SAS1078 (0x0062)
  497. typedef struct _CONFIG_PAGE_MANUFACTURING_0
  498. {
  499. CONFIG_PAGE_HEADER Header; /* 00h */
  500. U8 ChipName[16]; /* 04h */
  501. U8 ChipRevision[8]; /* 14h */
  502. U8 BoardName[16]; /* 1Ch */
  503. U8 BoardAssembly[16]; /* 2Ch */
  504. U8 BoardTracerNumber[16]; /* 3Ch */
  505. } CONFIG_PAGE_MANUFACTURING_0, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_0,
  506. ManufacturingPage0_t, MPI_POINTER pManufacturingPage0_t;
  507. #define MPI_MANUFACTURING0_PAGEVERSION (0x00)
  508. typedef struct _CONFIG_PAGE_MANUFACTURING_1
  509. {
  510. CONFIG_PAGE_HEADER Header; /* 00h */
  511. U8 VPD[256]; /* 04h */
  512. } CONFIG_PAGE_MANUFACTURING_1, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_1,
  513. ManufacturingPage1_t, MPI_POINTER pManufacturingPage1_t;
  514. #define MPI_MANUFACTURING1_PAGEVERSION (0x00)
  515. typedef struct _MPI_CHIP_REVISION_ID
  516. {
  517. U16 DeviceID; /* 00h */
  518. U8 PCIRevisionID; /* 02h */
  519. U8 Reserved; /* 03h */
  520. } MPI_CHIP_REVISION_ID, MPI_POINTER PTR_MPI_CHIP_REVISION_ID,
  521. MpiChipRevisionId_t, MPI_POINTER pMpiChipRevisionId_t;
  522. /*
  523. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  524. * one and check Header.PageLength at runtime.
  525. */
  526. #ifndef MPI_MAN_PAGE_2_HW_SETTINGS_WORDS
  527. #define MPI_MAN_PAGE_2_HW_SETTINGS_WORDS (1)
  528. #endif
  529. typedef struct _CONFIG_PAGE_MANUFACTURING_2
  530. {
  531. CONFIG_PAGE_HEADER Header; /* 00h */
  532. MPI_CHIP_REVISION_ID ChipId; /* 04h */
  533. U32 HwSettings[MPI_MAN_PAGE_2_HW_SETTINGS_WORDS];/* 08h */
  534. } CONFIG_PAGE_MANUFACTURING_2, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_2,
  535. ManufacturingPage2_t, MPI_POINTER pManufacturingPage2_t;
  536. #define MPI_MANUFACTURING2_PAGEVERSION (0x00)
  537. /*
  538. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  539. * one and check Header.PageLength at runtime.
  540. */
  541. #ifndef MPI_MAN_PAGE_3_INFO_WORDS
  542. #define MPI_MAN_PAGE_3_INFO_WORDS (1)
  543. #endif
  544. typedef struct _CONFIG_PAGE_MANUFACTURING_3
  545. {
  546. CONFIG_PAGE_HEADER Header; /* 00h */
  547. MPI_CHIP_REVISION_ID ChipId; /* 04h */
  548. U32 Info[MPI_MAN_PAGE_3_INFO_WORDS];/* 08h */
  549. } CONFIG_PAGE_MANUFACTURING_3, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_3,
  550. ManufacturingPage3_t, MPI_POINTER pManufacturingPage3_t;
  551. #define MPI_MANUFACTURING3_PAGEVERSION (0x00)
  552. typedef struct _CONFIG_PAGE_MANUFACTURING_4
  553. {
  554. CONFIG_PAGE_HEADER Header; /* 00h */
  555. U32 Reserved1; /* 04h */
  556. U8 InfoOffset0; /* 08h */
  557. U8 InfoSize0; /* 09h */
  558. U8 InfoOffset1; /* 0Ah */
  559. U8 InfoSize1; /* 0Bh */
  560. U8 InquirySize; /* 0Ch */
  561. U8 Flags; /* 0Dh */
  562. U16 Reserved2; /* 0Eh */
  563. U8 InquiryData[56]; /* 10h */
  564. U32 ISVolumeSettings; /* 48h */
  565. U32 IMEVolumeSettings; /* 4Ch */
  566. U32 IMVolumeSettings; /* 50h */
  567. U32 Reserved3; /* 54h */
  568. U32 Reserved4; /* 58h */
  569. U32 Reserved5; /* 5Ch */
  570. U8 IMEDataScrubRate; /* 60h */
  571. U8 IMEResyncRate; /* 61h */
  572. U16 Reserved6; /* 62h */
  573. U8 IMDataScrubRate; /* 64h */
  574. U8 IMResyncRate; /* 65h */
  575. U16 Reserved7; /* 66h */
  576. U32 Reserved8; /* 68h */
  577. U32 Reserved9; /* 6Ch */
  578. } CONFIG_PAGE_MANUFACTURING_4, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_4,
  579. ManufacturingPage4_t, MPI_POINTER pManufacturingPage4_t;
  580. #define MPI_MANUFACTURING4_PAGEVERSION (0x03)
  581. /* defines for the Flags field */
  582. #define MPI_MANPAGE4_IME_DISABLE (0x20)
  583. #define MPI_MANPAGE4_IM_DISABLE (0x10)
  584. #define MPI_MANPAGE4_IS_DISABLE (0x08)
  585. #define MPI_MANPAGE4_IR_MODEPAGE8_DISABLE (0x04)
  586. #define MPI_MANPAGE4_IM_RESYNC_CACHE_ENABLE (0x02)
  587. #define MPI_MANPAGE4_IR_NO_MIX_SAS_SATA (0x01)
  588. typedef struct _CONFIG_PAGE_MANUFACTURING_5
  589. {
  590. CONFIG_PAGE_HEADER Header; /* 00h */
  591. U64 BaseWWID; /* 04h */
  592. U8 Flags; /* 0Ch */
  593. U8 Reserved1; /* 0Dh */
  594. U16 Reserved2; /* 0Eh */
  595. } CONFIG_PAGE_MANUFACTURING_5, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_5,
  596. ManufacturingPage5_t, MPI_POINTER pManufacturingPage5_t;
  597. #define MPI_MANUFACTURING5_PAGEVERSION (0x01)
  598. /* defines for the Flags field */
  599. #define MPI_MANPAGE5_TWO_WWID_PER_PHY (0x01)
  600. typedef struct _CONFIG_PAGE_MANUFACTURING_6
  601. {
  602. CONFIG_PAGE_HEADER Header; /* 00h */
  603. U32 ProductSpecificInfo;/* 04h */
  604. } CONFIG_PAGE_MANUFACTURING_6, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_6,
  605. ManufacturingPage6_t, MPI_POINTER pManufacturingPage6_t;
  606. #define MPI_MANUFACTURING6_PAGEVERSION (0x00)
  607. /****************************************************************************
  608. * IO Unit Config Pages
  609. ****************************************************************************/
  610. typedef struct _CONFIG_PAGE_IO_UNIT_0
  611. {
  612. CONFIG_PAGE_HEADER Header; /* 00h */
  613. U64 UniqueValue; /* 04h */
  614. } CONFIG_PAGE_IO_UNIT_0, MPI_POINTER PTR_CONFIG_PAGE_IO_UNIT_0,
  615. IOUnitPage0_t, MPI_POINTER pIOUnitPage0_t;
  616. #define MPI_IOUNITPAGE0_PAGEVERSION (0x00)
  617. typedef struct _CONFIG_PAGE_IO_UNIT_1
  618. {
  619. CONFIG_PAGE_HEADER Header; /* 00h */
  620. U32 Flags; /* 04h */
  621. } CONFIG_PAGE_IO_UNIT_1, MPI_POINTER PTR_CONFIG_PAGE_IO_UNIT_1,
  622. IOUnitPage1_t, MPI_POINTER pIOUnitPage1_t;
  623. #define MPI_IOUNITPAGE1_PAGEVERSION (0x02)
  624. /* IO Unit Page 1 Flags defines */
  625. #define MPI_IOUNITPAGE1_MULTI_FUNCTION (0x00000000)
  626. #define MPI_IOUNITPAGE1_SINGLE_FUNCTION (0x00000001)
  627. #define MPI_IOUNITPAGE1_MULTI_PATHING (0x00000002)
  628. #define MPI_IOUNITPAGE1_SINGLE_PATHING (0x00000000)
  629. #define MPI_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID (0x00000004)
  630. #define MPI_IOUNITPAGE1_DISABLE_QUEUE_FULL_HANDLING (0x00000020)
  631. #define MPI_IOUNITPAGE1_DISABLE_IR (0x00000040)
  632. #define MPI_IOUNITPAGE1_FORCE_32 (0x00000080)
  633. #define MPI_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE (0x00000100)
  634. #define MPI_IOUNITPAGE1_SATA_WRITE_CACHE_DISABLE (0x00000200)
  635. typedef struct _MPI_ADAPTER_INFO
  636. {
  637. U8 PciBusNumber; /* 00h */
  638. U8 PciDeviceAndFunctionNumber; /* 01h */
  639. U16 AdapterFlags; /* 02h */
  640. } MPI_ADAPTER_INFO, MPI_POINTER PTR_MPI_ADAPTER_INFO,
  641. MpiAdapterInfo_t, MPI_POINTER pMpiAdapterInfo_t;
  642. #define MPI_ADAPTER_INFO_FLAGS_EMBEDDED (0x0001)
  643. #define MPI_ADAPTER_INFO_FLAGS_INIT_STATUS (0x0002)
  644. typedef struct _CONFIG_PAGE_IO_UNIT_2
  645. {
  646. CONFIG_PAGE_HEADER Header; /* 00h */
  647. U32 Flags; /* 04h */
  648. U32 BiosVersion; /* 08h */
  649. MPI_ADAPTER_INFO AdapterOrder[4]; /* 0Ch */
  650. U32 Reserved1; /* 1Ch */
  651. } CONFIG_PAGE_IO_UNIT_2, MPI_POINTER PTR_CONFIG_PAGE_IO_UNIT_2,
  652. IOUnitPage2_t, MPI_POINTER pIOUnitPage2_t;
  653. #define MPI_IOUNITPAGE2_PAGEVERSION (0x02)
  654. #define MPI_IOUNITPAGE2_FLAGS_PAUSE_ON_ERROR (0x00000002)
  655. #define MPI_IOUNITPAGE2_FLAGS_VERBOSE_ENABLE (0x00000004)
  656. #define MPI_IOUNITPAGE2_FLAGS_COLOR_VIDEO_DISABLE (0x00000008)
  657. #define MPI_IOUNITPAGE2_FLAGS_DONT_HOOK_INT_40 (0x00000010)
  658. #define MPI_IOUNITPAGE2_FLAGS_DEV_LIST_DISPLAY_MASK (0x000000E0)
  659. #define MPI_IOUNITPAGE2_FLAGS_INSTALLED_DEV_DISPLAY (0x00000000)
  660. #define MPI_IOUNITPAGE2_FLAGS_ADAPTER_DISPLAY (0x00000020)
  661. #define MPI_IOUNITPAGE2_FLAGS_ADAPTER_DEV_DISPLAY (0x00000040)
  662. /*
  663. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  664. * one and check Header.PageLength at runtime.
  665. */
  666. #ifndef MPI_IO_UNIT_PAGE_3_GPIO_VAL_MAX
  667. #define MPI_IO_UNIT_PAGE_3_GPIO_VAL_MAX (1)
  668. #endif
  669. typedef struct _CONFIG_PAGE_IO_UNIT_3
  670. {
  671. CONFIG_PAGE_HEADER Header; /* 00h */
  672. U8 GPIOCount; /* 04h */
  673. U8 Reserved1; /* 05h */
  674. U16 Reserved2; /* 06h */
  675. U16 GPIOVal[MPI_IO_UNIT_PAGE_3_GPIO_VAL_MAX]; /* 08h */
  676. } CONFIG_PAGE_IO_UNIT_3, MPI_POINTER PTR_CONFIG_PAGE_IO_UNIT_3,
  677. IOUnitPage3_t, MPI_POINTER pIOUnitPage3_t;
  678. #define MPI_IOUNITPAGE3_PAGEVERSION (0x01)
  679. #define MPI_IOUNITPAGE3_GPIO_FUNCTION_MASK (0xFC)
  680. #define MPI_IOUNITPAGE3_GPIO_FUNCTION_SHIFT (2)
  681. #define MPI_IOUNITPAGE3_GPIO_SETTING_OFF (0x00)
  682. #define MPI_IOUNITPAGE3_GPIO_SETTING_ON (0x01)
  683. typedef struct _CONFIG_PAGE_IO_UNIT_4
  684. {
  685. CONFIG_PAGE_HEADER Header; /* 00h */
  686. U32 Reserved1; /* 04h */
  687. SGE_SIMPLE_UNION FWImageSGE; /* 08h */
  688. } CONFIG_PAGE_IO_UNIT_4, MPI_POINTER PTR_CONFIG_PAGE_IO_UNIT_4,
  689. IOUnitPage4_t, MPI_POINTER pIOUnitPage4_t;
  690. #define MPI_IOUNITPAGE4_PAGEVERSION (0x00)
  691. /****************************************************************************
  692. * IOC Config Pages
  693. ****************************************************************************/
  694. typedef struct _CONFIG_PAGE_IOC_0
  695. {
  696. CONFIG_PAGE_HEADER Header; /* 00h */
  697. U32 TotalNVStore; /* 04h */
  698. U32 FreeNVStore; /* 08h */
  699. U16 VendorID; /* 0Ch */
  700. U16 DeviceID; /* 0Eh */
  701. U8 RevisionID; /* 10h */
  702. U8 Reserved[3]; /* 11h */
  703. U32 ClassCode; /* 14h */
  704. U16 SubsystemVendorID; /* 18h */
  705. U16 SubsystemID; /* 1Ah */
  706. } CONFIG_PAGE_IOC_0, MPI_POINTER PTR_CONFIG_PAGE_IOC_0,
  707. IOCPage0_t, MPI_POINTER pIOCPage0_t;
  708. #define MPI_IOCPAGE0_PAGEVERSION (0x01)
  709. typedef struct _CONFIG_PAGE_IOC_1
  710. {
  711. CONFIG_PAGE_HEADER Header; /* 00h */
  712. U32 Flags; /* 04h */
  713. U32 CoalescingTimeout; /* 08h */
  714. U8 CoalescingDepth; /* 0Ch */
  715. U8 PCISlotNum; /* 0Dh */
  716. U8 Reserved[2]; /* 0Eh */
  717. } CONFIG_PAGE_IOC_1, MPI_POINTER PTR_CONFIG_PAGE_IOC_1,
  718. IOCPage1_t, MPI_POINTER pIOCPage1_t;
  719. #define MPI_IOCPAGE1_PAGEVERSION (0x03)
  720. /* defines for the Flags field */
  721. #define MPI_IOCPAGE1_EEDP_MODE_MASK (0x07000000)
  722. #define MPI_IOCPAGE1_EEDP_MODE_OFF (0x00000000)
  723. #define MPI_IOCPAGE1_EEDP_MODE_T10 (0x01000000)
  724. #define MPI_IOCPAGE1_EEDP_MODE_LSI_1 (0x02000000)
  725. #define MPI_IOCPAGE1_INITIATOR_CONTEXT_REPLY_DISABLE (0x00000010)
  726. #define MPI_IOCPAGE1_REPLY_COALESCING (0x00000001)
  727. #define MPI_IOCPAGE1_PCISLOTNUM_UNKNOWN (0xFF)
  728. typedef struct _CONFIG_PAGE_IOC_2_RAID_VOL
  729. {
  730. U8 VolumeID; /* 00h */
  731. U8 VolumeBus; /* 01h */
  732. U8 VolumeIOC; /* 02h */
  733. U8 VolumePageNumber; /* 03h */
  734. U8 VolumeType; /* 04h */
  735. U8 Flags; /* 05h */
  736. U16 Reserved3; /* 06h */
  737. } CONFIG_PAGE_IOC_2_RAID_VOL, MPI_POINTER PTR_CONFIG_PAGE_IOC_2_RAID_VOL,
  738. ConfigPageIoc2RaidVol_t, MPI_POINTER pConfigPageIoc2RaidVol_t;
  739. /* IOC Page 2 Volume RAID Type values, also used in RAID Volume pages */
  740. #define MPI_RAID_VOL_TYPE_IS (0x00)
  741. #define MPI_RAID_VOL_TYPE_IME (0x01)
  742. #define MPI_RAID_VOL_TYPE_IM (0x02)
  743. #define MPI_RAID_VOL_TYPE_RAID_5 (0x03)
  744. #define MPI_RAID_VOL_TYPE_RAID_6 (0x04)
  745. #define MPI_RAID_VOL_TYPE_RAID_10 (0x05)
  746. #define MPI_RAID_VOL_TYPE_RAID_50 (0x06)
  747. #define MPI_RAID_VOL_TYPE_UNKNOWN (0xFF)
  748. /* IOC Page 2 Volume Flags values */
  749. #define MPI_IOCPAGE2_FLAG_VOLUME_INACTIVE (0x08)
  750. /*
  751. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  752. * one and check Header.PageLength at runtime.
  753. */
  754. #ifndef MPI_IOC_PAGE_2_RAID_VOLUME_MAX
  755. #define MPI_IOC_PAGE_2_RAID_VOLUME_MAX (1)
  756. #endif
  757. typedef struct _CONFIG_PAGE_IOC_2
  758. {
  759. CONFIG_PAGE_HEADER Header; /* 00h */
  760. U32 CapabilitiesFlags; /* 04h */
  761. U8 NumActiveVolumes; /* 08h */
  762. U8 MaxVolumes; /* 09h */
  763. U8 NumActivePhysDisks; /* 0Ah */
  764. U8 MaxPhysDisks; /* 0Bh */
  765. CONFIG_PAGE_IOC_2_RAID_VOL RaidVolume[MPI_IOC_PAGE_2_RAID_VOLUME_MAX];/* 0Ch */
  766. } CONFIG_PAGE_IOC_2, MPI_POINTER PTR_CONFIG_PAGE_IOC_2,
  767. IOCPage2_t, MPI_POINTER pIOCPage2_t;
  768. #define MPI_IOCPAGE2_PAGEVERSION (0x03)
  769. /* IOC Page 2 Capabilities flags */
  770. #define MPI_IOCPAGE2_CAP_FLAGS_IS_SUPPORT (0x00000001)
  771. #define MPI_IOCPAGE2_CAP_FLAGS_IME_SUPPORT (0x00000002)
  772. #define MPI_IOCPAGE2_CAP_FLAGS_IM_SUPPORT (0x00000004)
  773. #define MPI_IOCPAGE2_CAP_FLAGS_RAID_5_SUPPORT (0x00000008)
  774. #define MPI_IOCPAGE2_CAP_FLAGS_RAID_6_SUPPORT (0x00000010)
  775. #define MPI_IOCPAGE2_CAP_FLAGS_RAID_10_SUPPORT (0x00000020)
  776. #define MPI_IOCPAGE2_CAP_FLAGS_RAID_50_SUPPORT (0x00000040)
  777. #define MPI_IOCPAGE2_CAP_FLAGS_SES_SUPPORT (0x20000000)
  778. #define MPI_IOCPAGE2_CAP_FLAGS_SAFTE_SUPPORT (0x40000000)
  779. #define MPI_IOCPAGE2_CAP_FLAGS_CROSS_CHANNEL_SUPPORT (0x80000000)
  780. typedef struct _IOC_3_PHYS_DISK
  781. {
  782. U8 PhysDiskID; /* 00h */
  783. U8 PhysDiskBus; /* 01h */
  784. U8 PhysDiskIOC; /* 02h */
  785. U8 PhysDiskNum; /* 03h */
  786. } IOC_3_PHYS_DISK, MPI_POINTER PTR_IOC_3_PHYS_DISK,
  787. Ioc3PhysDisk_t, MPI_POINTER pIoc3PhysDisk_t;
  788. /*
  789. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  790. * one and check Header.PageLength at runtime.
  791. */
  792. #ifndef MPI_IOC_PAGE_3_PHYSDISK_MAX
  793. #define MPI_IOC_PAGE_3_PHYSDISK_MAX (1)
  794. #endif
  795. typedef struct _CONFIG_PAGE_IOC_3
  796. {
  797. CONFIG_PAGE_HEADER Header; /* 00h */
  798. U8 NumPhysDisks; /* 04h */
  799. U8 Reserved1; /* 05h */
  800. U16 Reserved2; /* 06h */
  801. IOC_3_PHYS_DISK PhysDisk[MPI_IOC_PAGE_3_PHYSDISK_MAX]; /* 08h */
  802. } CONFIG_PAGE_IOC_3, MPI_POINTER PTR_CONFIG_PAGE_IOC_3,
  803. IOCPage3_t, MPI_POINTER pIOCPage3_t;
  804. #define MPI_IOCPAGE3_PAGEVERSION (0x00)
  805. typedef struct _IOC_4_SEP
  806. {
  807. U8 SEPTargetID; /* 00h */
  808. U8 SEPBus; /* 01h */
  809. U16 Reserved; /* 02h */
  810. } IOC_4_SEP, MPI_POINTER PTR_IOC_4_SEP,
  811. Ioc4Sep_t, MPI_POINTER pIoc4Sep_t;
  812. /*
  813. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  814. * one and check Header.PageLength at runtime.
  815. */
  816. #ifndef MPI_IOC_PAGE_4_SEP_MAX
  817. #define MPI_IOC_PAGE_4_SEP_MAX (1)
  818. #endif
  819. typedef struct _CONFIG_PAGE_IOC_4
  820. {
  821. CONFIG_PAGE_HEADER Header; /* 00h */
  822. U8 ActiveSEP; /* 04h */
  823. U8 MaxSEP; /* 05h */
  824. U16 Reserved1; /* 06h */
  825. IOC_4_SEP SEP[MPI_IOC_PAGE_4_SEP_MAX]; /* 08h */
  826. } CONFIG_PAGE_IOC_4, MPI_POINTER PTR_CONFIG_PAGE_IOC_4,
  827. IOCPage4_t, MPI_POINTER pIOCPage4_t;
  828. #define MPI_IOCPAGE4_PAGEVERSION (0x00)
  829. typedef struct _IOC_5_HOT_SPARE
  830. {
  831. U8 PhysDiskNum; /* 00h */
  832. U8 Reserved; /* 01h */
  833. U8 HotSparePool; /* 02h */
  834. U8 Flags; /* 03h */
  835. } IOC_5_HOT_SPARE, MPI_POINTER PTR_IOC_5_HOT_SPARE,
  836. Ioc5HotSpare_t, MPI_POINTER pIoc5HotSpare_t;
  837. /* IOC Page 5 HotSpare Flags */
  838. #define MPI_IOC_PAGE_5_HOT_SPARE_ACTIVE (0x01)
  839. /*
  840. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  841. * one and check Header.PageLength at runtime.
  842. */
  843. #ifndef MPI_IOC_PAGE_5_HOT_SPARE_MAX
  844. #define MPI_IOC_PAGE_5_HOT_SPARE_MAX (1)
  845. #endif
  846. typedef struct _CONFIG_PAGE_IOC_5
  847. {
  848. CONFIG_PAGE_HEADER Header; /* 00h */
  849. U32 Reserved1; /* 04h */
  850. U8 NumHotSpares; /* 08h */
  851. U8 Reserved2; /* 09h */
  852. U16 Reserved3; /* 0Ah */
  853. IOC_5_HOT_SPARE HotSpare[MPI_IOC_PAGE_5_HOT_SPARE_MAX]; /* 0Ch */
  854. } CONFIG_PAGE_IOC_5, MPI_POINTER PTR_CONFIG_PAGE_IOC_5,
  855. IOCPage5_t, MPI_POINTER pIOCPage5_t;
  856. #define MPI_IOCPAGE5_PAGEVERSION (0x00)
  857. /****************************************************************************
  858. * BIOS Config Pages
  859. ****************************************************************************/
  860. typedef struct _CONFIG_PAGE_BIOS_1
  861. {
  862. CONFIG_PAGE_HEADER Header; /* 00h */
  863. U32 BiosOptions; /* 04h */
  864. U32 IOCSettings; /* 08h */
  865. U32 Reserved1; /* 0Ch */
  866. U32 DeviceSettings; /* 10h */
  867. U16 NumberOfDevices; /* 14h */
  868. U8 ExpanderSpinup; /* 16h */
  869. U8 Reserved2; /* 17h */
  870. U16 IOTimeoutBlockDevicesNonRM; /* 18h */
  871. U16 IOTimeoutSequential; /* 1Ah */
  872. U16 IOTimeoutOther; /* 1Ch */
  873. U16 IOTimeoutBlockDevicesRM; /* 1Eh */
  874. } CONFIG_PAGE_BIOS_1, MPI_POINTER PTR_CONFIG_PAGE_BIOS_1,
  875. BIOSPage1_t, MPI_POINTER pBIOSPage1_t;
  876. #define MPI_BIOSPAGE1_PAGEVERSION (0x03)
  877. /* values for the BiosOptions field */
  878. #define MPI_BIOSPAGE1_OPTIONS_SPI_ENABLE (0x00000400)
  879. #define MPI_BIOSPAGE1_OPTIONS_FC_ENABLE (0x00000200)
  880. #define MPI_BIOSPAGE1_OPTIONS_SAS_ENABLE (0x00000100)
  881. #define MPI_BIOSPAGE1_OPTIONS_DISABLE_BIOS (0x00000001)
  882. /* values for the IOCSettings field */
  883. #define MPI_BIOSPAGE1_IOCSET_MASK_INITIAL_SPINUP_DELAY (0x0F000000)
  884. #define MPI_BIOSPAGE1_IOCSET_SHIFT_INITIAL_SPINUP_DELAY (24)
  885. #define MPI_BIOSPAGE1_IOCSET_MASK_PORT_ENABLE_DELAY (0x00F00000)
  886. #define MPI_BIOSPAGE1_IOCSET_SHIFT_PORT_ENABLE_DELAY (20)
  887. #define MPI_BIOSPAGE1_IOCSET_AUTO_PORT_ENABLE (0x00080000)
  888. #define MPI_BIOSPAGE1_IOCSET_DIRECT_ATTACH_SPINUP_MODE (0x00040000)
  889. #define MPI_BIOSPAGE1_IOCSET_MASK_BOOT_PREFERENCE (0x00030000)
  890. #define MPI_BIOSPAGE1_IOCSET_ENCLOSURE_SLOT_BOOT (0x00000000)
  891. #define MPI_BIOSPAGE1_IOCSET_SAS_ADDRESS_BOOT (0x00010000)
  892. #define MPI_BIOSPAGE1_IOCSET_MASK_MAX_TARGET_SPIN_UP (0x0000F000)
  893. #define MPI_BIOSPAGE1_IOCSET_SHIFT_MAX_TARGET_SPIN_UP (12)
  894. #define MPI_BIOSPAGE1_IOCSET_MASK_SPINUP_DELAY (0x00000F00)
  895. #define MPI_BIOSPAGE1_IOCSET_SHIFT_SPINUP_DELAY (8)
  896. #define MPI_BIOSPAGE1_IOCSET_MASK_RM_SETTING (0x000000C0)
  897. #define MPI_BIOSPAGE1_IOCSET_NONE_RM_SETTING (0x00000000)
  898. #define MPI_BIOSPAGE1_IOCSET_BOOT_RM_SETTING (0x00000040)
  899. #define MPI_BIOSPAGE1_IOCSET_MEDIA_RM_SETTING (0x00000080)
  900. #define MPI_BIOSPAGE1_IOCSET_MASK_ADAPTER_SUPPORT (0x00000030)
  901. #define MPI_BIOSPAGE1_IOCSET_NO_SUPPORT (0x00000000)
  902. #define MPI_BIOSPAGE1_IOCSET_BIOS_SUPPORT (0x00000010)
  903. #define MPI_BIOSPAGE1_IOCSET_OS_SUPPORT (0x00000020)
  904. #define MPI_BIOSPAGE1_IOCSET_ALL_SUPPORT (0x00000030)
  905. #define MPI_BIOSPAGE1_IOCSET_ALTERNATE_CHS (0x00000008)
  906. /* values for the DeviceSettings field */
  907. #define MPI_BIOSPAGE1_DEVSET_DISABLE_SEQ_LUN (0x00000008)
  908. #define MPI_BIOSPAGE1_DEVSET_DISABLE_RM_LUN (0x00000004)
  909. #define MPI_BIOSPAGE1_DEVSET_DISABLE_NON_RM_LUN (0x00000002)
  910. #define MPI_BIOSPAGE1_DEVSET_DISABLE_OTHER_LUN (0x00000001)
  911. /* defines for the ExpanderSpinup field */
  912. #define MPI_BIOSPAGE1_EXPSPINUP_MASK_MAX_TARGET (0xF0)
  913. #define MPI_BIOSPAGE1_EXPSPINUP_SHIFT_MAX_TARGET (4)
  914. #define MPI_BIOSPAGE1_EXPSPINUP_MASK_DELAY (0x0F)
  915. typedef struct _MPI_BOOT_DEVICE_ADAPTER_ORDER
  916. {
  917. U32 Reserved1; /* 00h */
  918. U32 Reserved2; /* 04h */
  919. U32 Reserved3; /* 08h */
  920. U32 Reserved4; /* 0Ch */
  921. U32 Reserved5; /* 10h */
  922. U32 Reserved6; /* 14h */
  923. U32 Reserved7; /* 18h */
  924. U32 Reserved8; /* 1Ch */
  925. U32 Reserved9; /* 20h */
  926. U32 Reserved10; /* 24h */
  927. U32 Reserved11; /* 28h */
  928. U32 Reserved12; /* 2Ch */
  929. U32 Reserved13; /* 30h */
  930. U32 Reserved14; /* 34h */
  931. U32 Reserved15; /* 38h */
  932. U32 Reserved16; /* 3Ch */
  933. U32 Reserved17; /* 40h */
  934. } MPI_BOOT_DEVICE_ADAPTER_ORDER, MPI_POINTER PTR_MPI_BOOT_DEVICE_ADAPTER_ORDER;
  935. typedef struct _MPI_BOOT_DEVICE_ADAPTER_NUMBER
  936. {
  937. U8 TargetID; /* 00h */
  938. U8 Bus; /* 01h */
  939. U8 AdapterNumber; /* 02h */
  940. U8 Reserved1; /* 03h */
  941. U32 Reserved2; /* 04h */
  942. U32 Reserved3; /* 08h */
  943. U32 Reserved4; /* 0Ch */
  944. U8 LUN[8]; /* 10h */
  945. U32 Reserved5; /* 18h */
  946. U32 Reserved6; /* 1Ch */
  947. U32 Reserved7; /* 20h */
  948. U32 Reserved8; /* 24h */
  949. U32 Reserved9; /* 28h */
  950. U32 Reserved10; /* 2Ch */
  951. U32 Reserved11; /* 30h */
  952. U32 Reserved12; /* 34h */
  953. U32 Reserved13; /* 38h */
  954. U32 Reserved14; /* 3Ch */
  955. U32 Reserved15; /* 40h */
  956. } MPI_BOOT_DEVICE_ADAPTER_NUMBER, MPI_POINTER PTR_MPI_BOOT_DEVICE_ADAPTER_NUMBER;
  957. typedef struct _MPI_BOOT_DEVICE_PCI_ADDRESS
  958. {
  959. U8 TargetID; /* 00h */
  960. U8 Bus; /* 01h */
  961. U16 PCIAddress; /* 02h */
  962. U32 Reserved1; /* 04h */
  963. U32 Reserved2; /* 08h */
  964. U32 Reserved3; /* 0Ch */
  965. U8 LUN[8]; /* 10h */
  966. U32 Reserved4; /* 18h */
  967. U32 Reserved5; /* 1Ch */
  968. U32 Reserved6; /* 20h */
  969. U32 Reserved7; /* 24h */
  970. U32 Reserved8; /* 28h */
  971. U32 Reserved9; /* 2Ch */
  972. U32 Reserved10; /* 30h */
  973. U32 Reserved11; /* 34h */
  974. U32 Reserved12; /* 38h */
  975. U32 Reserved13; /* 3Ch */
  976. U32 Reserved14; /* 40h */
  977. } MPI_BOOT_DEVICE_PCI_ADDRESS, MPI_POINTER PTR_MPI_BOOT_DEVICE_PCI_ADDRESS;
  978. typedef struct _MPI_BOOT_DEVICE_SLOT_NUMBER
  979. {
  980. U8 TargetID; /* 00h */
  981. U8 Bus; /* 01h */
  982. U8 PCISlotNumber; /* 02h */
  983. U8 Reserved1; /* 03h */
  984. U32 Reserved2; /* 04h */
  985. U32 Reserved3; /* 08h */
  986. U32 Reserved4; /* 0Ch */
  987. U8 LUN[8]; /* 10h */
  988. U32 Reserved5; /* 18h */
  989. U32 Reserved6; /* 1Ch */
  990. U32 Reserved7; /* 20h */
  991. U32 Reserved8; /* 24h */
  992. U32 Reserved9; /* 28h */
  993. U32 Reserved10; /* 2Ch */
  994. U32 Reserved11; /* 30h */
  995. U32 Reserved12; /* 34h */
  996. U32 Reserved13; /* 38h */
  997. U32 Reserved14; /* 3Ch */
  998. U32 Reserved15; /* 40h */
  999. } MPI_BOOT_DEVICE_PCI_SLOT_NUMBER, MPI_POINTER PTR_MPI_BOOT_DEVICE_PCI_SLOT_NUMBER;
  1000. typedef struct _MPI_BOOT_DEVICE_FC_WWN
  1001. {
  1002. U64 WWPN; /* 00h */
  1003. U32 Reserved1; /* 08h */
  1004. U32 Reserved2; /* 0Ch */
  1005. U8 LUN[8]; /* 10h */
  1006. U32 Reserved3; /* 18h */
  1007. U32 Reserved4; /* 1Ch */
  1008. U32 Reserved5; /* 20h */
  1009. U32 Reserved6; /* 24h */
  1010. U32 Reserved7; /* 28h */
  1011. U32 Reserved8; /* 2Ch */
  1012. U32 Reserved9; /* 30h */
  1013. U32 Reserved10; /* 34h */
  1014. U32 Reserved11; /* 38h */
  1015. U32 Reserved12; /* 3Ch */
  1016. U32 Reserved13; /* 40h */
  1017. } MPI_BOOT_DEVICE_FC_WWN, MPI_POINTER PTR_MPI_BOOT_DEVICE_FC_WWN;
  1018. typedef struct _MPI_BOOT_DEVICE_SAS_WWN
  1019. {
  1020. U64 SASAddress; /* 00h */
  1021. U32 Reserved1; /* 08h */
  1022. U32 Reserved2; /* 0Ch */
  1023. U8 LUN[8]; /* 10h */
  1024. U32 Reserved3; /* 18h */
  1025. U32 Reserved4; /* 1Ch */
  1026. U32 Reserved5; /* 20h */
  1027. U32 Reserved6; /* 24h */
  1028. U32 Reserved7; /* 28h */
  1029. U32 Reserved8; /* 2Ch */
  1030. U32 Reserved9; /* 30h */
  1031. U32 Reserved10; /* 34h */
  1032. U32 Reserved11; /* 38h */
  1033. U32 Reserved12; /* 3Ch */
  1034. U32 Reserved13; /* 40h */
  1035. } MPI_BOOT_DEVICE_SAS_WWN, MPI_POINTER PTR_MPI_BOOT_DEVICE_SAS_WWN;
  1036. typedef struct _MPI_BOOT_DEVICE_ENCLOSURE_SLOT
  1037. {
  1038. U64 EnclosureLogicalID; /* 00h */
  1039. U32 Reserved1; /* 08h */
  1040. U32 Reserved2; /* 0Ch */
  1041. U8 LUN[8]; /* 10h */
  1042. U16 SlotNumber; /* 18h */
  1043. U16 Reserved3; /* 1Ah */
  1044. U32 Reserved4; /* 1Ch */
  1045. U32 Reserved5; /* 20h */
  1046. U32 Reserved6; /* 24h */
  1047. U32 Reserved7; /* 28h */
  1048. U32 Reserved8; /* 2Ch */
  1049. U32 Reserved9; /* 30h */
  1050. U32 Reserved10; /* 34h */
  1051. U32 Reserved11; /* 38h */
  1052. U32 Reserved12; /* 3Ch */
  1053. U32 Reserved13; /* 40h */
  1054. } MPI_BOOT_DEVICE_ENCLOSURE_SLOT,
  1055. MPI_POINTER PTR_MPI_BOOT_DEVICE_ENCLOSURE_SLOT;
  1056. typedef union _MPI_BIOSPAGE2_BOOT_DEVICE
  1057. {
  1058. MPI_BOOT_DEVICE_ADAPTER_ORDER AdapterOrder;
  1059. MPI_BOOT_DEVICE_ADAPTER_NUMBER AdapterNumber;
  1060. MPI_BOOT_DEVICE_PCI_ADDRESS PCIAddress;
  1061. MPI_BOOT_DEVICE_PCI_SLOT_NUMBER PCISlotNumber;
  1062. MPI_BOOT_DEVICE_FC_WWN FcWwn;
  1063. MPI_BOOT_DEVICE_SAS_WWN SasWwn;
  1064. MPI_BOOT_DEVICE_ENCLOSURE_SLOT EnclosureSlot;
  1065. } MPI_BIOSPAGE2_BOOT_DEVICE, MPI_POINTER PTR_MPI_BIOSPAGE2_BOOT_DEVICE;
  1066. typedef struct _CONFIG_PAGE_BIOS_2
  1067. {
  1068. CONFIG_PAGE_HEADER Header; /* 00h */
  1069. U32 Reserved1; /* 04h */
  1070. U32 Reserved2; /* 08h */
  1071. U32 Reserved3; /* 0Ch */
  1072. U32 Reserved4; /* 10h */
  1073. U32 Reserved5; /* 14h */
  1074. U32 Reserved6; /* 18h */
  1075. U8 BootDeviceForm; /* 1Ch */
  1076. U8 Reserved7; /* 1Dh */
  1077. U16 Reserved8; /* 1Eh */
  1078. MPI_BIOSPAGE2_BOOT_DEVICE BootDevice; /* 20h */
  1079. } CONFIG_PAGE_BIOS_2, MPI_POINTER PTR_CONFIG_PAGE_BIOS_2,
  1080. BIOSPage2_t, MPI_POINTER pBIOSPage2_t;
  1081. #define MPI_BIOSPAGE2_PAGEVERSION (0x01)
  1082. #define MPI_BIOSPAGE2_FORM_MASK (0x0F)
  1083. #define MPI_BIOSPAGE2_FORM_ADAPTER_ORDER (0x00)
  1084. #define MPI_BIOSPAGE2_FORM_ADAPTER_NUMBER (0x01)
  1085. #define MPI_BIOSPAGE2_FORM_PCI_ADDRESS (0x02)
  1086. #define MPI_BIOSPAGE2_FORM_PCI_SLOT_NUMBER (0x03)
  1087. #define MPI_BIOSPAGE2_FORM_FC_WWN (0x04)
  1088. #define MPI_BIOSPAGE2_FORM_SAS_WWN (0x05)
  1089. #define MPI_BIOSPAGE2_FORM_ENCLOSURE_SLOT (0x06)
  1090. /****************************************************************************
  1091. * SCSI Port Config Pages
  1092. ****************************************************************************/
  1093. typedef struct _CONFIG_PAGE_SCSI_PORT_0
  1094. {
  1095. CONFIG_PAGE_HEADER Header; /* 00h */
  1096. U32 Capabilities; /* 04h */
  1097. U32 PhysicalInterface; /* 08h */
  1098. } CONFIG_PAGE_SCSI_PORT_0, MPI_POINTER PTR_CONFIG_PAGE_SCSI_PORT_0,
  1099. SCSIPortPage0_t, MPI_POINTER pSCSIPortPage0_t;
  1100. #define MPI_SCSIPORTPAGE0_PAGEVERSION (0x02)
  1101. #define MPI_SCSIPORTPAGE0_CAP_IU (0x00000001)
  1102. #define MPI_SCSIPORTPAGE0_CAP_DT (0x00000002)
  1103. #define MPI_SCSIPORTPAGE0_CAP_QAS (0x00000004)
  1104. #define MPI_SCSIPORTPAGE0_CAP_MIN_SYNC_PERIOD_MASK (0x0000FF00)
  1105. #define MPI_SCSIPORTPAGE0_SYNC_ASYNC (0x00)
  1106. #define MPI_SCSIPORTPAGE0_SYNC_5 (0x32)
  1107. #define MPI_SCSIPORTPAGE0_SYNC_10 (0x19)
  1108. #define MPI_SCSIPORTPAGE0_SYNC_20 (0x0C)
  1109. #define MPI_SCSIPORTPAGE0_SYNC_33_33 (0x0B)
  1110. #define MPI_SCSIPORTPAGE0_SYNC_40 (0x0A)
  1111. #define MPI_SCSIPORTPAGE0_SYNC_80 (0x09)
  1112. #define MPI_SCSIPORTPAGE0_SYNC_160 (0x08)
  1113. #define MPI_SCSIPORTPAGE0_SYNC_UNKNOWN (0xFF)
  1114. #define MPI_SCSIPORTPAGE0_CAP_SHIFT_MIN_SYNC_PERIOD (8)
  1115. #define MPI_SCSIPORTPAGE0_CAP_GET_MIN_SYNC_PERIOD(Cap) \
  1116. ( ((Cap) & MPI_SCSIPORTPAGE0_CAP_MIN_SYNC_PERIOD_MASK) \
  1117. >> MPI_SCSIPORTPAGE0_CAP_SHIFT_MIN_SYNC_PERIOD \
  1118. )
  1119. #define MPI_SCSIPORTPAGE0_CAP_MAX_SYNC_OFFSET_MASK (0x00FF0000)
  1120. #define MPI_SCSIPORTPAGE0_CAP_SHIFT_MAX_SYNC_OFFSET (16)
  1121. #define MPI_SCSIPORTPAGE0_CAP_GET_MAX_SYNC_OFFSET(Cap) \
  1122. ( ((Cap) & MPI_SCSIPORTPAGE0_CAP_MAX_SYNC_OFFSET_MASK) \
  1123. >> MPI_SCSIPORTPAGE0_CAP_SHIFT_MAX_SYNC_OFFSET \
  1124. )
  1125. #define MPI_SCSIPORTPAGE0_CAP_IDP (0x08000000)
  1126. #define MPI_SCSIPORTPAGE0_CAP_WIDE (0x20000000)
  1127. #define MPI_SCSIPORTPAGE0_CAP_AIP (0x80000000)
  1128. #define MPI_SCSIPORTPAGE0_PHY_SIGNAL_TYPE_MASK (0x00000003)
  1129. #define MPI_SCSIPORTPAGE0_PHY_SIGNAL_HVD (0x01)
  1130. #define MPI_SCSIPORTPAGE0_PHY_SIGNAL_SE (0x02)
  1131. #define MPI_SCSIPORTPAGE0_PHY_SIGNAL_LVD (0x03)
  1132. #define MPI_SCSIPORTPAGE0_PHY_MASK_CONNECTED_ID (0xFF000000)
  1133. #define MPI_SCSIPORTPAGE0_PHY_SHIFT_CONNECTED_ID (24)
  1134. #define MPI_SCSIPORTPAGE0_PHY_BUS_FREE_CONNECTED_ID (0xFE)
  1135. #define MPI_SCSIPORTPAGE0_PHY_UNKNOWN_CONNECTED_ID (0xFF)
  1136. typedef struct _CONFIG_PAGE_SCSI_PORT_1
  1137. {
  1138. CONFIG_PAGE_HEADER Header; /* 00h */
  1139. U32 Configuration; /* 04h */
  1140. U32 OnBusTimerValue; /* 08h */
  1141. U8 TargetConfig; /* 0Ch */
  1142. U8 Reserved1; /* 0Dh */
  1143. U16 IDConfig; /* 0Eh */
  1144. } CONFIG_PAGE_SCSI_PORT_1, MPI_POINTER PTR_CONFIG_PAGE_SCSI_PORT_1,
  1145. SCSIPortPage1_t, MPI_POINTER pSCSIPortPage1_t;
  1146. #define MPI_SCSIPORTPAGE1_PAGEVERSION (0x03)
  1147. /* Configuration values */
  1148. #define MPI_SCSIPORTPAGE1_CFG_PORT_SCSI_ID_MASK (0x000000FF)
  1149. #define MPI_SCSIPORTPAGE1_CFG_PORT_RESPONSE_ID_MASK (0xFFFF0000)
  1150. #define MPI_SCSIPORTPAGE1_CFG_SHIFT_PORT_RESPONSE_ID (16)
  1151. /* TargetConfig values */
  1152. #define MPI_SCSIPORTPAGE1_TARGCONFIG_TARG_ONLY (0x01)
  1153. #define MPI_SCSIPORTPAGE1_TARGCONFIG_INIT_TARG (0x02)
  1154. typedef struct _MPI_DEVICE_INFO
  1155. {
  1156. U8 Timeout; /* 00h */
  1157. U8 SyncFactor; /* 01h */
  1158. U16 DeviceFlags; /* 02h */
  1159. } MPI_DEVICE_INFO, MPI_POINTER PTR_MPI_DEVICE_INFO,
  1160. MpiDeviceInfo_t, MPI_POINTER pMpiDeviceInfo_t;
  1161. typedef struct _CONFIG_PAGE_SCSI_PORT_2
  1162. {
  1163. CONFIG_PAGE_HEADER Header; /* 00h */
  1164. U32 PortFlags; /* 04h */
  1165. U32 PortSettings; /* 08h */
  1166. MPI_DEVICE_INFO DeviceSettings[16]; /* 0Ch */
  1167. } CONFIG_PAGE_SCSI_PORT_2, MPI_POINTER PTR_CONFIG_PAGE_SCSI_PORT_2,
  1168. SCSIPortPage2_t, MPI_POINTER pSCSIPortPage2_t;
  1169. #define MPI_SCSIPORTPAGE2_PAGEVERSION (0x02)
  1170. /* PortFlags values */
  1171. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_SCAN_HIGH_TO_LOW (0x00000001)
  1172. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_AVOID_SCSI_RESET (0x00000004)
  1173. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_ALTERNATE_CHS (0x00000008)
  1174. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_TERMINATION_DISABLE (0x00000010)
  1175. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_DV_MASK (0x00000060)
  1176. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_FULL_DV (0x00000000)
  1177. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_BASIC_DV_ONLY (0x00000020)
  1178. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_OFF_DV (0x00000060)
  1179. /* PortSettings values */
  1180. #define MPI_SCSIPORTPAGE2_PORT_HOST_ID_MASK (0x0000000F)
  1181. #define MPI_SCSIPORTPAGE2_PORT_MASK_INIT_HBA (0x00000030)
  1182. #define MPI_SCSIPORTPAGE2_PORT_DISABLE_INIT_HBA (0x00000000)
  1183. #define MPI_SCSIPORTPAGE2_PORT_BIOS_INIT_HBA (0x00000010)
  1184. #define MPI_SCSIPORTPAGE2_PORT_OS_INIT_HBA (0x00000020)
  1185. #define MPI_SCSIPORTPAGE2_PORT_BIOS_OS_INIT_HBA (0x00000030)
  1186. #define MPI_SCSIPORTPAGE2_PORT_REMOVABLE_MEDIA (0x000000C0)
  1187. #define MPI_SCSIPORTPAGE2_PORT_RM_NONE (0x00000000)
  1188. #define MPI_SCSIPORTPAGE2_PORT_RM_BOOT_ONLY (0x00000040)
  1189. #define MPI_SCSIPORTPAGE2_PORT_RM_WITH_MEDIA (0x00000080)
  1190. #define MPI_SCSIPORTPAGE2_PORT_SPINUP_DELAY_MASK (0x00000F00)
  1191. #define MPI_SCSIPORTPAGE2_PORT_SHIFT_SPINUP_DELAY (8)
  1192. #define MPI_SCSIPORTPAGE2_PORT_MASK_NEGO_MASTER_SETTINGS (0x00003000)
  1193. #define MPI_SCSIPORTPAGE2_PORT_NEGO_MASTER_SETTINGS (0x00000000)
  1194. #define MPI_SCSIPORTPAGE2_PORT_NONE_MASTER_SETTINGS (0x00001000)
  1195. #define MPI_SCSIPORTPAGE2_PORT_ALL_MASTER_SETTINGS (0x00003000)
  1196. #define MPI_SCSIPORTPAGE2_DEVICE_DISCONNECT_ENABLE (0x0001)
  1197. #define MPI_SCSIPORTPAGE2_DEVICE_ID_SCAN_ENABLE (0x0002)
  1198. #define MPI_SCSIPORTPAGE2_DEVICE_LUN_SCAN_ENABLE (0x0004)
  1199. #define MPI_SCSIPORTPAGE2_DEVICE_TAG_QUEUE_ENABLE (0x0008)
  1200. #define MPI_SCSIPORTPAGE2_DEVICE_WIDE_DISABLE (0x0010)
  1201. #define MPI_SCSIPORTPAGE2_DEVICE_BOOT_CHOICE (0x0020)
  1202. /****************************************************************************
  1203. * SCSI Target Device Config Pages
  1204. ****************************************************************************/
  1205. typedef struct _CONFIG_PAGE_SCSI_DEVICE_0
  1206. {
  1207. CONFIG_PAGE_HEADER Header; /* 00h */
  1208. U32 NegotiatedParameters; /* 04h */
  1209. U32 Information; /* 08h */
  1210. } CONFIG_PAGE_SCSI_DEVICE_0, MPI_POINTER PTR_CONFIG_PAGE_SCSI_DEVICE_0,
  1211. SCSIDevicePage0_t, MPI_POINTER pSCSIDevicePage0_t;
  1212. #define MPI_SCSIDEVPAGE0_PAGEVERSION (0x04)
  1213. #define MPI_SCSIDEVPAGE0_NP_IU (0x00000001)
  1214. #define MPI_SCSIDEVPAGE0_NP_DT (0x00000002)
  1215. #define MPI_SCSIDEVPAGE0_NP_QAS (0x00000004)
  1216. #define MPI_SCSIDEVPAGE0_NP_HOLD_MCS (0x00000008)
  1217. #define MPI_SCSIDEVPAGE0_NP_WR_FLOW (0x00000010)
  1218. #define MPI_SCSIDEVPAGE0_NP_RD_STRM (0x00000020)
  1219. #define MPI_SCSIDEVPAGE0_NP_RTI (0x00000040)
  1220. #define MPI_SCSIDEVPAGE0_NP_PCOMP_EN (0x00000080)
  1221. #define MPI_SCSIDEVPAGE0_NP_NEG_SYNC_PERIOD_MASK (0x0000FF00)
  1222. #define MPI_SCSIDEVPAGE0_NP_SHIFT_SYNC_PERIOD (8)
  1223. #define MPI_SCSIDEVPAGE0_NP_NEG_SYNC_OFFSET_MASK (0x00FF0000)
  1224. #define MPI_SCSIDEVPAGE0_NP_SHIFT_SYNC_OFFSET (16)
  1225. #define MPI_SCSIDEVPAGE0_NP_IDP (0x08000000)
  1226. #define MPI_SCSIDEVPAGE0_NP_WIDE (0x20000000)
  1227. #define MPI_SCSIDEVPAGE0_NP_AIP (0x80000000)
  1228. #define MPI_SCSIDEVPAGE0_INFO_PARAMS_NEGOTIATED (0x00000001)
  1229. #define MPI_SCSIDEVPAGE0_INFO_SDTR_REJECTED (0x00000002)
  1230. #define MPI_SCSIDEVPAGE0_INFO_WDTR_REJECTED (0x00000004)
  1231. #define MPI_SCSIDEVPAGE0_INFO_PPR_REJECTED (0x00000008)
  1232. typedef struct _CONFIG_PAGE_SCSI_DEVICE_1
  1233. {
  1234. CONFIG_PAGE_HEADER Header; /* 00h */
  1235. U32 RequestedParameters; /* 04h */
  1236. U32 Reserved; /* 08h */
  1237. U32 Configuration; /* 0Ch */
  1238. } CONFIG_PAGE_SCSI_DEVICE_1, MPI_POINTER PTR_CONFIG_PAGE_SCSI_DEVICE_1,
  1239. SCSIDevicePage1_t, MPI_POINTER pSCSIDevicePage1_t;
  1240. #define MPI_SCSIDEVPAGE1_PAGEVERSION (0x05)
  1241. #define MPI_SCSIDEVPAGE1_RP_IU (0x00000001)
  1242. #define MPI_SCSIDEVPAGE1_RP_DT (0x00000002)
  1243. #define MPI_SCSIDEVPAGE1_RP_QAS (0x00000004)
  1244. #define MPI_SCSIDEVPAGE1_RP_HOLD_MCS (0x00000008)
  1245. #define MPI_SCSIDEVPAGE1_RP_WR_FLOW (0x00000010)
  1246. #define MPI_SCSIDEVPAGE1_RP_RD_STRM (0x00000020)
  1247. #define MPI_SCSIDEVPAGE1_RP_RTI (0x00000040)
  1248. #define MPI_SCSIDEVPAGE1_RP_PCOMP_EN (0x00000080)
  1249. #define MPI_SCSIDEVPAGE1_RP_MIN_SYNC_PERIOD_MASK (0x0000FF00)
  1250. #define MPI_SCSIDEVPAGE1_RP_SHIFT_MIN_SYNC_PERIOD (8)
  1251. #define MPI_SCSIDEVPAGE1_RP_MAX_SYNC_OFFSET_MASK (0x00FF0000)
  1252. #define MPI_SCSIDEVPAGE1_RP_SHIFT_MAX_SYNC_OFFSET (16)
  1253. #define MPI_SCSIDEVPAGE1_RP_IDP (0x08000000)
  1254. #define MPI_SCSIDEVPAGE1_RP_WIDE (0x20000000)
  1255. #define MPI_SCSIDEVPAGE1_RP_AIP (0x80000000)
  1256. #define MPI_SCSIDEVPAGE1_CONF_WDTR_DISALLOWED (0x00000002)
  1257. #define MPI_SCSIDEVPAGE1_CONF_SDTR_DISALLOWED (0x00000004)
  1258. #define MPI_SCSIDEVPAGE1_CONF_EXTENDED_PARAMS_ENABLE (0x00000008)
  1259. #define MPI_SCSIDEVPAGE1_CONF_FORCE_PPR_MSG (0x00000010)
  1260. typedef struct _CONFIG_PAGE_SCSI_DEVICE_2
  1261. {
  1262. CONFIG_PAGE_HEADER Header; /* 00h */
  1263. U32 DomainValidation; /* 04h */
  1264. U32 ParityPipeSelect; /* 08h */
  1265. U32 DataPipeSelect; /* 0Ch */
  1266. } CONFIG_PAGE_SCSI_DEVICE_2, MPI_POINTER PTR_CONFIG_PAGE_SCSI_DEVICE_2,
  1267. SCSIDevicePage2_t, MPI_POINTER pSCSIDevicePage2_t;
  1268. #define MPI_SCSIDEVPAGE2_PAGEVERSION (0x01)
  1269. #define MPI_SCSIDEVPAGE2_DV_ISI_ENABLE (0x00000010)
  1270. #define MPI_SCSIDEVPAGE2_DV_SECONDARY_DRIVER_ENABLE (0x00000020)
  1271. #define MPI_SCSIDEVPAGE2_DV_SLEW_RATE_CTRL (0x00000380)
  1272. #define MPI_SCSIDEVPAGE2_DV_PRIM_DRIVE_STR_CTRL (0x00001C00)
  1273. #define MPI_SCSIDEVPAGE2_DV_SECOND_DRIVE_STR_CTRL (0x0000E000)
  1274. #define MPI_SCSIDEVPAGE2_DV_XCLKH_ST (0x10000000)
  1275. #define MPI_SCSIDEVPAGE2_DV_XCLKS_ST (0x20000000)
  1276. #define MPI_SCSIDEVPAGE2_DV_XCLKH_DT (0x40000000)
  1277. #define MPI_SCSIDEVPAGE2_DV_XCLKS_DT (0x80000000)
  1278. #define MPI_SCSIDEVPAGE2_PPS_PPS_MASK (0x00000003)
  1279. #define MPI_SCSIDEVPAGE2_DPS_BIT_0_PL_SELECT_MASK (0x00000003)
  1280. #define MPI_SCSIDEVPAGE2_DPS_BIT_1_PL_SELECT_MASK (0x0000000C)
  1281. #define MPI_SCSIDEVPAGE2_DPS_BIT_2_PL_SELECT_MASK (0x00000030)
  1282. #define MPI_SCSIDEVPAGE2_DPS_BIT_3_PL_SELECT_MASK (0x000000C0)
  1283. #define MPI_SCSIDEVPAGE2_DPS_BIT_4_PL_SELECT_MASK (0x00000300)
  1284. #define MPI_SCSIDEVPAGE2_DPS_BIT_5_PL_SELECT_MASK (0x00000C00)
  1285. #define MPI_SCSIDEVPAGE2_DPS_BIT_6_PL_SELECT_MASK (0x00003000)
  1286. #define MPI_SCSIDEVPAGE2_DPS_BIT_7_PL_SELECT_MASK (0x0000C000)
  1287. #define MPI_SCSIDEVPAGE2_DPS_BIT_8_PL_SELECT_MASK (0x00030000)
  1288. #define MPI_SCSIDEVPAGE2_DPS_BIT_9_PL_SELECT_MASK (0x000C0000)
  1289. #define MPI_SCSIDEVPAGE2_DPS_BIT_10_PL_SELECT_MASK (0x00300000)
  1290. #define MPI_SCSIDEVPAGE2_DPS_BIT_11_PL_SELECT_MASK (0x00C00000)
  1291. #define MPI_SCSIDEVPAGE2_DPS_BIT_12_PL_SELECT_MASK (0x03000000)
  1292. #define MPI_SCSIDEVPAGE2_DPS_BIT_13_PL_SELECT_MASK (0x0C000000)
  1293. #define MPI_SCSIDEVPAGE2_DPS_BIT_14_PL_SELECT_MASK (0x30000000)
  1294. #define MPI_SCSIDEVPAGE2_DPS_BIT_15_PL_SELECT_MASK (0xC0000000)
  1295. typedef struct _CONFIG_PAGE_SCSI_DEVICE_3
  1296. {
  1297. CONFIG_PAGE_HEADER Header; /* 00h */
  1298. U16 MsgRejectCount; /* 04h */
  1299. U16 PhaseErrorCount; /* 06h */
  1300. U16 ParityErrorCount; /* 08h */
  1301. U16 Reserved; /* 0Ah */
  1302. } CONFIG_PAGE_SCSI_DEVICE_3, MPI_POINTER PTR_CONFIG_PAGE_SCSI_DEVICE_3,
  1303. SCSIDevicePage3_t, MPI_POINTER pSCSIDevicePage3_t;
  1304. #define MPI_SCSIDEVPAGE3_PAGEVERSION (0x00)
  1305. #define MPI_SCSIDEVPAGE3_MAX_COUNTER (0xFFFE)
  1306. #define MPI_SCSIDEVPAGE3_UNSUPPORTED_COUNTER (0xFFFF)
  1307. /****************************************************************************
  1308. * FC Port Config Pages
  1309. ****************************************************************************/
  1310. typedef struct _CONFIG_PAGE_FC_PORT_0
  1311. {
  1312. CONFIG_PAGE_HEADER Header; /* 00h */
  1313. U32 Flags; /* 04h */
  1314. U8 MPIPortNumber; /* 08h */
  1315. U8 LinkType; /* 09h */
  1316. U8 PortState; /* 0Ah */
  1317. U8 Reserved; /* 0Bh */
  1318. U32 PortIdentifier; /* 0Ch */
  1319. U64 WWNN; /* 10h */
  1320. U64 WWPN; /* 18h */
  1321. U32 SupportedServiceClass; /* 20h */
  1322. U32 SupportedSpeeds; /* 24h */
  1323. U32 CurrentSpeed; /* 28h */
  1324. U32 MaxFrameSize; /* 2Ch */
  1325. U64 FabricWWNN; /* 30h */
  1326. U64 FabricWWPN; /* 38h */
  1327. U32 DiscoveredPortsCount; /* 40h */
  1328. U32 MaxInitiators; /* 44h */
  1329. U8 MaxAliasesSupported; /* 48h */
  1330. U8 MaxHardAliasesSupported; /* 49h */
  1331. U8 NumCurrentAliases; /* 4Ah */
  1332. U8 Reserved1; /* 4Bh */
  1333. } CONFIG_PAGE_FC_PORT_0, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_0,
  1334. FCPortPage0_t, MPI_POINTER pFCPortPage0_t;
  1335. #define MPI_FCPORTPAGE0_PAGEVERSION (0x02)
  1336. #define MPI_FCPORTPAGE0_FLAGS_PROT_MASK (0x0000000F)
  1337. #define MPI_FCPORTPAGE0_FLAGS_PROT_FCP_INIT (MPI_PORTFACTS_PROTOCOL_INITIATOR)
  1338. #define MPI_FCPORTPAGE0_FLAGS_PROT_FCP_TARG (MPI_PORTFACTS_PROTOCOL_TARGET)
  1339. #define MPI_FCPORTPAGE0_FLAGS_PROT_LAN (MPI_PORTFACTS_PROTOCOL_LAN)
  1340. #define MPI_FCPORTPAGE0_FLAGS_PROT_LOGBUSADDR (MPI_PORTFACTS_PROTOCOL_LOGBUSADDR)
  1341. #define MPI_FCPORTPAGE0_FLAGS_ALIAS_ALPA_SUPPORTED (0x00000010)
  1342. #define MPI_FCPORTPAGE0_FLAGS_ALIAS_WWN_SUPPORTED (0x00000020)
  1343. #define MPI_FCPORTPAGE0_FLAGS_FABRIC_WWN_VALID (0x00000040)
  1344. #define MPI_FCPORTPAGE0_FLAGS_ATTACH_TYPE_MASK (0x00000F00)
  1345. #define MPI_FCPORTPAGE0_FLAGS_ATTACH_NO_INIT (0x00000000)
  1346. #define MPI_FCPORTPAGE0_FLAGS_ATTACH_POINT_TO_POINT (0x00000100)
  1347. #define MPI_FCPORTPAGE0_FLAGS_ATTACH_PRIVATE_LOOP (0x00000200)
  1348. #define MPI_FCPORTPAGE0_FLAGS_ATTACH_FABRIC_DIRECT (0x00000400)
  1349. #define MPI_FCPORTPAGE0_FLAGS_ATTACH_PUBLIC_LOOP (0x00000800)
  1350. #define MPI_FCPORTPAGE0_LTYPE_RESERVED (0x00)
  1351. #define MPI_FCPORTPAGE0_LTYPE_OTHER (0x01)
  1352. #define MPI_FCPORTPAGE0_LTYPE_UNKNOWN (0x02)
  1353. #define MPI_FCPORTPAGE0_LTYPE_COPPER (0x03)
  1354. #define MPI_FCPORTPAGE0_LTYPE_SINGLE_1300 (0x04)
  1355. #define MPI_FCPORTPAGE0_LTYPE_SINGLE_1500 (0x05)
  1356. #define MPI_FCPORTPAGE0_LTYPE_50_LASER_MULTI (0x06)
  1357. #define MPI_FCPORTPAGE0_LTYPE_50_LED_MULTI (0x07)
  1358. #define MPI_FCPORTPAGE0_LTYPE_62_LASER_MULTI (0x08)
  1359. #define MPI_FCPORTPAGE0_LTYPE_62_LED_MULTI (0x09)
  1360. #define MPI_FCPORTPAGE0_LTYPE_MULTI_LONG_WAVE (0x0A)
  1361. #define MPI_FCPORTPAGE0_LTYPE_MULTI_SHORT_WAVE (0x0B)
  1362. #define MPI_FCPORTPAGE0_LTYPE_LASER_SHORT_WAVE (0x0C)
  1363. #define MPI_FCPORTPAGE0_LTYPE_LED_SHORT_WAVE (0x0D)
  1364. #define MPI_FCPORTPAGE0_LTYPE_1300_LONG_WAVE (0x0E)
  1365. #define MPI_FCPORTPAGE0_LTYPE_1500_LONG_WAVE (0x0F)
  1366. #define MPI_FCPORTPAGE0_PORTSTATE_UNKNOWN (0x01) /*(SNIA)HBA_PORTSTATE_UNKNOWN 1 Unknown */
  1367. #define MPI_FCPORTPAGE0_PORTSTATE_ONLINE (0x02) /*(SNIA)HBA_PORTSTATE_ONLINE 2 Operational */
  1368. #define MPI_FCPORTPAGE0_PORTSTATE_OFFLINE (0x03) /*(SNIA)HBA_PORTSTATE_OFFLINE 3 User Offline */
  1369. #define MPI_FCPORTPAGE0_PORTSTATE_BYPASSED (0x04) /*(SNIA)HBA_PORTSTATE_BYPASSED 4 Bypassed */
  1370. #define MPI_FCPORTPAGE0_PORTSTATE_DIAGNOST (0x05) /*(SNIA)HBA_PORTSTATE_DIAGNOSTICS 5 In diagnostics mode */
  1371. #define MPI_FCPORTPAGE0_PORTSTATE_LINKDOWN (0x06) /*(SNIA)HBA_PORTSTATE_LINKDOWN 6 Link Down */
  1372. #define MPI_FCPORTPAGE0_PORTSTATE_ERROR (0x07) /*(SNIA)HBA_PORTSTATE_ERROR 7 Port Error */
  1373. #define MPI_FCPORTPAGE0_PORTSTATE_LOOPBACK (0x08) /*(SNIA)HBA_PORTSTATE_LOOPBACK 8 Loopback */
  1374. #define MPI_FCPORTPAGE0_SUPPORT_CLASS_1 (0x00000001)
  1375. #define MPI_FCPORTPAGE0_SUPPORT_CLASS_2 (0x00000002)
  1376. #define MPI_FCPORTPAGE0_SUPPORT_CLASS_3 (0x00000004)
  1377. #define MPI_FCPORTPAGE0_SUPPORT_SPEED_UKNOWN (0x00000000) /* (SNIA)HBA_PORTSPEED_UNKNOWN 0 Unknown - transceiver incapable of reporting */
  1378. #define MPI_FCPORTPAGE0_SUPPORT_1GBIT_SPEED (0x00000001) /* (SNIA)HBA_PORTSPEED_1GBIT 1 1 GBit/sec */
  1379. #define MPI_FCPORTPAGE0_SUPPORT_2GBIT_SPEED (0x00000002) /* (SNIA)HBA_PORTSPEED_2GBIT 2 2 GBit/sec */
  1380. #define MPI_FCPORTPAGE0_SUPPORT_10GBIT_SPEED (0x00000004) /* (SNIA)HBA_PORTSPEED_10GBIT 4 10 GBit/sec */
  1381. #define MPI_FCPORTPAGE0_SUPPORT_4GBIT_SPEED (0x00000008) /* (SNIA)HBA_PORTSPEED_4GBIT 8 4 GBit/sec */
  1382. #define MPI_FCPORTPAGE0_CURRENT_SPEED_UKNOWN MPI_FCPORTPAGE0_SUPPORT_SPEED_UKNOWN
  1383. #define MPI_FCPORTPAGE0_CURRENT_SPEED_1GBIT MPI_FCPORTPAGE0_SUPPORT_1GBIT_SPEED
  1384. #define MPI_FCPORTPAGE0_CURRENT_SPEED_2GBIT MPI_FCPORTPAGE0_SUPPORT_2GBIT_SPEED
  1385. #define MPI_FCPORTPAGE0_CURRENT_SPEED_10GBIT MPI_FCPORTPAGE0_SUPPORT_10GBIT_SPEED
  1386. #define MPI_FCPORTPAGE0_CURRENT_SPEED_4GBIT MPI_FCPORTPAGE0_SUPPORT_4GBIT_SPEED
  1387. #define MPI_FCPORTPAGE0_CURRENT_SPEED_NOT_NEGOTIATED (0x00008000) /* (SNIA)HBA_PORTSPEED_NOT_NEGOTIATED (1<<15) Speed not established */
  1388. typedef struct _CONFIG_PAGE_FC_PORT_1
  1389. {
  1390. CONFIG_PAGE_HEADER Header; /* 00h */
  1391. U32 Flags; /* 04h */
  1392. U64 NoSEEPROMWWNN; /* 08h */
  1393. U64 NoSEEPROMWWPN; /* 10h */
  1394. U8 HardALPA; /* 18h */
  1395. U8 LinkConfig; /* 19h */
  1396. U8 TopologyConfig; /* 1Ah */
  1397. U8 AltConnector; /* 1Bh */
  1398. U8 NumRequestedAliases; /* 1Ch */
  1399. U8 RR_TOV; /* 1Dh */
  1400. U8 InitiatorDeviceTimeout; /* 1Eh */
  1401. U8 InitiatorIoPendTimeout; /* 1Fh */
  1402. } CONFIG_PAGE_FC_PORT_1, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_1,
  1403. FCPortPage1_t, MPI_POINTER pFCPortPage1_t;
  1404. #define MPI_FCPORTPAGE1_PAGEVERSION (0x06)
  1405. #define MPI_FCPORTPAGE1_FLAGS_EXT_FCP_STATUS_EN (0x08000000)
  1406. #define MPI_FCPORTPAGE1_FLAGS_IMMEDIATE_ERROR_REPLY (0x04000000)
  1407. #define MPI_FCPORTPAGE1_FLAGS_FORCE_USE_NOSEEPROM_WWNS (0x02000000)
  1408. #define MPI_FCPORTPAGE1_FLAGS_VERBOSE_RESCAN_EVENTS (0x01000000)
  1409. #define MPI_FCPORTPAGE1_FLAGS_TARGET_MODE_OXID (0x00800000)
  1410. #define MPI_FCPORTPAGE1_FLAGS_PORT_OFFLINE (0x00400000)
  1411. #define MPI_FCPORTPAGE1_FLAGS_SOFT_ALPA_FALLBACK (0x00200000)
  1412. #define MPI_FCPORTPAGE1_FLAGS_TARGET_LARGE_CDB_ENABLE (0x00000080)
  1413. #define MPI_FCPORTPAGE1_FLAGS_MASK_RR_TOV_UNITS (0x00000070)
  1414. #define MPI_FCPORTPAGE1_FLAGS_SUPPRESS_PROT_REG (0x00000008)
  1415. #define MPI_FCPORTPAGE1_FLAGS_PLOGI_ON_LOGO (0x00000004)
  1416. #define MPI_FCPORTPAGE1_FLAGS_MAINTAIN_LOGINS (0x00000002)
  1417. #define MPI_FCPORTPAGE1_FLAGS_SORT_BY_DID (0x00000001)
  1418. #define MPI_FCPORTPAGE1_FLAGS_SORT_BY_WWN (0x00000000)
  1419. #define MPI_FCPORTPAGE1_FLAGS_PROT_MASK (0xF0000000)
  1420. #define MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT (28)
  1421. #define MPI_FCPORTPAGE1_FLAGS_PROT_FCP_INIT ((U32)MPI_PORTFACTS_PROTOCOL_INITIATOR << MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT)
  1422. #define MPI_FCPORTPAGE1_FLAGS_PROT_FCP_TARG ((U32)MPI_PORTFACTS_PROTOCOL_TARGET << MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT)
  1423. #define MPI_FCPORTPAGE1_FLAGS_PROT_LAN ((U32)MPI_PORTFACTS_PROTOCOL_LAN << MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT)
  1424. #define MPI_FCPORTPAGE1_FLAGS_PROT_LOGBUSADDR ((U32)MPI_PORTFACTS_PROTOCOL_LOGBUSADDR << MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT)
  1425. #define MPI_FCPORTPAGE1_FLAGS_NONE_RR_TOV_UNITS (0x00000000)
  1426. #define MPI_FCPORTPAGE1_FLAGS_THOUSANDTH_RR_TOV_UNITS (0x00000010)
  1427. #define MPI_FCPORTPAGE1_FLAGS_TENTH_RR_TOV_UNITS (0x00000030)
  1428. #define MPI_FCPORTPAGE1_FLAGS_TEN_RR_TOV_UNITS (0x00000050)
  1429. #define MPI_FCPORTPAGE1_HARD_ALPA_NOT_USED (0xFF)
  1430. #define MPI_FCPORTPAGE1_LCONFIG_SPEED_MASK (0x0F)
  1431. #define MPI_FCPORTPAGE1_LCONFIG_SPEED_1GIG (0x00)
  1432. #define MPI_FCPORTPAGE1_LCONFIG_SPEED_2GIG (0x01)
  1433. #define MPI_FCPORTPAGE1_LCONFIG_SPEED_4GIG (0x02)
  1434. #define MPI_FCPORTPAGE1_LCONFIG_SPEED_10GIG (0x03)
  1435. #define MPI_FCPORTPAGE1_LCONFIG_SPEED_AUTO (0x0F)
  1436. #define MPI_FCPORTPAGE1_TOPOLOGY_MASK (0x0F)
  1437. #define MPI_FCPORTPAGE1_TOPOLOGY_NLPORT (0x01)
  1438. #define MPI_FCPORTPAGE1_TOPOLOGY_NPORT (0x02)
  1439. #define MPI_FCPORTPAGE1_TOPOLOGY_AUTO (0x0F)
  1440. #define MPI_FCPORTPAGE1_ALT_CONN_UNKNOWN (0x00)
  1441. #define MPI_FCPORTPAGE1_INITIATOR_DEV_TIMEOUT_MASK (0x7F)
  1442. #define MPI_FCPORTPAGE1_INITIATOR_DEV_UNIT_16 (0x80)
  1443. typedef struct _CONFIG_PAGE_FC_PORT_2
  1444. {
  1445. CONFIG_PAGE_HEADER Header; /* 00h */
  1446. U8 NumberActive; /* 04h */
  1447. U8 ALPA[127]; /* 05h */
  1448. } CONFIG_PAGE_FC_PORT_2, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_2,
  1449. FCPortPage2_t, MPI_POINTER pFCPortPage2_t;
  1450. #define MPI_FCPORTPAGE2_PAGEVERSION (0x01)
  1451. typedef struct _WWN_FORMAT
  1452. {
  1453. U64 WWNN; /* 00h */
  1454. U64 WWPN; /* 08h */
  1455. } WWN_FORMAT, MPI_POINTER PTR_WWN_FORMAT,
  1456. WWNFormat, MPI_POINTER pWWNFormat;
  1457. typedef union _FC_PORT_PERSISTENT_PHYSICAL_ID
  1458. {
  1459. WWN_FORMAT WWN;
  1460. U32 Did;
  1461. } FC_PORT_PERSISTENT_PHYSICAL_ID, MPI_POINTER PTR_FC_PORT_PERSISTENT_PHYSICAL_ID,
  1462. PersistentPhysicalId_t, MPI_POINTER pPersistentPhysicalId_t;
  1463. typedef struct _FC_PORT_PERSISTENT
  1464. {
  1465. FC_PORT_PERSISTENT_PHYSICAL_ID PhysicalIdentifier; /* 00h */
  1466. U8 TargetID; /* 10h */
  1467. U8 Bus; /* 11h */
  1468. U16 Flags; /* 12h */
  1469. } FC_PORT_PERSISTENT, MPI_POINTER PTR_FC_PORT_PERSISTENT,
  1470. PersistentData_t, MPI_POINTER pPersistentData_t;
  1471. #define MPI_PERSISTENT_FLAGS_SHIFT (16)
  1472. #define MPI_PERSISTENT_FLAGS_ENTRY_VALID (0x0001)
  1473. #define MPI_PERSISTENT_FLAGS_SCAN_ID (0x0002)
  1474. #define MPI_PERSISTENT_FLAGS_SCAN_LUNS (0x0004)
  1475. #define MPI_PERSISTENT_FLAGS_BOOT_DEVICE (0x0008)
  1476. #define MPI_PERSISTENT_FLAGS_BY_DID (0x0080)
  1477. /*
  1478. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1479. * one and check Header.PageLength at runtime.
  1480. */
  1481. #ifndef MPI_FC_PORT_PAGE_3_ENTRY_MAX
  1482. #define MPI_FC_PORT_PAGE_3_ENTRY_MAX (1)
  1483. #endif
  1484. typedef struct _CONFIG_PAGE_FC_PORT_3
  1485. {
  1486. CONFIG_PAGE_HEADER Header; /* 00h */
  1487. FC_PORT_PERSISTENT Entry[MPI_FC_PORT_PAGE_3_ENTRY_MAX]; /* 04h */
  1488. } CONFIG_PAGE_FC_PORT_3, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_3,
  1489. FCPortPage3_t, MPI_POINTER pFCPortPage3_t;
  1490. #define MPI_FCPORTPAGE3_PAGEVERSION (0x01)
  1491. typedef struct _CONFIG_PAGE_FC_PORT_4
  1492. {
  1493. CONFIG_PAGE_HEADER Header; /* 00h */
  1494. U32 PortFlags; /* 04h */
  1495. U32 PortSettings; /* 08h */
  1496. } CONFIG_PAGE_FC_PORT_4, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_4,
  1497. FCPortPage4_t, MPI_POINTER pFCPortPage4_t;
  1498. #define MPI_FCPORTPAGE4_PAGEVERSION (0x00)
  1499. #define MPI_FCPORTPAGE4_PORT_FLAGS_ALTERNATE_CHS (0x00000008)
  1500. #define MPI_FCPORTPAGE4_PORT_MASK_INIT_HBA (0x00000030)
  1501. #define MPI_FCPORTPAGE4_PORT_DISABLE_INIT_HBA (0x00000000)
  1502. #define MPI_FCPORTPAGE4_PORT_BIOS_INIT_HBA (0x00000010)
  1503. #define MPI_FCPORTPAGE4_PORT_OS_INIT_HBA (0x00000020)
  1504. #define MPI_FCPORTPAGE4_PORT_BIOS_OS_INIT_HBA (0x00000030)
  1505. #define MPI_FCPORTPAGE4_PORT_REMOVABLE_MEDIA (0x000000C0)
  1506. #define MPI_FCPORTPAGE4_PORT_SPINUP_DELAY_MASK (0x00000F00)
  1507. typedef struct _CONFIG_PAGE_FC_PORT_5_ALIAS_INFO
  1508. {
  1509. U8 Flags; /* 00h */
  1510. U8 AliasAlpa; /* 01h */
  1511. U16 Reserved; /* 02h */
  1512. U64 AliasWWNN; /* 04h */
  1513. U64 AliasWWPN; /* 0Ch */
  1514. } CONFIG_PAGE_FC_PORT_5_ALIAS_INFO,
  1515. MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_5_ALIAS_INFO,
  1516. FcPortPage5AliasInfo_t, MPI_POINTER pFcPortPage5AliasInfo_t;
  1517. typedef struct _CONFIG_PAGE_FC_PORT_5
  1518. {
  1519. CONFIG_PAGE_HEADER Header; /* 00h */
  1520. CONFIG_PAGE_FC_PORT_5_ALIAS_INFO AliasInfo; /* 04h */
  1521. } CONFIG_PAGE_FC_PORT_5, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_5,
  1522. FCPortPage5_t, MPI_POINTER pFCPortPage5_t;
  1523. #define MPI_FCPORTPAGE5_PAGEVERSION (0x02)
  1524. #define MPI_FCPORTPAGE5_FLAGS_ALPA_ACQUIRED (0x01)
  1525. #define MPI_FCPORTPAGE5_FLAGS_HARD_ALPA (0x02)
  1526. #define MPI_FCPORTPAGE5_FLAGS_HARD_WWNN (0x04)
  1527. #define MPI_FCPORTPAGE5_FLAGS_HARD_WWPN (0x08)
  1528. #define MPI_FCPORTPAGE5_FLAGS_DISABLE (0x10)
  1529. typedef struct _CONFIG_PAGE_FC_PORT_6
  1530. {
  1531. CONFIG_PAGE_HEADER Header; /* 00h */
  1532. U32 Reserved; /* 04h */
  1533. U64 TimeSinceReset; /* 08h */
  1534. U64 TxFrames; /* 10h */
  1535. U64 RxFrames; /* 18h */
  1536. U64 TxWords; /* 20h */
  1537. U64 RxWords; /* 28h */
  1538. U64 LipCount; /* 30h */
  1539. U64 NosCount; /* 38h */
  1540. U64 ErrorFrames; /* 40h */
  1541. U64 DumpedFrames; /* 48h */
  1542. U64 LinkFailureCount; /* 50h */
  1543. U64 LossOfSyncCount; /* 58h */
  1544. U64 LossOfSignalCount; /* 60h */
  1545. U64 PrimativeSeqErrCount; /* 68h */
  1546. U64 InvalidTxWordCount; /* 70h */
  1547. U64 InvalidCrcCount; /* 78h */
  1548. U64 FcpInitiatorIoCount; /* 80h */
  1549. } CONFIG_PAGE_FC_PORT_6, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_6,
  1550. FCPortPage6_t, MPI_POINTER pFCPortPage6_t;
  1551. #define MPI_FCPORTPAGE6_PAGEVERSION (0x00)
  1552. typedef struct _CONFIG_PAGE_FC_PORT_7
  1553. {
  1554. CONFIG_PAGE_HEADER Header; /* 00h */
  1555. U32 Reserved; /* 04h */
  1556. U8 PortSymbolicName[256]; /* 08h */
  1557. } CONFIG_PAGE_FC_PORT_7, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_7,
  1558. FCPortPage7_t, MPI_POINTER pFCPortPage7_t;
  1559. #define MPI_FCPORTPAGE7_PAGEVERSION (0x00)
  1560. typedef struct _CONFIG_PAGE_FC_PORT_8
  1561. {
  1562. CONFIG_PAGE_HEADER Header; /* 00h */
  1563. U32 BitVector[8]; /* 04h */
  1564. } CONFIG_PAGE_FC_PORT_8, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_8,
  1565. FCPortPage8_t, MPI_POINTER pFCPortPage8_t;
  1566. #define MPI_FCPORTPAGE8_PAGEVERSION (0x00)
  1567. typedef struct _CONFIG_PAGE_FC_PORT_9
  1568. {
  1569. CONFIG_PAGE_HEADER Header; /* 00h */
  1570. U32 Reserved; /* 04h */
  1571. U64 GlobalWWPN; /* 08h */
  1572. U64 GlobalWWNN; /* 10h */
  1573. U32 UnitType; /* 18h */
  1574. U32 PhysicalPortNumber; /* 1Ch */
  1575. U32 NumAttachedNodes; /* 20h */
  1576. U16 IPVersion; /* 24h */
  1577. U16 UDPPortNumber; /* 26h */
  1578. U8 IPAddress[16]; /* 28h */
  1579. U16 Reserved1; /* 38h */
  1580. U16 TopologyDiscoveryFlags; /* 3Ah */
  1581. } CONFIG_PAGE_FC_PORT_9, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_9,
  1582. FCPortPage9_t, MPI_POINTER pFCPortPage9_t;
  1583. #define MPI_FCPORTPAGE9_PAGEVERSION (0x00)
  1584. typedef struct _CONFIG_PAGE_FC_PORT_10_BASE_SFP_DATA
  1585. {
  1586. U8 Id; /* 10h */
  1587. U8 ExtId; /* 11h */
  1588. U8 Connector; /* 12h */
  1589. U8 Transceiver[8]; /* 13h */
  1590. U8 Encoding; /* 1Bh */
  1591. U8 BitRate_100mbs; /* 1Ch */
  1592. U8 Reserved1; /* 1Dh */
  1593. U8 Length9u_km; /* 1Eh */
  1594. U8 Length9u_100m; /* 1Fh */
  1595. U8 Length50u_10m; /* 20h */
  1596. U8 Length62p5u_10m; /* 21h */
  1597. U8 LengthCopper_m; /* 22h */
  1598. U8 Reseverved2; /* 22h */
  1599. U8 VendorName[16]; /* 24h */
  1600. U8 Reserved3; /* 34h */
  1601. U8 VendorOUI[3]; /* 35h */
  1602. U8 VendorPN[16]; /* 38h */
  1603. U8 VendorRev[4]; /* 48h */
  1604. U16 Wavelength; /* 4Ch */
  1605. U8 Reserved4; /* 4Eh */
  1606. U8 CC_BASE; /* 4Fh */
  1607. } CONFIG_PAGE_FC_PORT_10_BASE_SFP_DATA,
  1608. MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_10_BASE_SFP_DATA,
  1609. FCPortPage10BaseSfpData_t, MPI_POINTER pFCPortPage10BaseSfpData_t;
  1610. #define MPI_FCPORT10_BASE_ID_UNKNOWN (0x00)
  1611. #define MPI_FCPORT10_BASE_ID_GBIC (0x01)
  1612. #define MPI_FCPORT10_BASE_ID_FIXED (0x02)
  1613. #define MPI_FCPORT10_BASE_ID_SFP (0x03)
  1614. #define MPI_FCPORT10_BASE_ID_SFP_MIN (0x04)
  1615. #define MPI_FCPORT10_BASE_ID_SFP_MAX (0x7F)
  1616. #define MPI_FCPORT10_BASE_ID_VEND_SPEC_MASK (0x80)
  1617. #define MPI_FCPORT10_BASE_EXTID_UNKNOWN (0x00)
  1618. #define MPI_FCPORT10_BASE_EXTID_MODDEF1 (0x01)
  1619. #define MPI_FCPORT10_BASE_EXTID_MODDEF2 (0x02)
  1620. #define MPI_FCPORT10_BASE_EXTID_MODDEF3 (0x03)
  1621. #define MPI_FCPORT10_BASE_EXTID_SEEPROM (0x04)
  1622. #define MPI_FCPORT10_BASE_EXTID_MODDEF5 (0x05)
  1623. #define MPI_FCPORT10_BASE_EXTID_MODDEF6 (0x06)
  1624. #define MPI_FCPORT10_BASE_EXTID_MODDEF7 (0x07)
  1625. #define MPI_FCPORT10_BASE_EXTID_VNDSPC_MASK (0x80)
  1626. #define MPI_FCPORT10_BASE_CONN_UNKNOWN (0x00)
  1627. #define MPI_FCPORT10_BASE_CONN_SC (0x01)
  1628. #define MPI_FCPORT10_BASE_CONN_COPPER1 (0x02)
  1629. #define MPI_FCPORT10_BASE_CONN_COPPER2 (0x03)
  1630. #define MPI_FCPORT10_BASE_CONN_BNC_TNC (0x04)
  1631. #define MPI_FCPORT10_BASE_CONN_COAXIAL (0x05)
  1632. #define MPI_FCPORT10_BASE_CONN_FIBERJACK (0x06)
  1633. #define MPI_FCPORT10_BASE_CONN_LC (0x07)
  1634. #define MPI_FCPORT10_BASE_CONN_MT_RJ (0x08)
  1635. #define MPI_FCPORT10_BASE_CONN_MU (0x09)
  1636. #define MPI_FCPORT10_BASE_CONN_SG (0x0A)
  1637. #define MPI_FCPORT10_BASE_CONN_OPT_PIGT (0x0B)
  1638. #define MPI_FCPORT10_BASE_CONN_RSV1_MIN (0x0C)
  1639. #define MPI_FCPORT10_BASE_CONN_RSV1_MAX (0x1F)
  1640. #define MPI_FCPORT10_BASE_CONN_HSSDC_II (0x20)
  1641. #define MPI_FCPORT10_BASE_CONN_CPR_PIGT (0x21)
  1642. #define MPI_FCPORT10_BASE_CONN_RSV2_MIN (0x22)
  1643. #define MPI_FCPORT10_BASE_CONN_RSV2_MAX (0x7F)
  1644. #define MPI_FCPORT10_BASE_CONN_VNDSPC_MASK (0x80)
  1645. #define MPI_FCPORT10_BASE_ENCODE_UNSPEC (0x00)
  1646. #define MPI_FCPORT10_BASE_ENCODE_8B10B (0x01)
  1647. #define MPI_FCPORT10_BASE_ENCODE_4B5B (0x02)
  1648. #define MPI_FCPORT10_BASE_ENCODE_NRZ (0x03)
  1649. #define MPI_FCPORT10_BASE_ENCODE_MANCHESTER (0x04)
  1650. typedef struct _CONFIG_PAGE_FC_PORT_10_EXTENDED_SFP_DATA
  1651. {
  1652. U8 Options[2]; /* 50h */
  1653. U8 BitRateMax; /* 52h */
  1654. U8 BitRateMin; /* 53h */
  1655. U8 VendorSN[16]; /* 54h */
  1656. U8 DateCode[8]; /* 64h */
  1657. U8 DiagMonitoringType; /* 6Ch */
  1658. U8 EnhancedOptions; /* 6Dh */
  1659. U8 SFF8472Compliance; /* 6Eh */
  1660. U8 CC_EXT; /* 6Fh */
  1661. } CONFIG_PAGE_FC_PORT_10_EXTENDED_SFP_DATA,
  1662. MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_10_EXTENDED_SFP_DATA,
  1663. FCPortPage10ExtendedSfpData_t, MPI_POINTER pFCPortPage10ExtendedSfpData_t;
  1664. #define MPI_FCPORT10_EXT_OPTION1_RATESEL (0x20)
  1665. #define MPI_FCPORT10_EXT_OPTION1_TX_DISABLE (0x10)
  1666. #define MPI_FCPORT10_EXT_OPTION1_TX_FAULT (0x08)
  1667. #define MPI_FCPORT10_EXT_OPTION1_LOS_INVERT (0x04)
  1668. #define MPI_FCPORT10_EXT_OPTION1_LOS (0x02)
  1669. typedef struct _CONFIG_PAGE_FC_PORT_10
  1670. {
  1671. CONFIG_PAGE_HEADER Header; /* 00h */
  1672. U8 Flags; /* 04h */
  1673. U8 Reserved1; /* 05h */
  1674. U16 Reserved2; /* 06h */
  1675. U32 HwConfig1; /* 08h */
  1676. U32 HwConfig2; /* 0Ch */
  1677. CONFIG_PAGE_FC_PORT_10_BASE_SFP_DATA Base; /* 10h */
  1678. CONFIG_PAGE_FC_PORT_10_EXTENDED_SFP_DATA Extended; /* 50h */
  1679. U8 VendorSpecific[32]; /* 70h */
  1680. } CONFIG_PAGE_FC_PORT_10, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_10,
  1681. FCPortPage10_t, MPI_POINTER pFCPortPage10_t;
  1682. #define MPI_FCPORTPAGE10_PAGEVERSION (0x01)
  1683. /* standard MODDEF pin definitions (from GBIC spec.) */
  1684. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_MASK (0x00000007)
  1685. #define MPI_FCPORTPAGE10_FLAGS_MODDEF2 (0x00000001)
  1686. #define MPI_FCPORTPAGE10_FLAGS_MODDEF1 (0x00000002)
  1687. #define MPI_FCPORTPAGE10_FLAGS_MODDEF0 (0x00000004)
  1688. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_NOGBIC (0x00000007)
  1689. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_CPR_IEEE_CX (0x00000006)
  1690. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_COPPER (0x00000005)
  1691. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_OPTICAL_LW (0x00000004)
  1692. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_SEEPROM (0x00000003)
  1693. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_SW_OPTICAL (0x00000002)
  1694. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_LX_IEEE_OPT_LW (0x00000001)
  1695. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_SX_IEEE_OPT_SW (0x00000000)
  1696. #define MPI_FCPORTPAGE10_FLAGS_CC_BASE_OK (0x00000010)
  1697. #define MPI_FCPORTPAGE10_FLAGS_CC_EXT_OK (0x00000020)
  1698. /****************************************************************************
  1699. * FC Device Config Pages
  1700. ****************************************************************************/
  1701. typedef struct _CONFIG_PAGE_FC_DEVICE_0
  1702. {
  1703. CONFIG_PAGE_HEADER Header; /* 00h */
  1704. U64 WWNN; /* 04h */
  1705. U64 WWPN; /* 0Ch */
  1706. U32 PortIdentifier; /* 14h */
  1707. U8 Protocol; /* 18h */
  1708. U8 Flags; /* 19h */
  1709. U16 BBCredit; /* 1Ah */
  1710. U16 MaxRxFrameSize; /* 1Ch */
  1711. U8 ADISCHardALPA; /* 1Eh */
  1712. U8 PortNumber; /* 1Fh */
  1713. U8 FcPhLowestVersion; /* 20h */
  1714. U8 FcPhHighestVersion; /* 21h */
  1715. U8 CurrentTargetID; /* 22h */
  1716. U8 CurrentBus; /* 23h */
  1717. } CONFIG_PAGE_FC_DEVICE_0, MPI_POINTER PTR_CONFIG_PAGE_FC_DEVICE_0,
  1718. FCDevicePage0_t, MPI_POINTER pFCDevicePage0_t;
  1719. #define MPI_FC_DEVICE_PAGE0_PAGEVERSION (0x03)
  1720. #define MPI_FC_DEVICE_PAGE0_FLAGS_TARGETID_BUS_VALID (0x01)
  1721. #define MPI_FC_DEVICE_PAGE0_FLAGS_PLOGI_INVALID (0x02)
  1722. #define MPI_FC_DEVICE_PAGE0_FLAGS_PRLI_INVALID (0x04)
  1723. #define MPI_FC_DEVICE_PAGE0_PROT_IP (0x01)
  1724. #define MPI_FC_DEVICE_PAGE0_PROT_FCP_TARGET (0x02)
  1725. #define MPI_FC_DEVICE_PAGE0_PROT_FCP_INITIATOR (0x04)
  1726. #define MPI_FC_DEVICE_PAGE0_PROT_FCP_RETRY (0x08)
  1727. #define MPI_FC_DEVICE_PAGE0_PGAD_PORT_MASK (MPI_FC_DEVICE_PGAD_PORT_MASK)
  1728. #define MPI_FC_DEVICE_PAGE0_PGAD_FORM_MASK (MPI_FC_DEVICE_PGAD_FORM_MASK)
  1729. #define MPI_FC_DEVICE_PAGE0_PGAD_FORM_NEXT_DID (MPI_FC_DEVICE_PGAD_FORM_NEXT_DID)
  1730. #define MPI_FC_DEVICE_PAGE0_PGAD_FORM_BUS_TID (MPI_FC_DEVICE_PGAD_FORM_BUS_TID)
  1731. #define MPI_FC_DEVICE_PAGE0_PGAD_DID_MASK (MPI_FC_DEVICE_PGAD_ND_DID_MASK)
  1732. #define MPI_FC_DEVICE_PAGE0_PGAD_BUS_MASK (MPI_FC_DEVICE_PGAD_BT_BUS_MASK)
  1733. #define MPI_FC_DEVICE_PAGE0_PGAD_BUS_SHIFT (MPI_FC_DEVICE_PGAD_BT_BUS_SHIFT)
  1734. #define MPI_FC_DEVICE_PAGE0_PGAD_TID_MASK (MPI_FC_DEVICE_PGAD_BT_TID_MASK)
  1735. #define MPI_FC_DEVICE_PAGE0_HARD_ALPA_UNKNOWN (0xFF)
  1736. /****************************************************************************
  1737. * RAID Volume Config Pages
  1738. ****************************************************************************/
  1739. typedef struct _RAID_VOL0_PHYS_DISK
  1740. {
  1741. U16 Reserved; /* 00h */
  1742. U8 PhysDiskMap; /* 02h */
  1743. U8 PhysDiskNum; /* 03h */
  1744. } RAID_VOL0_PHYS_DISK, MPI_POINTER PTR_RAID_VOL0_PHYS_DISK,
  1745. RaidVol0PhysDisk_t, MPI_POINTER pRaidVol0PhysDisk_t;
  1746. #define MPI_RAIDVOL0_PHYSDISK_PRIMARY (0x01)
  1747. #define MPI_RAIDVOL0_PHYSDISK_SECONDARY (0x02)
  1748. typedef struct _RAID_VOL0_STATUS
  1749. {
  1750. U8 Flags; /* 00h */
  1751. U8 State; /* 01h */
  1752. U16 Reserved; /* 02h */
  1753. } RAID_VOL0_STATUS, MPI_POINTER PTR_RAID_VOL0_STATUS,
  1754. RaidVol0Status_t, MPI_POINTER pRaidVol0Status_t;
  1755. /* RAID Volume Page 0 VolumeStatus defines */
  1756. #define MPI_RAIDVOL0_STATUS_FLAG_ENABLED (0x01)
  1757. #define MPI_RAIDVOL0_STATUS_FLAG_QUIESCED (0x02)
  1758. #define MPI_RAIDVOL0_STATUS_FLAG_RESYNC_IN_PROGRESS (0x04)
  1759. #define MPI_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE (0x08)
  1760. #define MPI_RAIDVOL0_STATUS_FLAG_BAD_BLOCK_TABLE_FULL (0x10)
  1761. #define MPI_RAIDVOL0_STATUS_STATE_OPTIMAL (0x00)
  1762. #define MPI_RAIDVOL0_STATUS_STATE_DEGRADED (0x01)
  1763. #define MPI_RAIDVOL0_STATUS_STATE_FAILED (0x02)
  1764. #define MPI_RAIDVOL0_STATUS_STATE_MISSING (0x03)
  1765. typedef struct _RAID_VOL0_SETTINGS
  1766. {
  1767. U16 Settings; /* 00h */
  1768. U8 HotSparePool; /* 01h */ /* MPI_RAID_HOT_SPARE_POOL_ */
  1769. U8 Reserved; /* 02h */
  1770. } RAID_VOL0_SETTINGS, MPI_POINTER PTR_RAID_VOL0_SETTINGS,
  1771. RaidVol0Settings, MPI_POINTER pRaidVol0Settings;
  1772. /* RAID Volume Page 0 VolumeSettings defines */
  1773. #define MPI_RAIDVOL0_SETTING_WRITE_CACHING_ENABLE (0x0001)
  1774. #define MPI_RAIDVOL0_SETTING_OFFLINE_ON_SMART (0x0002)
  1775. #define MPI_RAIDVOL0_SETTING_AUTO_CONFIGURE (0x0004)
  1776. #define MPI_RAIDVOL0_SETTING_PRIORITY_RESYNC (0x0008)
  1777. #define MPI_RAIDVOL0_SETTING_FAST_DATA_SCRUBBING_0102 (0x0020) /* obsolete */
  1778. #define MPI_RAIDVOL0_SETTING_USE_PRODUCT_ID_SUFFIX (0x0010)
  1779. #define MPI_RAIDVOL0_SETTING_USE_DEFAULTS (0x8000)
  1780. /* RAID Volume Page 0 HotSparePool defines, also used in RAID Physical Disk */
  1781. #define MPI_RAID_HOT_SPARE_POOL_0 (0x01)
  1782. #define MPI_RAID_HOT_SPARE_POOL_1 (0x02)
  1783. #define MPI_RAID_HOT_SPARE_POOL_2 (0x04)
  1784. #define MPI_RAID_HOT_SPARE_POOL_3 (0x08)
  1785. #define MPI_RAID_HOT_SPARE_POOL_4 (0x10)
  1786. #define MPI_RAID_HOT_SPARE_POOL_5 (0x20)
  1787. #define MPI_RAID_HOT_SPARE_POOL_6 (0x40)
  1788. #define MPI_RAID_HOT_SPARE_POOL_7 (0x80)
  1789. /*
  1790. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1791. * one and check Header.PageLength at runtime.
  1792. */
  1793. #ifndef MPI_RAID_VOL_PAGE_0_PHYSDISK_MAX
  1794. #define MPI_RAID_VOL_PAGE_0_PHYSDISK_MAX (1)
  1795. #endif
  1796. typedef struct _CONFIG_PAGE_RAID_VOL_0
  1797. {
  1798. CONFIG_PAGE_HEADER Header; /* 00h */
  1799. U8 VolumeID; /* 04h */
  1800. U8 VolumeBus; /* 05h */
  1801. U8 VolumeIOC; /* 06h */
  1802. U8 VolumeType; /* 07h */ /* MPI_RAID_VOL_TYPE_ */
  1803. RAID_VOL0_STATUS VolumeStatus; /* 08h */
  1804. RAID_VOL0_SETTINGS VolumeSettings; /* 0Ch */
  1805. U32 MaxLBA; /* 10h */
  1806. U32 Reserved1; /* 14h */
  1807. U32 StripeSize; /* 18h */
  1808. U32 Reserved2; /* 1Ch */
  1809. U32 Reserved3; /* 20h */
  1810. U8 NumPhysDisks; /* 24h */
  1811. U8 DataScrubRate; /* 25h */
  1812. U8 ResyncRate; /* 26h */
  1813. U8 InactiveStatus; /* 27h */
  1814. RAID_VOL0_PHYS_DISK PhysDisk[MPI_RAID_VOL_PAGE_0_PHYSDISK_MAX];/* 28h */
  1815. } CONFIG_PAGE_RAID_VOL_0, MPI_POINTER PTR_CONFIG_PAGE_RAID_VOL_0,
  1816. RaidVolumePage0_t, MPI_POINTER pRaidVolumePage0_t;
  1817. #define MPI_RAIDVOLPAGE0_PAGEVERSION (0x05)
  1818. /* values for RAID Volume Page 0 InactiveStatus field */
  1819. #define MPI_RAIDVOLPAGE0_UNKNOWN_INACTIVE (0x00)
  1820. #define MPI_RAIDVOLPAGE0_STALE_METADATA_INACTIVE (0x01)
  1821. #define MPI_RAIDVOLPAGE0_FOREIGN_VOLUME_INACTIVE (0x02)
  1822. #define MPI_RAIDVOLPAGE0_INSUFFICIENT_RESOURCE_INACTIVE (0x03)
  1823. #define MPI_RAIDVOLPAGE0_CLONE_VOLUME_INACTIVE (0x04)
  1824. #define MPI_RAIDVOLPAGE0_INSUFFICIENT_METADATA_INACTIVE (0x05)
  1825. #define MPI_RAIDVOLPAGE0_PREVIOUSLY_DELETED (0x06)
  1826. typedef struct _CONFIG_PAGE_RAID_VOL_1
  1827. {
  1828. CONFIG_PAGE_HEADER Header; /* 00h */
  1829. U8 VolumeID; /* 01h */
  1830. U8 VolumeBus; /* 02h */
  1831. U8 VolumeIOC; /* 03h */
  1832. U8 Reserved0; /* 04h */
  1833. U8 GUID[24]; /* 05h */
  1834. U8 Name[32]; /* 20h */
  1835. U64 WWID; /* 40h */
  1836. U32 Reserved1; /* 48h */
  1837. U32 Reserved2; /* 4Ch */
  1838. } CONFIG_PAGE_RAID_VOL_1, MPI_POINTER PTR_CONFIG_PAGE_RAID_VOL_1,
  1839. RaidVolumePage1_t, MPI_POINTER pRaidVolumePage1_t;
  1840. #define MPI_RAIDVOLPAGE1_PAGEVERSION (0x01)
  1841. /****************************************************************************
  1842. * RAID Physical Disk Config Pages
  1843. ****************************************************************************/
  1844. typedef struct _RAID_PHYS_DISK0_ERROR_DATA
  1845. {
  1846. U8 ErrorCdbByte; /* 00h */
  1847. U8 ErrorSenseKey; /* 01h */
  1848. U16 Reserved; /* 02h */
  1849. U16 ErrorCount; /* 04h */
  1850. U8 ErrorASC; /* 06h */
  1851. U8 ErrorASCQ; /* 07h */
  1852. U16 SmartCount; /* 08h */
  1853. U8 SmartASC; /* 0Ah */
  1854. U8 SmartASCQ; /* 0Bh */
  1855. } RAID_PHYS_DISK0_ERROR_DATA, MPI_POINTER PTR_RAID_PHYS_DISK0_ERROR_DATA,
  1856. RaidPhysDisk0ErrorData_t, MPI_POINTER pRaidPhysDisk0ErrorData_t;
  1857. typedef struct _RAID_PHYS_DISK_INQUIRY_DATA
  1858. {
  1859. U8 VendorID[8]; /* 00h */
  1860. U8 ProductID[16]; /* 08h */
  1861. U8 ProductRevLevel[4]; /* 18h */
  1862. U8 Info[32]; /* 1Ch */
  1863. } RAID_PHYS_DISK0_INQUIRY_DATA, MPI_POINTER PTR_RAID_PHYS_DISK0_INQUIRY_DATA,
  1864. RaidPhysDisk0InquiryData, MPI_POINTER pRaidPhysDisk0InquiryData;
  1865. typedef struct _RAID_PHYS_DISK0_SETTINGS
  1866. {
  1867. U8 SepID; /* 00h */
  1868. U8 SepBus; /* 01h */
  1869. U8 HotSparePool; /* 02h */ /* MPI_RAID_HOT_SPARE_POOL_ */
  1870. U8 PhysDiskSettings; /* 03h */
  1871. } RAID_PHYS_DISK0_SETTINGS, MPI_POINTER PTR_RAID_PHYS_DISK0_SETTINGS,
  1872. RaidPhysDiskSettings_t, MPI_POINTER pRaidPhysDiskSettings_t;
  1873. typedef struct _RAID_PHYS_DISK0_STATUS
  1874. {
  1875. U8 Flags; /* 00h */
  1876. U8 State; /* 01h */
  1877. U16 Reserved; /* 02h */
  1878. } RAID_PHYS_DISK0_STATUS, MPI_POINTER PTR_RAID_PHYS_DISK0_STATUS,
  1879. RaidPhysDiskStatus_t, MPI_POINTER pRaidPhysDiskStatus_t;
  1880. /* RAID Volume 2 IM Physical Disk DiskStatus flags */
  1881. #define MPI_PHYSDISK0_STATUS_FLAG_OUT_OF_SYNC (0x01)
  1882. #define MPI_PHYSDISK0_STATUS_FLAG_QUIESCED (0x02)
  1883. #define MPI_PHYSDISK0_STATUS_FLAG_INACTIVE_VOLUME (0x04)
  1884. #define MPI_PHYSDISK0_STATUS_FLAG_OPTIMAL_PREVIOUS (0x00)
  1885. #define MPI_PHYSDISK0_STATUS_FLAG_NOT_OPTIMAL_PREVIOUS (0x08)
  1886. #define MPI_PHYSDISK0_STATUS_ONLINE (0x00)
  1887. #define MPI_PHYSDISK0_STATUS_MISSING (0x01)
  1888. #define MPI_PHYSDISK0_STATUS_NOT_COMPATIBLE (0x02)
  1889. #define MPI_PHYSDISK0_STATUS_FAILED (0x03)
  1890. #define MPI_PHYSDISK0_STATUS_INITIALIZING (0x04)
  1891. #define MPI_PHYSDISK0_STATUS_OFFLINE_REQUESTED (0x05)
  1892. #define MPI_PHYSDISK0_STATUS_FAILED_REQUESTED (0x06)
  1893. #define MPI_PHYSDISK0_STATUS_OTHER_OFFLINE (0xFF)
  1894. typedef struct _CONFIG_PAGE_RAID_PHYS_DISK_0
  1895. {
  1896. CONFIG_PAGE_HEADER Header; /* 00h */
  1897. U8 PhysDiskID; /* 04h */
  1898. U8 PhysDiskBus; /* 05h */
  1899. U8 PhysDiskIOC; /* 06h */
  1900. U8 PhysDiskNum; /* 07h */
  1901. RAID_PHYS_DISK0_SETTINGS PhysDiskSettings; /* 08h */
  1902. U32 Reserved1; /* 0Ch */
  1903. U8 ExtDiskIdentifier[8]; /* 10h */
  1904. U8 DiskIdentifier[16]; /* 18h */
  1905. RAID_PHYS_DISK0_INQUIRY_DATA InquiryData; /* 28h */
  1906. RAID_PHYS_DISK0_STATUS PhysDiskStatus; /* 64h */
  1907. U32 MaxLBA; /* 68h */
  1908. RAID_PHYS_DISK0_ERROR_DATA ErrorData; /* 6Ch */
  1909. } CONFIG_PAGE_RAID_PHYS_DISK_0, MPI_POINTER PTR_CONFIG_PAGE_RAID_PHYS_DISK_0,
  1910. RaidPhysDiskPage0_t, MPI_POINTER pRaidPhysDiskPage0_t;
  1911. #define MPI_RAIDPHYSDISKPAGE0_PAGEVERSION (0x02)
  1912. typedef struct _RAID_PHYS_DISK1_PATH
  1913. {
  1914. U8 PhysDiskID; /* 00h */
  1915. U8 PhysDiskBus; /* 01h */
  1916. U16 Reserved1; /* 02h */
  1917. U64 WWID; /* 04h */
  1918. U64 OwnerWWID; /* 0Ch */
  1919. U8 OwnerIdentifier; /* 14h */
  1920. U8 Reserved2; /* 15h */
  1921. U16 Flags; /* 16h */
  1922. } RAID_PHYS_DISK1_PATH, MPI_POINTER PTR_RAID_PHYS_DISK1_PATH,
  1923. RaidPhysDisk1Path_t, MPI_POINTER pRaidPhysDisk1Path_t;
  1924. /* RAID Physical Disk Page 1 Flags field defines */
  1925. #define MPI_RAID_PHYSDISK1_FLAG_BROKEN (0x0002)
  1926. #define MPI_RAID_PHYSDISK1_FLAG_INVALID (0x0001)
  1927. typedef struct _CONFIG_PAGE_RAID_PHYS_DISK_1
  1928. {
  1929. CONFIG_PAGE_HEADER Header; /* 00h */
  1930. U8 NumPhysDiskPaths; /* 04h */
  1931. U8 PhysDiskNum; /* 05h */
  1932. U16 Reserved2; /* 06h */
  1933. U32 Reserved1; /* 08h */
  1934. RAID_PHYS_DISK1_PATH Path[1]; /* 0Ch */
  1935. } CONFIG_PAGE_RAID_PHYS_DISK_1, MPI_POINTER PTR_CONFIG_PAGE_RAID_PHYS_DISK_1,
  1936. RaidPhysDiskPage1_t, MPI_POINTER pRaidPhysDiskPage1_t;
  1937. #define MPI_RAIDPHYSDISKPAGE1_PAGEVERSION (0x00)
  1938. /****************************************************************************
  1939. * LAN Config Pages
  1940. ****************************************************************************/
  1941. typedef struct _CONFIG_PAGE_LAN_0
  1942. {
  1943. ConfigPageHeader_t Header; /* 00h */
  1944. U16 TxRxModes; /* 04h */
  1945. U16 Reserved; /* 06h */
  1946. U32 PacketPrePad; /* 08h */
  1947. } CONFIG_PAGE_LAN_0, MPI_POINTER PTR_CONFIG_PAGE_LAN_0,
  1948. LANPage0_t, MPI_POINTER pLANPage0_t;
  1949. #define MPI_LAN_PAGE0_PAGEVERSION (0x01)
  1950. #define MPI_LAN_PAGE0_RETURN_LOOPBACK (0x0000)
  1951. #define MPI_LAN_PAGE0_SUPPRESS_LOOPBACK (0x0001)
  1952. #define MPI_LAN_PAGE0_LOOPBACK_MASK (0x0001)
  1953. typedef struct _CONFIG_PAGE_LAN_1
  1954. {
  1955. ConfigPageHeader_t Header; /* 00h */
  1956. U16 Reserved; /* 04h */
  1957. U8 CurrentDeviceState; /* 06h */
  1958. U8 Reserved1; /* 07h */
  1959. U32 MinPacketSize; /* 08h */
  1960. U32 MaxPacketSize; /* 0Ch */
  1961. U32 HardwareAddressLow; /* 10h */
  1962. U32 HardwareAddressHigh; /* 14h */
  1963. U32 MaxWireSpeedLow; /* 18h */
  1964. U32 MaxWireSpeedHigh; /* 1Ch */
  1965. U32 BucketsRemaining; /* 20h */
  1966. U32 MaxReplySize; /* 24h */
  1967. U32 NegWireSpeedLow; /* 28h */
  1968. U32 NegWireSpeedHigh; /* 2Ch */
  1969. } CONFIG_PAGE_LAN_1, MPI_POINTER PTR_CONFIG_PAGE_LAN_1,
  1970. LANPage1_t, MPI_POINTER pLANPage1_t;
  1971. #define MPI_LAN_PAGE1_PAGEVERSION (0x03)
  1972. #define MPI_LAN_PAGE1_DEV_STATE_RESET (0x00)
  1973. #define MPI_LAN_PAGE1_DEV_STATE_OPERATIONAL (0x01)
  1974. /****************************************************************************
  1975. * Inband Config Pages
  1976. ****************************************************************************/
  1977. typedef struct _CONFIG_PAGE_INBAND_0
  1978. {
  1979. CONFIG_PAGE_HEADER Header; /* 00h */
  1980. MPI_VERSION_FORMAT InbandVersion; /* 04h */
  1981. U16 MaximumBuffers; /* 08h */
  1982. U16 Reserved1; /* 0Ah */
  1983. } CONFIG_PAGE_INBAND_0, MPI_POINTER PTR_CONFIG_PAGE_INBAND_0,
  1984. InbandPage0_t, MPI_POINTER pInbandPage0_t;
  1985. #define MPI_INBAND_PAGEVERSION (0x00)
  1986. /****************************************************************************
  1987. * SAS IO Unit Config Pages
  1988. ****************************************************************************/
  1989. typedef struct _MPI_SAS_IO_UNIT0_PHY_DATA
  1990. {
  1991. U8 Port; /* 00h */
  1992. U8 PortFlags; /* 01h */
  1993. U8 PhyFlags; /* 02h */
  1994. U8 NegotiatedLinkRate; /* 03h */
  1995. U32 ControllerPhyDeviceInfo;/* 04h */
  1996. U16 AttachedDeviceHandle; /* 08h */
  1997. U16 ControllerDevHandle; /* 0Ah */
  1998. U32 DiscoveryStatus; /* 0Ch */
  1999. } MPI_SAS_IO_UNIT0_PHY_DATA, MPI_POINTER PTR_MPI_SAS_IO_UNIT0_PHY_DATA,
  2000. SasIOUnit0PhyData, MPI_POINTER pSasIOUnit0PhyData;
  2001. /*
  2002. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2003. * one and check Header.PageLength at runtime.
  2004. */
  2005. #ifndef MPI_SAS_IOUNIT0_PHY_MAX
  2006. #define MPI_SAS_IOUNIT0_PHY_MAX (1)
  2007. #endif
  2008. typedef struct _CONFIG_PAGE_SAS_IO_UNIT_0
  2009. {
  2010. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2011. U32 Reserved1; /* 08h */
  2012. U8 NumPhys; /* 0Ch */
  2013. U8 Reserved2; /* 0Dh */
  2014. U16 Reserved3; /* 0Eh */
  2015. MPI_SAS_IO_UNIT0_PHY_DATA PhyData[MPI_SAS_IOUNIT0_PHY_MAX]; /* 10h */
  2016. } CONFIG_PAGE_SAS_IO_UNIT_0, MPI_POINTER PTR_CONFIG_PAGE_SAS_IO_UNIT_0,
  2017. SasIOUnitPage0_t, MPI_POINTER pSasIOUnitPage0_t;
  2018. #define MPI_SASIOUNITPAGE0_PAGEVERSION (0x03)
  2019. /* values for SAS IO Unit Page 0 PortFlags */
  2020. #define MPI_SAS_IOUNIT0_PORT_FLAGS_DISCOVERY_IN_PROGRESS (0x08)
  2021. #define MPI_SAS_IOUNIT0_PORT_FLAGS_0_TARGET_IOC_NUM (0x00)
  2022. #define MPI_SAS_IOUNIT0_PORT_FLAGS_1_TARGET_IOC_NUM (0x04)
  2023. #define MPI_SAS_IOUNIT0_PORT_FLAGS_AUTO_PORT_CONFIG (0x01)
  2024. /* values for SAS IO Unit Page 0 PhyFlags */
  2025. #define MPI_SAS_IOUNIT0_PHY_FLAGS_PHY_DISABLED (0x04)
  2026. #define MPI_SAS_IOUNIT0_PHY_FLAGS_TX_INVERT (0x02)
  2027. #define MPI_SAS_IOUNIT0_PHY_FLAGS_RX_INVERT (0x01)
  2028. /* values for SAS IO Unit Page 0 NegotiatedLinkRate */
  2029. #define MPI_SAS_IOUNIT0_RATE_UNKNOWN (0x00)
  2030. #define MPI_SAS_IOUNIT0_RATE_PHY_DISABLED (0x01)
  2031. #define MPI_SAS_IOUNIT0_RATE_FAILED_SPEED_NEGOTIATION (0x02)
  2032. #define MPI_SAS_IOUNIT0_RATE_SATA_OOB_COMPLETE (0x03)
  2033. #define MPI_SAS_IOUNIT0_RATE_1_5 (0x08)
  2034. #define MPI_SAS_IOUNIT0_RATE_3_0 (0x09)
  2035. /* see mpi_sas.h for values for SAS IO Unit Page 0 ControllerPhyDeviceInfo values */
  2036. /* values for SAS IO Unit Page 0 DiscoveryStatus */
  2037. #define MPI_SAS_IOUNIT0_DS_LOOP_DETECTED (0x00000001)
  2038. #define MPI_SAS_IOUNIT0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  2039. #define MPI_SAS_IOUNIT0_DS_MULTIPLE_PORTS (0x00000004)
  2040. #define MPI_SAS_IOUNIT0_DS_EXPANDER_ERR (0x00000008)
  2041. #define MPI_SAS_IOUNIT0_DS_SMP_TIMEOUT (0x00000010)
  2042. #define MPI_SAS_IOUNIT0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  2043. #define MPI_SAS_IOUNIT0_DS_INDEX_NOT_EXIST (0x00000040)
  2044. #define MPI_SAS_IOUNIT0_DS_SMP_FUNCTION_FAILED (0x00000080)
  2045. #define MPI_SAS_IOUNIT0_DS_SMP_CRC_ERROR (0x00000100)
  2046. #define MPI_SAS_IOUNIT0_DS_SUBTRACTIVE_LINK (0x00000200)
  2047. #define MPI_SAS_IOUNIT0_DS_TABLE_LINK (0x00000400)
  2048. #define MPI_SAS_IOUNIT0_DS_UNSUPPORTED_DEVICE (0x00000800)
  2049. #define MPI_SAS_IOUNIT0_DS_MAX_SATA_TARGETS (0x00001000)
  2050. typedef struct _MPI_SAS_IO_UNIT1_PHY_DATA
  2051. {
  2052. U8 Port; /* 00h */
  2053. U8 PortFlags; /* 01h */
  2054. U8 PhyFlags; /* 02h */
  2055. U8 MaxMinLinkRate; /* 03h */
  2056. U32 ControllerPhyDeviceInfo;/* 04h */
  2057. U32 Reserved1; /* 08h */
  2058. } MPI_SAS_IO_UNIT1_PHY_DATA, MPI_POINTER PTR_MPI_SAS_IO_UNIT1_PHY_DATA,
  2059. SasIOUnit1PhyData, MPI_POINTER pSasIOUnit1PhyData;
  2060. /*
  2061. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2062. * one and check Header.PageLength at runtime.
  2063. */
  2064. #ifndef MPI_SAS_IOUNIT1_PHY_MAX
  2065. #define MPI_SAS_IOUNIT1_PHY_MAX (1)
  2066. #endif
  2067. typedef struct _CONFIG_PAGE_SAS_IO_UNIT_1
  2068. {
  2069. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2070. U16 ControlFlags; /* 08h */
  2071. U16 MaxNumSATATargets; /* 0Ah */
  2072. U32 Reserved1; /* 0Ch */
  2073. U8 NumPhys; /* 10h */
  2074. U8 SATAMaxQDepth; /* 11h */
  2075. U16 Reserved2; /* 12h */
  2076. MPI_SAS_IO_UNIT1_PHY_DATA PhyData[MPI_SAS_IOUNIT1_PHY_MAX]; /* 14h */
  2077. } CONFIG_PAGE_SAS_IO_UNIT_1, MPI_POINTER PTR_CONFIG_PAGE_SAS_IO_UNIT_1,
  2078. SasIOUnitPage1_t, MPI_POINTER pSasIOUnitPage1_t;
  2079. #define MPI_SASIOUNITPAGE1_PAGEVERSION (0x05)
  2080. /* values for SAS IO Unit Page 1 ControlFlags */
  2081. #define MPI_SAS_IOUNIT1_CONTROL_DEVICE_SELF_TEST (0x8000)
  2082. #define MPI_SAS_IOUNIT1_CONTROL_SATA_3_0_MAX (0x4000)
  2083. #define MPI_SAS_IOUNIT1_CONTROL_SATA_1_5_MAX (0x2000)
  2084. #define MPI_SAS_IOUNIT1_CONTROL_SATA_SW_PRESERVE (0x1000)
  2085. #define MPI_SAS_IOUNIT1_CONTROL_DISABLE_SAS_HASH (0x0800)
  2086. #define MPI_SAS_IOUNIT1_CONTROL_MASK_DEV_SUPPORT (0x0600)
  2087. #define MPI_SAS_IOUNIT1_CONTROL_SHIFT_DEV_SUPPORT (9)
  2088. #define MPI_SAS_IOUNIT1_CONTROL_DEV_SUPPORT_BOTH (0x00)
  2089. #define MPI_SAS_IOUNIT1_CONTROL_DEV_SAS_SUPPORT (0x01)
  2090. #define MPI_SAS_IOUNIT1_CONTROL_DEV_SATA_SUPPORT (0x02)
  2091. #define MPI_SAS_IOUNIT1_CONTROL_POSTPONE_SATA_INIT (0x0100)
  2092. #define MPI_SAS_IOUNIT1_CONTROL_SATA_48BIT_LBA_REQUIRED (0x0080)
  2093. #define MPI_SAS_IOUNIT1_CONTROL_SATA_SMART_REQUIRED (0x0040)
  2094. #define MPI_SAS_IOUNIT1_CONTROL_SATA_NCQ_REQUIRED (0x0020)
  2095. #define MPI_SAS_IOUNIT1_CONTROL_SATA_FUA_REQUIRED (0x0010)
  2096. #define MPI_SAS_IOUNIT1_CONTROL_PHY_ENABLE_ORDER_HIGH (0x0008)
  2097. #define MPI_SAS_IOUNIT1_CONTROL_SUBTRACTIVE_ILLEGAL (0x0004)
  2098. #define MPI_SAS_IOUNIT1_CONTROL_FIRST_LVL_DISC_ONLY (0x0002)
  2099. #define MPI_SAS_IOUNIT1_CONTROL_CLEAR_AFFILIATION (0x0001)
  2100. /* values for SAS IO Unit Page 1 PortFlags */
  2101. #define MPI_SAS_IOUNIT1_PORT_FLAGS_0_TARGET_IOC_NUM (0x00)
  2102. #define MPI_SAS_IOUNIT1_PORT_FLAGS_1_TARGET_IOC_NUM (0x04)
  2103. #define MPI_SAS_IOUNIT1_PORT_FLAGS_AUTO_PORT_CONFIG (0x01)
  2104. /* values for SAS IO Unit Page 0 PhyFlags */
  2105. #define MPI_SAS_IOUNIT1_PHY_FLAGS_PHY_DISABLE (0x04)
  2106. #define MPI_SAS_IOUNIT1_PHY_FLAGS_TX_INVERT (0x02)
  2107. #define MPI_SAS_IOUNIT1_PHY_FLAGS_RX_INVERT (0x01)
  2108. /* values for SAS IO Unit Page 0 MaxMinLinkRate */
  2109. #define MPI_SAS_IOUNIT1_MAX_RATE_MASK (0xF0)
  2110. #define MPI_SAS_IOUNIT1_MAX_RATE_1_5 (0x80)
  2111. #define MPI_SAS_IOUNIT1_MAX_RATE_3_0 (0x90)
  2112. #define MPI_SAS_IOUNIT1_MIN_RATE_MASK (0x0F)
  2113. #define MPI_SAS_IOUNIT1_MIN_RATE_1_5 (0x08)
  2114. #define MPI_SAS_IOUNIT1_MIN_RATE_3_0 (0x09)
  2115. /* see mpi_sas.h for values for SAS IO Unit Page 1 ControllerPhyDeviceInfo values */
  2116. typedef struct _CONFIG_PAGE_SAS_IO_UNIT_2
  2117. {
  2118. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2119. U8 NumDevsPerEnclosure; /* 08h */
  2120. U8 Reserved1; /* 09h */
  2121. U16 Reserved2; /* 0Ah */
  2122. U16 MaxPersistentIDs; /* 0Ch */
  2123. U16 NumPersistentIDsUsed; /* 0Eh */
  2124. U8 Status; /* 10h */
  2125. U8 Flags; /* 11h */
  2126. U16 MaxNumPhysicalMappedIDs;/* 12h */
  2127. } CONFIG_PAGE_SAS_IO_UNIT_2, MPI_POINTER PTR_CONFIG_PAGE_SAS_IO_UNIT_2,
  2128. SasIOUnitPage2_t, MPI_POINTER pSasIOUnitPage2_t;
  2129. #define MPI_SASIOUNITPAGE2_PAGEVERSION (0x05)
  2130. /* values for SAS IO Unit Page 2 Status field */
  2131. #define MPI_SAS_IOUNIT2_STATUS_DISABLED_PERSISTENT_MAPPINGS (0x02)
  2132. #define MPI_SAS_IOUNIT2_STATUS_FULL_PERSISTENT_MAPPINGS (0x01)
  2133. /* values for SAS IO Unit Page 2 Flags field */
  2134. #define MPI_SAS_IOUNIT2_FLAGS_DISABLE_PERSISTENT_MAPPINGS (0x01)
  2135. /* Physical Mapping Modes */
  2136. #define MPI_SAS_IOUNIT2_FLAGS_MASK_PHYS_MAP_MODE (0x0E)
  2137. #define MPI_SAS_IOUNIT2_FLAGS_SHIFT_PHYS_MAP_MODE (1)
  2138. #define MPI_SAS_IOUNIT2_FLAGS_NO_PHYS_MAP (0x00)
  2139. #define MPI_SAS_IOUNIT2_FLAGS_DIRECT_ATTACH_PHYS_MAP (0x01)
  2140. #define MPI_SAS_IOUNIT2_FLAGS_ENCLOSURE_SLOT_PHYS_MAP (0x02)
  2141. #define MPI_SAS_IOUNIT2_FLAGS_HOST_ASSIGNED_PHYS_MAP (0x07)
  2142. #define MPI_SAS_IOUNIT2_FLAGS_RESERVE_ID_0_FOR_BOOT (0x10)
  2143. #define MPI_SAS_IOUNIT2_FLAGS_DA_STARTING_SLOT (0x20)
  2144. typedef struct _CONFIG_PAGE_SAS_IO_UNIT_3
  2145. {
  2146. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2147. U32 Reserved1; /* 08h */
  2148. U32 MaxInvalidDwordCount; /* 0Ch */
  2149. U32 InvalidDwordCountTime; /* 10h */
  2150. U32 MaxRunningDisparityErrorCount; /* 14h */
  2151. U32 RunningDisparityErrorTime; /* 18h */
  2152. U32 MaxLossDwordSynchCount; /* 1Ch */
  2153. U32 LossDwordSynchCountTime; /* 20h */
  2154. U32 MaxPhyResetProblemCount; /* 24h */
  2155. U32 PhyResetProblemTime; /* 28h */
  2156. } CONFIG_PAGE_SAS_IO_UNIT_3, MPI_POINTER PTR_CONFIG_PAGE_SAS_IO_UNIT_3,
  2157. SasIOUnitPage3_t, MPI_POINTER pSasIOUnitPage3_t;
  2158. #define MPI_SASIOUNITPAGE3_PAGEVERSION (0x00)
  2159. /****************************************************************************
  2160. * SAS Expander Config Pages
  2161. ****************************************************************************/
  2162. typedef struct _CONFIG_PAGE_SAS_EXPANDER_0
  2163. {
  2164. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2165. U8 PhysicalPort; /* 08h */
  2166. U8 Reserved1; /* 09h */
  2167. U16 EnclosureHandle; /* 0Ah */
  2168. U64 SASAddress; /* 0Ch */
  2169. U32 DiscoveryStatus; /* 14h */
  2170. U16 DevHandle; /* 18h */
  2171. U16 ParentDevHandle; /* 1Ah */
  2172. U16 ExpanderChangeCount; /* 1Ch */
  2173. U16 ExpanderRouteIndexes; /* 1Eh */
  2174. U8 NumPhys; /* 20h */
  2175. U8 SASLevel; /* 21h */
  2176. U8 Flags; /* 22h */
  2177. U8 Reserved3; /* 23h */
  2178. } CONFIG_PAGE_SAS_EXPANDER_0, MPI_POINTER PTR_CONFIG_PAGE_SAS_EXPANDER_0,
  2179. SasExpanderPage0_t, MPI_POINTER pSasExpanderPage0_t;
  2180. #define MPI_SASEXPANDER0_PAGEVERSION (0x03)
  2181. /* values for SAS Expander Page 0 DiscoveryStatus field */
  2182. #define MPI_SAS_EXPANDER0_DS_LOOP_DETECTED (0x00000001)
  2183. #define MPI_SAS_EXPANDER0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  2184. #define MPI_SAS_EXPANDER0_DS_MULTIPLE_PORTS (0x00000004)
  2185. #define MPI_SAS_EXPANDER0_DS_EXPANDER_ERR (0x00000008)
  2186. #define MPI_SAS_EXPANDER0_DS_SMP_TIMEOUT (0x00000010)
  2187. #define MPI_SAS_EXPANDER0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  2188. #define MPI_SAS_EXPANDER0_DS_INDEX_NOT_EXIST (0x00000040)
  2189. #define MPI_SAS_EXPANDER0_DS_SMP_FUNCTION_FAILED (0x00000080)
  2190. #define MPI_SAS_EXPANDER0_DS_SMP_CRC_ERROR (0x00000100)
  2191. #define MPI_SAS_EXPANDER0_DS_SUBTRACTIVE_LINK (0x00000200)
  2192. #define MPI_SAS_EXPANDER0_DS_TABLE_LINK (0x00000400)
  2193. #define MPI_SAS_EXPANDER0_DS_UNSUPPORTED_DEVICE (0x00000800)
  2194. /* values for SAS Expander Page 0 Flags field */
  2195. #define MPI_SAS_EXPANDER0_FLAGS_ROUTE_TABLE_CONFIG (0x02)
  2196. #define MPI_SAS_EXPANDER0_FLAGS_CONFIG_IN_PROGRESS (0x01)
  2197. typedef struct _CONFIG_PAGE_SAS_EXPANDER_1
  2198. {
  2199. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2200. U8 PhysicalPort; /* 08h */
  2201. U8 Reserved1; /* 09h */
  2202. U16 Reserved2; /* 0Ah */
  2203. U8 NumPhys; /* 0Ch */
  2204. U8 Phy; /* 0Dh */
  2205. U16 NumTableEntriesProgrammed; /* 0Eh */
  2206. U8 ProgrammedLinkRate; /* 10h */
  2207. U8 HwLinkRate; /* 11h */
  2208. U16 AttachedDevHandle; /* 12h */
  2209. U32 PhyInfo; /* 14h */
  2210. U32 AttachedDeviceInfo; /* 18h */
  2211. U16 OwnerDevHandle; /* 1Ch */
  2212. U8 ChangeCount; /* 1Eh */
  2213. U8 NegotiatedLinkRate; /* 1Fh */
  2214. U8 PhyIdentifier; /* 20h */
  2215. U8 AttachedPhyIdentifier; /* 21h */
  2216. U8 Reserved3; /* 22h */
  2217. U8 DiscoveryInfo; /* 23h */
  2218. U32 Reserved4; /* 24h */
  2219. } CONFIG_PAGE_SAS_EXPANDER_1, MPI_POINTER PTR_CONFIG_PAGE_SAS_EXPANDER_1,
  2220. SasExpanderPage1_t, MPI_POINTER pSasExpanderPage1_t;
  2221. #define MPI_SASEXPANDER1_PAGEVERSION (0x01)
  2222. /* use MPI_SAS_PHY0_PRATE_ defines for ProgrammedLinkRate */
  2223. /* use MPI_SAS_PHY0_HWRATE_ defines for HwLinkRate */
  2224. /* use MPI_SAS_PHY0_PHYINFO_ defines for PhyInfo */
  2225. /* see mpi_sas.h for values for SAS Expander Page 1 AttachedDeviceInfo values */
  2226. /* values for SAS Expander Page 1 DiscoveryInfo field */
  2227. #define MPI_SAS_EXPANDER1_DISCINFO_BAD_PHY DISABLED (0x04)
  2228. #define MPI_SAS_EXPANDER1_DISCINFO_LINK_STATUS_CHANGE (0x02)
  2229. #define MPI_SAS_EXPANDER1_DISCINFO_NO_ROUTING_ENTRIES (0x01)
  2230. /* values for SAS Expander Page 1 NegotiatedLinkRate field */
  2231. #define MPI_SAS_EXPANDER1_NEG_RATE_UNKNOWN (0x00)
  2232. #define MPI_SAS_EXPANDER1_NEG_RATE_PHY_DISABLED (0x01)
  2233. #define MPI_SAS_EXPANDER1_NEG_RATE_FAILED_NEGOTIATION (0x02)
  2234. #define MPI_SAS_EXPANDER1_NEG_RATE_SATA_OOB_COMPLETE (0x03)
  2235. #define MPI_SAS_EXPANDER1_NEG_RATE_1_5 (0x08)
  2236. #define MPI_SAS_EXPANDER1_NEG_RATE_3_0 (0x09)
  2237. /****************************************************************************
  2238. * SAS Device Config Pages
  2239. ****************************************************************************/
  2240. typedef struct _CONFIG_PAGE_SAS_DEVICE_0
  2241. {
  2242. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2243. U16 Slot; /* 08h */
  2244. U16 EnclosureHandle; /* 0Ah */
  2245. U64 SASAddress; /* 0Ch */
  2246. U16 ParentDevHandle; /* 14h */
  2247. U8 PhyNum; /* 16h */
  2248. U8 AccessStatus; /* 17h */
  2249. U16 DevHandle; /* 18h */
  2250. U8 TargetID; /* 1Ah */
  2251. U8 Bus; /* 1Bh */
  2252. U32 DeviceInfo; /* 1Ch */
  2253. U16 Flags; /* 20h */
  2254. U8 PhysicalPort; /* 22h */
  2255. U8 Reserved2; /* 23h */
  2256. } CONFIG_PAGE_SAS_DEVICE_0, MPI_POINTER PTR_CONFIG_PAGE_SAS_DEVICE_0,
  2257. SasDevicePage0_t, MPI_POINTER pSasDevicePage0_t;
  2258. #define MPI_SASDEVICE0_PAGEVERSION (0x04)
  2259. /* values for SAS Device Page 0 AccessStatus field */
  2260. #define MPI_SAS_DEVICE0_ASTATUS_NO_ERRORS (0x00)
  2261. #define MPI_SAS_DEVICE0_ASTATUS_SATA_INIT_FAILED (0x01)
  2262. #define MPI_SAS_DEVICE0_ASTATUS_SATA_CAPABILITY_FAILED (0x02)
  2263. /* values for SAS Device Page 0 Flags field */
  2264. #define MPI_SAS_DEVICE0_FLAGS_SATA_SW_PRESERVE (0x0200)
  2265. #define MPI_SAS_DEVICE0_FLAGS_UNSUPPORTED_DEVICE (0x0100)
  2266. #define MPI_SAS_DEVICE0_FLAGS_SATA_48BIT_LBA_SUPPORTED (0x0080)
  2267. #define MPI_SAS_DEVICE0_FLAGS_SATA_SMART_SUPPORTED (0x0040)
  2268. #define MPI_SAS_DEVICE0_FLAGS_SATA_NCQ_SUPPORTED (0x0020)
  2269. #define MPI_SAS_DEVICE0_FLAGS_SATA_FUA_SUPPORTED (0x0010)
  2270. #define MPI_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH (0x0008)
  2271. #define MPI_SAS_DEVICE0_FLAGS_MAPPING_PERSISTENT (0x0004)
  2272. #define MPI_SAS_DEVICE0_FLAGS_DEVICE_MAPPED (0x0002)
  2273. #define MPI_SAS_DEVICE0_FLAGS_DEVICE_PRESENT (0x0001)
  2274. /* see mpi_sas.h for values for SAS Device Page 0 DeviceInfo values */
  2275. typedef struct _CONFIG_PAGE_SAS_DEVICE_1
  2276. {
  2277. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2278. U32 Reserved1; /* 08h */
  2279. U64 SASAddress; /* 0Ch */
  2280. U32 Reserved2; /* 14h */
  2281. U16 DevHandle; /* 18h */
  2282. U8 TargetID; /* 1Ah */
  2283. U8 Bus; /* 1Bh */
  2284. U8 InitialRegDeviceFIS[20];/* 1Ch */
  2285. } CONFIG_PAGE_SAS_DEVICE_1, MPI_POINTER PTR_CONFIG_PAGE_SAS_DEVICE_1,
  2286. SasDevicePage1_t, MPI_POINTER pSasDevicePage1_t;
  2287. #define MPI_SASDEVICE1_PAGEVERSION (0x00)
  2288. typedef struct _CONFIG_PAGE_SAS_DEVICE_2
  2289. {
  2290. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2291. U64 PhysicalIdentifier; /* 08h */
  2292. U32 EnclosureMapping; /* 10h */
  2293. } CONFIG_PAGE_SAS_DEVICE_2, MPI_POINTER PTR_CONFIG_PAGE_SAS_DEVICE_2,
  2294. SasDevicePage2_t, MPI_POINTER pSasDevicePage2_t;
  2295. #define MPI_SASDEVICE2_PAGEVERSION (0x01)
  2296. /* defines for SAS Device Page 2 EnclosureMapping field */
  2297. #define MPI_SASDEVICE2_ENC_MAP_MASK_MISSING_COUNT (0x0000000F)
  2298. #define MPI_SASDEVICE2_ENC_MAP_SHIFT_MISSING_COUNT (0)
  2299. #define MPI_SASDEVICE2_ENC_MAP_MASK_NUM_SLOTS (0x000007F0)
  2300. #define MPI_SASDEVICE2_ENC_MAP_SHIFT_NUM_SLOTS (4)
  2301. #define MPI_SASDEVICE2_ENC_MAP_MASK_START_INDEX (0x001FF800)
  2302. #define MPI_SASDEVICE2_ENC_MAP_SHIFT_START_INDEX (11)
  2303. /****************************************************************************
  2304. * SAS PHY Config Pages
  2305. ****************************************************************************/
  2306. typedef struct _CONFIG_PAGE_SAS_PHY_0
  2307. {
  2308. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2309. U16 OwnerDevHandle; /* 08h */
  2310. U16 Reserved1; /* 0Ah */
  2311. U64 SASAddress; /* 0Ch */
  2312. U16 AttachedDevHandle; /* 14h */
  2313. U8 AttachedPhyIdentifier; /* 16h */
  2314. U8 Reserved2; /* 17h */
  2315. U32 AttachedDeviceInfo; /* 18h */
  2316. U8 ProgrammedLinkRate; /* 20h */
  2317. U8 HwLinkRate; /* 21h */
  2318. U8 ChangeCount; /* 22h */
  2319. U8 Flags; /* 23h */
  2320. U32 PhyInfo; /* 24h */
  2321. } CONFIG_PAGE_SAS_PHY_0, MPI_POINTER PTR_CONFIG_PAGE_SAS_PHY_0,
  2322. SasPhyPage0_t, MPI_POINTER pSasPhyPage0_t;
  2323. #define MPI_SASPHY0_PAGEVERSION (0x01)
  2324. /* values for SAS PHY Page 0 ProgrammedLinkRate field */
  2325. #define MPI_SAS_PHY0_PRATE_MAX_RATE_MASK (0xF0)
  2326. #define MPI_SAS_PHY0_PRATE_MAX_RATE_NOT_PROGRAMMABLE (0x00)
  2327. #define MPI_SAS_PHY0_PRATE_MAX_RATE_1_5 (0x80)
  2328. #define MPI_SAS_PHY0_PRATE_MAX_RATE_3_0 (0x90)
  2329. #define MPI_SAS_PHY0_PRATE_MIN_RATE_MASK (0x0F)
  2330. #define MPI_SAS_PHY0_PRATE_MIN_RATE_NOT_PROGRAMMABLE (0x00)
  2331. #define MPI_SAS_PHY0_PRATE_MIN_RATE_1_5 (0x08)
  2332. #define MPI_SAS_PHY0_PRATE_MIN_RATE_3_0 (0x09)
  2333. /* values for SAS PHY Page 0 HwLinkRate field */
  2334. #define MPI_SAS_PHY0_HWRATE_MAX_RATE_MASK (0xF0)
  2335. #define MPI_SAS_PHY0_HWRATE_MAX_RATE_1_5 (0x80)
  2336. #define MPI_SAS_PHY0_HWRATE_MAX_RATE_3_0 (0x90)
  2337. #define MPI_SAS_PHY0_HWRATE_MIN_RATE_MASK (0x0F)
  2338. #define MPI_SAS_PHY0_HWRATE_MIN_RATE_1_5 (0x08)
  2339. #define MPI_SAS_PHY0_HWRATE_MIN_RATE_3_0 (0x09)
  2340. /* values for SAS PHY Page 0 Flags field */
  2341. #define MPI_SAS_PHY0_FLAGS_SGPIO_DIRECT_ATTACH_ENC (0x01)
  2342. /* values for SAS PHY Page 0 PhyInfo field */
  2343. #define MPI_SAS_PHY0_PHYINFO_SATA_PORT_ACTIVE (0x00004000)
  2344. #define MPI_SAS_PHY0_PHYINFO_SATA_PORT_SELECTOR (0x00002000)
  2345. #define MPI_SAS_PHY0_PHYINFO_VIRTUAL_PHY (0x00001000)
  2346. #define MPI_SAS_PHY0_PHYINFO_MASK_PARTIAL_PATHWAY_TIME (0x00000F00)
  2347. #define MPI_SAS_PHY0_PHYINFO_SHIFT_PARTIAL_PATHWAY_TIME (8)
  2348. #define MPI_SAS_PHY0_PHYINFO_MASK_ROUTING_ATTRIBUTE (0x000000F0)
  2349. #define MPI_SAS_PHY0_PHYINFO_DIRECT_ROUTING (0x00000000)
  2350. #define MPI_SAS_PHY0_PHYINFO_SUBTRACTIVE_ROUTING (0x00000010)
  2351. #define MPI_SAS_PHY0_PHYINFO_TABLE_ROUTING (0x00000020)
  2352. #define MPI_SAS_PHY0_PHYINFO_MASK_LINK_RATE (0x0000000F)
  2353. #define MPI_SAS_PHY0_PHYINFO_UNKNOWN_LINK_RATE (0x00000000)
  2354. #define MPI_SAS_PHY0_PHYINFO_PHY_DISABLED (0x00000001)
  2355. #define MPI_SAS_PHY0_PHYINFO_NEGOTIATION_FAILED (0x00000002)
  2356. #define MPI_SAS_PHY0_PHYINFO_SATA_OOB_COMPLETE (0x00000003)
  2357. #define MPI_SAS_PHY0_PHYINFO_RATE_1_5 (0x00000008)
  2358. #define MPI_SAS_PHY0_PHYINFO_RATE_3_0 (0x00000009)
  2359. typedef struct _CONFIG_PAGE_SAS_PHY_1
  2360. {
  2361. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2362. U32 Reserved1; /* 08h */
  2363. U32 InvalidDwordCount; /* 0Ch */
  2364. U32 RunningDisparityErrorCount; /* 10h */
  2365. U32 LossDwordSynchCount; /* 14h */
  2366. U32 PhyResetProblemCount; /* 18h */
  2367. } CONFIG_PAGE_SAS_PHY_1, MPI_POINTER PTR_CONFIG_PAGE_SAS_PHY_1,
  2368. SasPhyPage1_t, MPI_POINTER pSasPhyPage1_t;
  2369. #define MPI_SASPHY1_PAGEVERSION (0x00)
  2370. /****************************************************************************
  2371. * SAS Enclosure Config Pages
  2372. ****************************************************************************/
  2373. typedef struct _CONFIG_PAGE_SAS_ENCLOSURE_0
  2374. {
  2375. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2376. U32 Reserved1; /* 08h */
  2377. U64 EnclosureLogicalID; /* 0Ch */
  2378. U16 Flags; /* 14h */
  2379. U16 EnclosureHandle; /* 16h */
  2380. U16 NumSlots; /* 18h */
  2381. U16 StartSlot; /* 1Ah */
  2382. U8 StartTargetID; /* 1Ch */
  2383. U8 StartBus; /* 1Dh */
  2384. U8 SEPTargetID; /* 1Eh */
  2385. U8 SEPBus; /* 1Fh */
  2386. U32 Reserved2; /* 20h */
  2387. U32 Reserved3; /* 24h */
  2388. } CONFIG_PAGE_SAS_ENCLOSURE_0, MPI_POINTER PTR_CONFIG_PAGE_SAS_ENCLOSURE_0,
  2389. SasEnclosurePage0_t, MPI_POINTER pSasEnclosurePage0_t;
  2390. #define MPI_SASENCLOSURE0_PAGEVERSION (0x01)
  2391. /* values for SAS Enclosure Page 0 Flags field */
  2392. #define MPI_SAS_ENCLS0_FLAGS_SEP_BUS_ID_VALID (0x0020)
  2393. #define MPI_SAS_ENCLS0_FLAGS_START_BUS_ID_VALID (0x0010)
  2394. #define MPI_SAS_ENCLS0_FLAGS_MNG_MASK (0x000F)
  2395. #define MPI_SAS_ENCLS0_FLAGS_MNG_UNKNOWN (0x0000)
  2396. #define MPI_SAS_ENCLS0_FLAGS_MNG_IOC_SES (0x0001)
  2397. #define MPI_SAS_ENCLS0_FLAGS_MNG_IOC_SGPIO (0x0002)
  2398. #define MPI_SAS_ENCLS0_FLAGS_MNG_EXP_SGPIO (0x0003)
  2399. #define MPI_SAS_ENCLS0_FLAGS_MNG_SES_ENCLOSURE (0x0004)
  2400. #define MPI_SAS_ENCLS0_FLAGS_MNG_IOC_GPIO (0x0005)
  2401. /****************************************************************************
  2402. * Log Config Pages
  2403. ****************************************************************************/
  2404. /*
  2405. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2406. * one and check NumLogEntries at runtime.
  2407. */
  2408. #ifndef MPI_LOG_0_NUM_LOG_ENTRIES
  2409. #define MPI_LOG_0_NUM_LOG_ENTRIES (1)
  2410. #endif
  2411. #define MPI_LOG_0_LOG_DATA_LENGTH (0x1C)
  2412. typedef struct _MPI_LOG_0_ENTRY
  2413. {
  2414. U32 TimeStamp; /* 00h */
  2415. U32 Reserved1; /* 04h */
  2416. U16 LogSequence; /* 08h */
  2417. U16 LogEntryQualifier; /* 0Ah */
  2418. U8 LogData[MPI_LOG_0_LOG_DATA_LENGTH]; /* 0Ch */
  2419. } MPI_LOG_0_ENTRY, MPI_POINTER PTR_MPI_LOG_0_ENTRY,
  2420. MpiLog0Entry_t, MPI_POINTER pMpiLog0Entry_t;
  2421. /* values for Log Page 0 LogEntry LogEntryQualifier field */
  2422. #define MPI_LOG_0_ENTRY_QUAL_ENTRY_UNUSED (0x0000)
  2423. #define MPI_LOG_0_ENTRY_QUAL_POWER_ON_RESET (0x0001)
  2424. typedef struct _CONFIG_PAGE_LOG_0
  2425. {
  2426. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2427. U32 Reserved1; /* 08h */
  2428. U32 Reserved2; /* 0Ch */
  2429. U16 NumLogEntries; /* 10h */
  2430. U16 Reserved3; /* 12h */
  2431. MPI_LOG_0_ENTRY LogEntry[MPI_LOG_0_NUM_LOG_ENTRIES]; /* 14h */
  2432. } CONFIG_PAGE_LOG_0, MPI_POINTER PTR_CONFIG_PAGE_LOG_0,
  2433. LogPage0_t, MPI_POINTER pLogPage0_t;
  2434. #define MPI_LOG_0_PAGEVERSION (0x01)
  2435. #endif