pluto2.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802
  1. /*
  2. * pluto2.c - Satelco Easywatch Mobile Terrestrial Receiver [DVB-T]
  3. *
  4. * Copyright (C) 2005 Andreas Oberritter <obi@linuxtv.org>
  5. *
  6. * based on pluto2.c 1.10 - http://instinct-wp8.no-ip.org/pluto/
  7. * by Dany Salman <salmandany@yahoo.fr>
  8. * Copyright (c) 2004 TDF
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. *
  24. */
  25. #include <linux/i2c.h>
  26. #include <linux/i2c-algo-bit.h>
  27. #include <linux/init.h>
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/pci.h>
  31. #include <linux/dma-mapping.h>
  32. #include "demux.h"
  33. #include "dmxdev.h"
  34. #include "dvb_demux.h"
  35. #include "dvb_frontend.h"
  36. #include "dvb_net.h"
  37. #include "dvbdev.h"
  38. #include "tda1004x.h"
  39. #define DRIVER_NAME "pluto2"
  40. #define REG_PIDn(n) ((n) << 2) /* PID n pattern registers */
  41. #define REG_PCAR 0x0020 /* PC address register */
  42. #define REG_TSCR 0x0024 /* TS ctrl & status */
  43. #define REG_MISC 0x0028 /* miscellaneous */
  44. #define REG_MMAC 0x002c /* MSB MAC address */
  45. #define REG_IMAC 0x0030 /* ISB MAC address */
  46. #define REG_LMAC 0x0034 /* LSB MAC address */
  47. #define REG_SPID 0x0038 /* SPI data */
  48. #define REG_SLCS 0x003c /* serial links ctrl/status */
  49. #define PID0_NOFIL (0x0001 << 16)
  50. #define PIDn_ENP (0x0001 << 15)
  51. #define PID0_END (0x0001 << 14)
  52. #define PID0_AFIL (0x0001 << 13)
  53. #define PIDn_PID (0x1fff << 0)
  54. #define TSCR_NBPACKETS (0x00ff << 24)
  55. #define TSCR_DEM (0x0001 << 17)
  56. #define TSCR_DE (0x0001 << 16)
  57. #define TSCR_RSTN (0x0001 << 15)
  58. #define TSCR_MSKO (0x0001 << 14)
  59. #define TSCR_MSKA (0x0001 << 13)
  60. #define TSCR_MSKL (0x0001 << 12)
  61. #define TSCR_OVR (0x0001 << 11)
  62. #define TSCR_AFUL (0x0001 << 10)
  63. #define TSCR_LOCK (0x0001 << 9)
  64. #define TSCR_IACK (0x0001 << 8)
  65. #define TSCR_ADEF (0x007f << 0)
  66. #define MISC_DVR (0x0fff << 4)
  67. #define MISC_ALED (0x0001 << 3)
  68. #define MISC_FRST (0x0001 << 2)
  69. #define MISC_LED1 (0x0001 << 1)
  70. #define MISC_LED0 (0x0001 << 0)
  71. #define SPID_SPIDR (0x00ff << 0)
  72. #define SLCS_SCL (0x0001 << 7)
  73. #define SLCS_SDA (0x0001 << 6)
  74. #define SLCS_CSN (0x0001 << 2)
  75. #define SLCS_OVR (0x0001 << 1)
  76. #define SLCS_SWC (0x0001 << 0)
  77. #define TS_DMA_PACKETS (8)
  78. #define TS_DMA_BYTES (188 * TS_DMA_PACKETS)
  79. #define I2C_ADDR_TDA10046 0x10
  80. #define I2C_ADDR_TUA6034 0xc2
  81. #define NHWFILTERS 8
  82. struct pluto {
  83. /* pci */
  84. struct pci_dev *pdev;
  85. u8 __iomem *io_mem;
  86. /* dvb */
  87. struct dmx_frontend hw_frontend;
  88. struct dmx_frontend mem_frontend;
  89. struct dmxdev dmxdev;
  90. struct dvb_adapter dvb_adapter;
  91. struct dvb_demux demux;
  92. struct dvb_frontend *fe;
  93. struct dvb_net dvbnet;
  94. unsigned int full_ts_users;
  95. unsigned int users;
  96. /* i2c */
  97. struct i2c_algo_bit_data i2c_bit;
  98. struct i2c_adapter i2c_adap;
  99. unsigned int i2cbug;
  100. /* irq */
  101. unsigned int overflow;
  102. /* dma */
  103. dma_addr_t dma_addr;
  104. u8 dma_buf[TS_DMA_BYTES];
  105. u8 dummy[4096];
  106. };
  107. static inline struct pluto *feed_to_pluto(struct dvb_demux_feed *feed)
  108. {
  109. return container_of(feed->demux, struct pluto, demux);
  110. }
  111. static inline struct pluto *frontend_to_pluto(struct dvb_frontend *fe)
  112. {
  113. return container_of(fe->dvb, struct pluto, dvb_adapter);
  114. }
  115. static inline u32 pluto_readreg(struct pluto *pluto, u32 reg)
  116. {
  117. return readl(&pluto->io_mem[reg]);
  118. }
  119. static inline void pluto_writereg(struct pluto *pluto, u32 reg, u32 val)
  120. {
  121. writel(val, &pluto->io_mem[reg]);
  122. }
  123. static inline void pluto_rw(struct pluto *pluto, u32 reg, u32 mask, u32 bits)
  124. {
  125. u32 val = readl(&pluto->io_mem[reg]);
  126. val &= ~mask;
  127. val |= bits;
  128. writel(val, &pluto->io_mem[reg]);
  129. }
  130. static void pluto_setsda(void *data, int state)
  131. {
  132. struct pluto *pluto = data;
  133. if (state)
  134. pluto_rw(pluto, REG_SLCS, SLCS_SDA, SLCS_SDA);
  135. else
  136. pluto_rw(pluto, REG_SLCS, SLCS_SDA, 0);
  137. }
  138. static void pluto_setscl(void *data, int state)
  139. {
  140. struct pluto *pluto = data;
  141. if (state)
  142. pluto_rw(pluto, REG_SLCS, SLCS_SCL, SLCS_SCL);
  143. else
  144. pluto_rw(pluto, REG_SLCS, SLCS_SCL, 0);
  145. /* try to detect i2c_inb() to workaround hardware bug:
  146. * reset SDA to high after SCL has been set to low */
  147. if ((state) && (pluto->i2cbug == 0)) {
  148. pluto->i2cbug = 1;
  149. } else {
  150. if ((!state) && (pluto->i2cbug == 1))
  151. pluto_setsda(pluto, 1);
  152. pluto->i2cbug = 0;
  153. }
  154. }
  155. static int pluto_getsda(void *data)
  156. {
  157. struct pluto *pluto = data;
  158. return pluto_readreg(pluto, REG_SLCS) & SLCS_SDA;
  159. }
  160. static int pluto_getscl(void *data)
  161. {
  162. struct pluto *pluto = data;
  163. return pluto_readreg(pluto, REG_SLCS) & SLCS_SCL;
  164. }
  165. static void pluto_reset_frontend(struct pluto *pluto, int reenable)
  166. {
  167. u32 val = pluto_readreg(pluto, REG_MISC);
  168. if (val & MISC_FRST) {
  169. val &= ~MISC_FRST;
  170. pluto_writereg(pluto, REG_MISC, val);
  171. }
  172. if (reenable) {
  173. val |= MISC_FRST;
  174. pluto_writereg(pluto, REG_MISC, val);
  175. }
  176. }
  177. static void pluto_reset_ts(struct pluto *pluto, int reenable)
  178. {
  179. u32 val = pluto_readreg(pluto, REG_TSCR);
  180. if (val & TSCR_RSTN) {
  181. val &= ~TSCR_RSTN;
  182. pluto_writereg(pluto, REG_TSCR, val);
  183. }
  184. if (reenable) {
  185. val |= TSCR_RSTN;
  186. pluto_writereg(pluto, REG_TSCR, val);
  187. }
  188. }
  189. static void pluto_set_dma_addr(struct pluto *pluto)
  190. {
  191. pluto_writereg(pluto, REG_PCAR, cpu_to_le32(pluto->dma_addr));
  192. }
  193. static int __devinit pluto_dma_map(struct pluto *pluto)
  194. {
  195. pluto->dma_addr = pci_map_single(pluto->pdev, pluto->dma_buf,
  196. TS_DMA_BYTES, PCI_DMA_FROMDEVICE);
  197. return pci_dma_mapping_error(pluto->dma_addr);
  198. }
  199. static void pluto_dma_unmap(struct pluto *pluto)
  200. {
  201. pci_unmap_single(pluto->pdev, pluto->dma_addr,
  202. TS_DMA_BYTES, PCI_DMA_FROMDEVICE);
  203. }
  204. static int pluto_start_feed(struct dvb_demux_feed *f)
  205. {
  206. struct pluto *pluto = feed_to_pluto(f);
  207. /* enable PID filtering */
  208. if (pluto->users++ == 0)
  209. pluto_rw(pluto, REG_PIDn(0), PID0_AFIL | PID0_NOFIL, 0);
  210. if ((f->pid < 0x2000) && (f->index < NHWFILTERS))
  211. pluto_rw(pluto, REG_PIDn(f->index), PIDn_ENP | PIDn_PID, PIDn_ENP | f->pid);
  212. else if (pluto->full_ts_users++ == 0)
  213. pluto_rw(pluto, REG_PIDn(0), PID0_NOFIL, PID0_NOFIL);
  214. return 0;
  215. }
  216. static int pluto_stop_feed(struct dvb_demux_feed *f)
  217. {
  218. struct pluto *pluto = feed_to_pluto(f);
  219. /* disable PID filtering */
  220. if (--pluto->users == 0)
  221. pluto_rw(pluto, REG_PIDn(0), PID0_AFIL, PID0_AFIL);
  222. if ((f->pid < 0x2000) && (f->index < NHWFILTERS))
  223. pluto_rw(pluto, REG_PIDn(f->index), PIDn_ENP | PIDn_PID, 0x1fff);
  224. else if (--pluto->full_ts_users == 0)
  225. pluto_rw(pluto, REG_PIDn(0), PID0_NOFIL, 0);
  226. return 0;
  227. }
  228. static void pluto_dma_end(struct pluto *pluto, unsigned int nbpackets)
  229. {
  230. /* synchronize the DMA transfer with the CPU
  231. * first so that we see updated contents. */
  232. pci_dma_sync_single_for_cpu(pluto->pdev, pluto->dma_addr,
  233. TS_DMA_BYTES, PCI_DMA_FROMDEVICE);
  234. /* Workaround for broken hardware:
  235. * [1] On startup NBPACKETS seems to contain an uninitialized value,
  236. * but no packets have been transfered.
  237. * [2] Sometimes (actually very often) NBPACKETS stays at zero
  238. * although one packet has been transfered.
  239. */
  240. if ((nbpackets == 0) || (nbpackets > TS_DMA_PACKETS)) {
  241. unsigned int i = 0;
  242. while (pluto->dma_buf[i] == 0x47)
  243. i += 188;
  244. nbpackets = i / 188;
  245. }
  246. dvb_dmx_swfilter_packets(&pluto->demux, pluto->dma_buf, nbpackets);
  247. /* clear the dma buffer. this is needed to be able to identify
  248. * new valid ts packets above */
  249. memset(pluto->dma_buf, 0, nbpackets * 188);
  250. /* reset the dma address */
  251. pluto_set_dma_addr(pluto);
  252. /* sync the buffer and give it back to the card */
  253. pci_dma_sync_single_for_device(pluto->pdev, pluto->dma_addr,
  254. TS_DMA_BYTES, PCI_DMA_FROMDEVICE);
  255. }
  256. static irqreturn_t pluto_irq(int irq, void *dev_id, struct pt_regs *regs)
  257. {
  258. struct pluto *pluto = dev_id;
  259. u32 tscr;
  260. /* check whether an interrupt occured on this device */
  261. tscr = pluto_readreg(pluto, REG_TSCR);
  262. if (!(tscr & (TSCR_DE | TSCR_OVR)))
  263. return IRQ_NONE;
  264. if (tscr == 0xffffffff) {
  265. // FIXME: maybe recover somehow
  266. dev_err(&pluto->pdev->dev, "card hung up :(\n");
  267. return IRQ_HANDLED;
  268. }
  269. /* dma end interrupt */
  270. if (tscr & TSCR_DE) {
  271. pluto_dma_end(pluto, (tscr & TSCR_NBPACKETS) >> 24);
  272. /* overflow interrupt */
  273. if (tscr & TSCR_OVR)
  274. pluto->overflow++;
  275. if (pluto->overflow) {
  276. dev_err(&pluto->pdev->dev, "overflow irq (%d)\n",
  277. pluto->overflow);
  278. pluto_reset_ts(pluto, 1);
  279. pluto->overflow = 0;
  280. }
  281. } else if (tscr & TSCR_OVR) {
  282. pluto->overflow++;
  283. }
  284. /* ACK the interrupt */
  285. pluto_writereg(pluto, REG_TSCR, tscr | TSCR_IACK);
  286. return IRQ_HANDLED;
  287. }
  288. static void __devinit pluto_enable_irqs(struct pluto *pluto)
  289. {
  290. u32 val = pluto_readreg(pluto, REG_TSCR);
  291. /* set the number of packets */
  292. val &= ~TSCR_ADEF;
  293. val |= TS_DMA_PACKETS / 2;
  294. /* disable AFUL and LOCK interrupts */
  295. val |= (TSCR_MSKA | TSCR_MSKL);
  296. /* enable DMA and OVERFLOW interrupts */
  297. val &= ~(TSCR_DEM | TSCR_MSKO);
  298. /* clear pending interrupts */
  299. val |= TSCR_IACK;
  300. pluto_writereg(pluto, REG_TSCR, val);
  301. }
  302. static void pluto_disable_irqs(struct pluto *pluto)
  303. {
  304. u32 val = pluto_readreg(pluto, REG_TSCR);
  305. /* disable all interrupts */
  306. val |= (TSCR_DEM | TSCR_MSKO | TSCR_MSKA | TSCR_MSKL);
  307. /* clear pending interrupts */
  308. val |= TSCR_IACK;
  309. pluto_writereg(pluto, REG_TSCR, val);
  310. }
  311. static int __devinit pluto_hw_init(struct pluto *pluto)
  312. {
  313. pluto_reset_frontend(pluto, 1);
  314. /* set automatic LED control by FPGA */
  315. pluto_rw(pluto, REG_MISC, MISC_ALED, MISC_ALED);
  316. /* set data endianess */
  317. #ifdef __LITTLE_ENDIAN
  318. pluto_rw(pluto, REG_PIDn(0), PID0_END, PID0_END);
  319. #else
  320. pluto_rw(pluto, REG_PIDn(0), PID0_END, 0);
  321. #endif
  322. /* map DMA and set address */
  323. pluto_dma_map(pluto);
  324. pluto_set_dma_addr(pluto);
  325. /* enable interrupts */
  326. pluto_enable_irqs(pluto);
  327. /* reset TS logic */
  328. pluto_reset_ts(pluto, 1);
  329. return 0;
  330. }
  331. static void pluto_hw_exit(struct pluto *pluto)
  332. {
  333. /* disable interrupts */
  334. pluto_disable_irqs(pluto);
  335. pluto_reset_ts(pluto, 0);
  336. /* LED: disable automatic control, enable yellow, disable green */
  337. pluto_rw(pluto, REG_MISC, MISC_ALED | MISC_LED1 | MISC_LED0, MISC_LED1);
  338. /* unmap DMA */
  339. pluto_dma_unmap(pluto);
  340. pluto_reset_frontend(pluto, 0);
  341. }
  342. static inline u32 divide(u32 numerator, u32 denominator)
  343. {
  344. if (denominator == 0)
  345. return ~0;
  346. return (numerator + denominator / 2) / denominator;
  347. }
  348. /* LG Innotek TDTE-E001P (Infineon TUA6034) */
  349. static int lg_tdtpe001p_pll_set(struct dvb_frontend *fe,
  350. struct dvb_frontend_parameters *p)
  351. {
  352. struct pluto *pluto = frontend_to_pluto(fe);
  353. struct i2c_msg msg;
  354. int ret;
  355. u8 buf[4];
  356. u32 div;
  357. // Fref = 166.667 Hz
  358. // Fref * 3 = 500.000 Hz
  359. // IF = 36166667
  360. // IF / Fref = 217
  361. //div = divide(p->frequency + 36166667, 166667);
  362. div = divide(p->frequency * 3, 500000) + 217;
  363. buf[0] = (div >> 8) & 0x7f;
  364. buf[1] = (div >> 0) & 0xff;
  365. if (p->frequency < 611000000)
  366. buf[2] = 0xb4;
  367. else if (p->frequency < 811000000)
  368. buf[2] = 0xbc;
  369. else
  370. buf[2] = 0xf4;
  371. // VHF: 174-230 MHz
  372. // center: 350 MHz
  373. // UHF: 470-862 MHz
  374. if (p->frequency < 350000000)
  375. buf[3] = 0x02;
  376. else
  377. buf[3] = 0x04;
  378. if (p->u.ofdm.bandwidth == BANDWIDTH_8_MHZ)
  379. buf[3] |= 0x08;
  380. if (sizeof(buf) == 6) {
  381. buf[4] = buf[2];
  382. buf[4] &= ~0x1c;
  383. buf[4] |= 0x18;
  384. buf[5] = (0 << 7) | (2 << 4);
  385. }
  386. msg.addr = I2C_ADDR_TUA6034 >> 1;
  387. msg.flags = 0;
  388. msg.buf = buf;
  389. msg.len = sizeof(buf);
  390. ret = i2c_transfer(&pluto->i2c_adap, &msg, 1);
  391. if (ret < 0)
  392. return ret;
  393. else if (ret == 0)
  394. return -EREMOTEIO;
  395. return 0;
  396. }
  397. static int pluto2_request_firmware(struct dvb_frontend *fe,
  398. const struct firmware **fw, char *name)
  399. {
  400. struct pluto *pluto = frontend_to_pluto(fe);
  401. return request_firmware(fw, name, &pluto->pdev->dev);
  402. }
  403. static struct tda1004x_config pluto2_fe_config __devinitdata = {
  404. .demod_address = I2C_ADDR_TDA10046 >> 1,
  405. .invert = 1,
  406. .invert_oclk = 0,
  407. .xtal_freq = TDA10046_XTAL_16M,
  408. .agc_config = TDA10046_AGC_DEFAULT,
  409. .if_freq = TDA10046_FREQ_3617,
  410. .pll_set = lg_tdtpe001p_pll_set,
  411. .pll_sleep = NULL,
  412. .request_firmware = pluto2_request_firmware,
  413. };
  414. static int __devinit frontend_init(struct pluto *pluto)
  415. {
  416. int ret;
  417. pluto->fe = tda10046_attach(&pluto2_fe_config, &pluto->i2c_adap);
  418. if (!pluto->fe) {
  419. dev_err(&pluto->pdev->dev, "could not attach frontend\n");
  420. return -ENODEV;
  421. }
  422. ret = dvb_register_frontend(&pluto->dvb_adapter, pluto->fe);
  423. if (ret < 0) {
  424. if (pluto->fe->ops->release)
  425. pluto->fe->ops->release(pluto->fe);
  426. return ret;
  427. }
  428. return 0;
  429. }
  430. static void __devinit pluto_read_rev(struct pluto *pluto)
  431. {
  432. u32 val = pluto_readreg(pluto, REG_MISC) & MISC_DVR;
  433. dev_info(&pluto->pdev->dev, "board revision %d.%d\n",
  434. (val >> 12) & 0x0f, (val >> 4) & 0xff);
  435. }
  436. static void __devinit pluto_read_mac(struct pluto *pluto, u8 *mac)
  437. {
  438. u32 val = pluto_readreg(pluto, REG_MMAC);
  439. mac[0] = (val >> 8) & 0xff;
  440. mac[1] = (val >> 0) & 0xff;
  441. val = pluto_readreg(pluto, REG_IMAC);
  442. mac[2] = (val >> 8) & 0xff;
  443. mac[3] = (val >> 0) & 0xff;
  444. val = pluto_readreg(pluto, REG_LMAC);
  445. mac[4] = (val >> 8) & 0xff;
  446. mac[5] = (val >> 0) & 0xff;
  447. dev_info(&pluto->pdev->dev, "MAC %02x:%02x:%02x:%02x:%02x:%02x\n",
  448. mac[0], mac[1], mac[2], mac[3], mac[4], mac[5]);
  449. }
  450. static int __devinit pluto_read_serial(struct pluto *pluto)
  451. {
  452. struct pci_dev *pdev = pluto->pdev;
  453. unsigned int i, j;
  454. u8 __iomem *cis;
  455. cis = pci_iomap(pdev, 1, 0);
  456. if (!cis)
  457. return -EIO;
  458. dev_info(&pdev->dev, "S/N ");
  459. for (i = 0xe0; i < 0x100; i += 4) {
  460. u32 val = readl(&cis[i]);
  461. for (j = 0; j < 32; j += 8) {
  462. if ((val & 0xff) == 0xff)
  463. goto out;
  464. printk("%c", val & 0xff);
  465. val >>= 8;
  466. }
  467. }
  468. out:
  469. printk("\n");
  470. pci_iounmap(pdev, cis);
  471. return 0;
  472. }
  473. static int __devinit pluto2_probe(struct pci_dev *pdev,
  474. const struct pci_device_id *ent)
  475. {
  476. struct pluto *pluto;
  477. struct dvb_adapter *dvb_adapter;
  478. struct dvb_demux *dvbdemux;
  479. struct dmx_demux *dmx;
  480. int ret = -ENOMEM;
  481. pluto = kzalloc(sizeof(struct pluto), GFP_KERNEL);
  482. if (!pluto)
  483. goto out;
  484. pluto->pdev = pdev;
  485. ret = pci_enable_device(pdev);
  486. if (ret < 0)
  487. goto err_kfree;
  488. /* enable interrupts */
  489. pci_write_config_dword(pdev, 0x6c, 0x8000);
  490. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  491. if (ret < 0)
  492. goto err_pci_disable_device;
  493. pci_set_master(pdev);
  494. ret = pci_request_regions(pdev, DRIVER_NAME);
  495. if (ret < 0)
  496. goto err_pci_disable_device;
  497. pluto->io_mem = pci_iomap(pdev, 0, 0x40);
  498. if (!pluto->io_mem) {
  499. ret = -EIO;
  500. goto err_pci_release_regions;
  501. }
  502. pci_set_drvdata(pdev, pluto);
  503. ret = request_irq(pdev->irq, pluto_irq, SA_SHIRQ, DRIVER_NAME, pluto);
  504. if (ret < 0)
  505. goto err_pci_iounmap;
  506. ret = pluto_hw_init(pluto);
  507. if (ret < 0)
  508. goto err_free_irq;
  509. /* i2c */
  510. i2c_set_adapdata(&pluto->i2c_adap, pluto);
  511. strcpy(pluto->i2c_adap.name, DRIVER_NAME);
  512. pluto->i2c_adap.owner = THIS_MODULE;
  513. pluto->i2c_adap.class = I2C_CLASS_TV_DIGITAL;
  514. pluto->i2c_adap.dev.parent = &pdev->dev;
  515. pluto->i2c_adap.algo_data = &pluto->i2c_bit;
  516. pluto->i2c_bit.data = pluto;
  517. pluto->i2c_bit.setsda = pluto_setsda;
  518. pluto->i2c_bit.setscl = pluto_setscl;
  519. pluto->i2c_bit.getsda = pluto_getsda;
  520. pluto->i2c_bit.getscl = pluto_getscl;
  521. pluto->i2c_bit.udelay = 10;
  522. pluto->i2c_bit.timeout = 10;
  523. /* Raise SCL and SDA */
  524. pluto_setsda(pluto, 1);
  525. pluto_setscl(pluto, 1);
  526. ret = i2c_bit_add_bus(&pluto->i2c_adap);
  527. if (ret < 0)
  528. goto err_pluto_hw_exit;
  529. /* dvb */
  530. ret = dvb_register_adapter(&pluto->dvb_adapter, DRIVER_NAME, THIS_MODULE);
  531. if (ret < 0)
  532. goto err_i2c_bit_del_bus;
  533. dvb_adapter = &pluto->dvb_adapter;
  534. pluto_read_rev(pluto);
  535. pluto_read_serial(pluto);
  536. pluto_read_mac(pluto, dvb_adapter->proposed_mac);
  537. dvbdemux = &pluto->demux;
  538. dvbdemux->filternum = 256;
  539. dvbdemux->feednum = 256;
  540. dvbdemux->start_feed = pluto_start_feed;
  541. dvbdemux->stop_feed = pluto_stop_feed;
  542. dvbdemux->dmx.capabilities = (DMX_TS_FILTERING |
  543. DMX_SECTION_FILTERING | DMX_MEMORY_BASED_FILTERING);
  544. ret = dvb_dmx_init(dvbdemux);
  545. if (ret < 0)
  546. goto err_dvb_unregister_adapter;
  547. dmx = &dvbdemux->dmx;
  548. pluto->hw_frontend.source = DMX_FRONTEND_0;
  549. pluto->mem_frontend.source = DMX_MEMORY_FE;
  550. pluto->dmxdev.filternum = NHWFILTERS;
  551. pluto->dmxdev.demux = dmx;
  552. ret = dvb_dmxdev_init(&pluto->dmxdev, dvb_adapter);
  553. if (ret < 0)
  554. goto err_dvb_dmx_release;
  555. ret = dmx->add_frontend(dmx, &pluto->hw_frontend);
  556. if (ret < 0)
  557. goto err_dvb_dmxdev_release;
  558. ret = dmx->add_frontend(dmx, &pluto->mem_frontend);
  559. if (ret < 0)
  560. goto err_remove_hw_frontend;
  561. ret = dmx->connect_frontend(dmx, &pluto->hw_frontend);
  562. if (ret < 0)
  563. goto err_remove_mem_frontend;
  564. ret = frontend_init(pluto);
  565. if (ret < 0)
  566. goto err_disconnect_frontend;
  567. dvb_net_init(dvb_adapter, &pluto->dvbnet, dmx);
  568. out:
  569. return ret;
  570. err_disconnect_frontend:
  571. dmx->disconnect_frontend(dmx);
  572. err_remove_mem_frontend:
  573. dmx->remove_frontend(dmx, &pluto->mem_frontend);
  574. err_remove_hw_frontend:
  575. dmx->remove_frontend(dmx, &pluto->hw_frontend);
  576. err_dvb_dmxdev_release:
  577. dvb_dmxdev_release(&pluto->dmxdev);
  578. err_dvb_dmx_release:
  579. dvb_dmx_release(dvbdemux);
  580. err_dvb_unregister_adapter:
  581. dvb_unregister_adapter(dvb_adapter);
  582. err_i2c_bit_del_bus:
  583. i2c_bit_del_bus(&pluto->i2c_adap);
  584. err_pluto_hw_exit:
  585. pluto_hw_exit(pluto);
  586. err_free_irq:
  587. free_irq(pdev->irq, pluto);
  588. err_pci_iounmap:
  589. pci_iounmap(pdev, pluto->io_mem);
  590. err_pci_release_regions:
  591. pci_release_regions(pdev);
  592. err_pci_disable_device:
  593. pci_disable_device(pdev);
  594. err_kfree:
  595. pci_set_drvdata(pdev, NULL);
  596. kfree(pluto);
  597. goto out;
  598. }
  599. static void __devexit pluto2_remove(struct pci_dev *pdev)
  600. {
  601. struct pluto *pluto = pci_get_drvdata(pdev);
  602. struct dvb_adapter *dvb_adapter = &pluto->dvb_adapter;
  603. struct dvb_demux *dvbdemux = &pluto->demux;
  604. struct dmx_demux *dmx = &dvbdemux->dmx;
  605. dmx->close(dmx);
  606. dvb_net_release(&pluto->dvbnet);
  607. if (pluto->fe)
  608. dvb_unregister_frontend(pluto->fe);
  609. dmx->disconnect_frontend(dmx);
  610. dmx->remove_frontend(dmx, &pluto->mem_frontend);
  611. dmx->remove_frontend(dmx, &pluto->hw_frontend);
  612. dvb_dmxdev_release(&pluto->dmxdev);
  613. dvb_dmx_release(dvbdemux);
  614. dvb_unregister_adapter(dvb_adapter);
  615. i2c_bit_del_bus(&pluto->i2c_adap);
  616. pluto_hw_exit(pluto);
  617. free_irq(pdev->irq, pluto);
  618. pci_iounmap(pdev, pluto->io_mem);
  619. pci_release_regions(pdev);
  620. pci_disable_device(pdev);
  621. pci_set_drvdata(pdev, NULL);
  622. kfree(pluto);
  623. }
  624. #ifndef PCI_VENDOR_ID_SCM
  625. #define PCI_VENDOR_ID_SCM 0x0432
  626. #endif
  627. #ifndef PCI_DEVICE_ID_PLUTO2
  628. #define PCI_DEVICE_ID_PLUTO2 0x0001
  629. #endif
  630. static struct pci_device_id pluto2_id_table[] __devinitdata = {
  631. {
  632. .vendor = PCI_VENDOR_ID_SCM,
  633. .device = PCI_DEVICE_ID_PLUTO2,
  634. .subvendor = PCI_ANY_ID,
  635. .subdevice = PCI_ANY_ID,
  636. }, {
  637. /* empty */
  638. },
  639. };
  640. MODULE_DEVICE_TABLE(pci, pluto2_id_table);
  641. static struct pci_driver pluto2_driver = {
  642. .name = DRIVER_NAME,
  643. .id_table = pluto2_id_table,
  644. .probe = pluto2_probe,
  645. .remove = __devexit_p(pluto2_remove),
  646. };
  647. static int __init pluto2_init(void)
  648. {
  649. return pci_register_driver(&pluto2_driver);
  650. }
  651. static void __exit pluto2_exit(void)
  652. {
  653. pci_unregister_driver(&pluto2_driver);
  654. }
  655. module_init(pluto2_init);
  656. module_exit(pluto2_exit);
  657. MODULE_AUTHOR("Andreas Oberritter <obi@linuxtv.org>");
  658. MODULE_DESCRIPTION("Pluto2 driver");
  659. MODULE_LICENSE("GPL");