telespci.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. /* $Id: telespci.c,v 2.23.2.3 2004/01/13 14:31:26 keil Exp $
  2. *
  3. * low level stuff for Teles PCI isdn cards
  4. *
  5. * Author Ton van Rosmalen
  6. * Karsten Keil
  7. * Copyright by Ton van Rosmalen
  8. * by Karsten Keil <keil@isdn4linux.de>
  9. *
  10. * This software may be used and distributed according to the terms
  11. * of the GNU General Public License, incorporated herein by reference.
  12. *
  13. */
  14. #include <linux/init.h>
  15. #include <linux/config.h>
  16. #include "hisax.h"
  17. #include "isac.h"
  18. #include "hscx.h"
  19. #include "isdnl1.h"
  20. #include <linux/pci.h>
  21. extern const char *CardType[];
  22. static const char *telespci_revision = "$Revision: 2.23.2.3 $";
  23. #define ZORAN_PO_RQ_PEN 0x02000000
  24. #define ZORAN_PO_WR 0x00800000
  25. #define ZORAN_PO_GID0 0x00000000
  26. #define ZORAN_PO_GID1 0x00100000
  27. #define ZORAN_PO_GREG0 0x00000000
  28. #define ZORAN_PO_GREG1 0x00010000
  29. #define ZORAN_PO_DMASK 0xFF
  30. #define WRITE_ADDR_ISAC (ZORAN_PO_WR | ZORAN_PO_GID0 | ZORAN_PO_GREG0)
  31. #define READ_DATA_ISAC (ZORAN_PO_GID0 | ZORAN_PO_GREG1)
  32. #define WRITE_DATA_ISAC (ZORAN_PO_WR | ZORAN_PO_GID0 | ZORAN_PO_GREG1)
  33. #define WRITE_ADDR_HSCX (ZORAN_PO_WR | ZORAN_PO_GID1 | ZORAN_PO_GREG0)
  34. #define READ_DATA_HSCX (ZORAN_PO_GID1 | ZORAN_PO_GREG1)
  35. #define WRITE_DATA_HSCX (ZORAN_PO_WR | ZORAN_PO_GID1 | ZORAN_PO_GREG1)
  36. #define ZORAN_WAIT_NOBUSY do { \
  37. portdata = readl(adr + 0x200); \
  38. } while (portdata & ZORAN_PO_RQ_PEN)
  39. static inline u_char
  40. readisac(void __iomem *adr, u_char off)
  41. {
  42. register unsigned int portdata;
  43. ZORAN_WAIT_NOBUSY;
  44. /* set address for ISAC */
  45. writel(WRITE_ADDR_ISAC | off, adr + 0x200);
  46. ZORAN_WAIT_NOBUSY;
  47. /* read data from ISAC */
  48. writel(READ_DATA_ISAC, adr + 0x200);
  49. ZORAN_WAIT_NOBUSY;
  50. return((u_char)(portdata & ZORAN_PO_DMASK));
  51. }
  52. static inline void
  53. writeisac(void __iomem *adr, u_char off, u_char data)
  54. {
  55. register unsigned int portdata;
  56. ZORAN_WAIT_NOBUSY;
  57. /* set address for ISAC */
  58. writel(WRITE_ADDR_ISAC | off, adr + 0x200);
  59. ZORAN_WAIT_NOBUSY;
  60. /* write data to ISAC */
  61. writel(WRITE_DATA_ISAC | data, adr + 0x200);
  62. ZORAN_WAIT_NOBUSY;
  63. }
  64. static inline u_char
  65. readhscx(void __iomem *adr, int hscx, u_char off)
  66. {
  67. register unsigned int portdata;
  68. ZORAN_WAIT_NOBUSY;
  69. /* set address for HSCX */
  70. writel(WRITE_ADDR_HSCX | ((hscx ? 0x40:0) + off), adr + 0x200);
  71. ZORAN_WAIT_NOBUSY;
  72. /* read data from HSCX */
  73. writel(READ_DATA_HSCX, adr + 0x200);
  74. ZORAN_WAIT_NOBUSY;
  75. return ((u_char)(portdata & ZORAN_PO_DMASK));
  76. }
  77. static inline void
  78. writehscx(void __iomem *adr, int hscx, u_char off, u_char data)
  79. {
  80. register unsigned int portdata;
  81. ZORAN_WAIT_NOBUSY;
  82. /* set address for HSCX */
  83. writel(WRITE_ADDR_HSCX | ((hscx ? 0x40:0) + off), adr + 0x200);
  84. ZORAN_WAIT_NOBUSY;
  85. /* write data to HSCX */
  86. writel(WRITE_DATA_HSCX | data, adr + 0x200);
  87. ZORAN_WAIT_NOBUSY;
  88. }
  89. static inline void
  90. read_fifo_isac(void __iomem *adr, u_char * data, int size)
  91. {
  92. register unsigned int portdata;
  93. register int i;
  94. ZORAN_WAIT_NOBUSY;
  95. /* read data from ISAC */
  96. for (i = 0; i < size; i++) {
  97. /* set address for ISAC fifo */
  98. writel(WRITE_ADDR_ISAC | 0x1E, adr + 0x200);
  99. ZORAN_WAIT_NOBUSY;
  100. writel(READ_DATA_ISAC, adr + 0x200);
  101. ZORAN_WAIT_NOBUSY;
  102. data[i] = (u_char)(portdata & ZORAN_PO_DMASK);
  103. }
  104. }
  105. static void
  106. write_fifo_isac(void __iomem *adr, u_char * data, int size)
  107. {
  108. register unsigned int portdata;
  109. register int i;
  110. ZORAN_WAIT_NOBUSY;
  111. /* write data to ISAC */
  112. for (i = 0; i < size; i++) {
  113. /* set address for ISAC fifo */
  114. writel(WRITE_ADDR_ISAC | 0x1E, adr + 0x200);
  115. ZORAN_WAIT_NOBUSY;
  116. writel(WRITE_DATA_ISAC | data[i], adr + 0x200);
  117. ZORAN_WAIT_NOBUSY;
  118. }
  119. }
  120. static inline void
  121. read_fifo_hscx(void __iomem *adr, int hscx, u_char * data, int size)
  122. {
  123. register unsigned int portdata;
  124. register int i;
  125. ZORAN_WAIT_NOBUSY;
  126. /* read data from HSCX */
  127. for (i = 0; i < size; i++) {
  128. /* set address for HSCX fifo */
  129. writel(WRITE_ADDR_HSCX |(hscx ? 0x5F:0x1F), adr + 0x200);
  130. ZORAN_WAIT_NOBUSY;
  131. writel(READ_DATA_HSCX, adr + 0x200);
  132. ZORAN_WAIT_NOBUSY;
  133. data[i] = (u_char) (portdata & ZORAN_PO_DMASK);
  134. }
  135. }
  136. static inline void
  137. write_fifo_hscx(void __iomem *adr, int hscx, u_char * data, int size)
  138. {
  139. unsigned int portdata;
  140. register int i;
  141. ZORAN_WAIT_NOBUSY;
  142. /* write data to HSCX */
  143. for (i = 0; i < size; i++) {
  144. /* set address for HSCX fifo */
  145. writel(WRITE_ADDR_HSCX |(hscx ? 0x5F:0x1F), adr + 0x200);
  146. ZORAN_WAIT_NOBUSY;
  147. writel(WRITE_DATA_HSCX | data[i], adr + 0x200);
  148. ZORAN_WAIT_NOBUSY;
  149. udelay(10);
  150. }
  151. }
  152. /* Interface functions */
  153. static u_char
  154. ReadISAC(struct IsdnCardState *cs, u_char offset)
  155. {
  156. return (readisac(cs->hw.teles0.membase, offset));
  157. }
  158. static void
  159. WriteISAC(struct IsdnCardState *cs, u_char offset, u_char value)
  160. {
  161. writeisac(cs->hw.teles0.membase, offset, value);
  162. }
  163. static void
  164. ReadISACfifo(struct IsdnCardState *cs, u_char * data, int size)
  165. {
  166. read_fifo_isac(cs->hw.teles0.membase, data, size);
  167. }
  168. static void
  169. WriteISACfifo(struct IsdnCardState *cs, u_char * data, int size)
  170. {
  171. write_fifo_isac(cs->hw.teles0.membase, data, size);
  172. }
  173. static u_char
  174. ReadHSCX(struct IsdnCardState *cs, int hscx, u_char offset)
  175. {
  176. return (readhscx(cs->hw.teles0.membase, hscx, offset));
  177. }
  178. static void
  179. WriteHSCX(struct IsdnCardState *cs, int hscx, u_char offset, u_char value)
  180. {
  181. writehscx(cs->hw.teles0.membase, hscx, offset, value);
  182. }
  183. /*
  184. * fast interrupt HSCX stuff goes here
  185. */
  186. #define READHSCX(cs, nr, reg) readhscx(cs->hw.teles0.membase, nr, reg)
  187. #define WRITEHSCX(cs, nr, reg, data) writehscx(cs->hw.teles0.membase, nr, reg, data)
  188. #define READHSCXFIFO(cs, nr, ptr, cnt) read_fifo_hscx(cs->hw.teles0.membase, nr, ptr, cnt)
  189. #define WRITEHSCXFIFO(cs, nr, ptr, cnt) write_fifo_hscx(cs->hw.teles0.membase, nr, ptr, cnt)
  190. #include "hscx_irq.c"
  191. static irqreturn_t
  192. telespci_interrupt(int intno, void *dev_id, struct pt_regs *regs)
  193. {
  194. struct IsdnCardState *cs = dev_id;
  195. u_char hval, ival;
  196. u_long flags;
  197. spin_lock_irqsave(&cs->lock, flags);
  198. hval = readhscx(cs->hw.teles0.membase, 1, HSCX_ISTA);
  199. if (hval)
  200. hscx_int_main(cs, hval);
  201. ival = readisac(cs->hw.teles0.membase, ISAC_ISTA);
  202. if ((hval | ival) == 0) {
  203. spin_unlock_irqrestore(&cs->lock, flags);
  204. return IRQ_NONE;
  205. }
  206. if (ival)
  207. isac_interrupt(cs, ival);
  208. /* Clear interrupt register for Zoran PCI controller */
  209. writel(0x70000000, cs->hw.teles0.membase + 0x3C);
  210. writehscx(cs->hw.teles0.membase, 0, HSCX_MASK, 0xFF);
  211. writehscx(cs->hw.teles0.membase, 1, HSCX_MASK, 0xFF);
  212. writeisac(cs->hw.teles0.membase, ISAC_MASK, 0xFF);
  213. writeisac(cs->hw.teles0.membase, ISAC_MASK, 0x0);
  214. writehscx(cs->hw.teles0.membase, 0, HSCX_MASK, 0x0);
  215. writehscx(cs->hw.teles0.membase, 1, HSCX_MASK, 0x0);
  216. spin_unlock_irqrestore(&cs->lock, flags);
  217. return IRQ_HANDLED;
  218. }
  219. static void
  220. release_io_telespci(struct IsdnCardState *cs)
  221. {
  222. iounmap(cs->hw.teles0.membase);
  223. }
  224. static int
  225. TelesPCI_card_msg(struct IsdnCardState *cs, int mt, void *arg)
  226. {
  227. u_long flags;
  228. switch (mt) {
  229. case CARD_RESET:
  230. return(0);
  231. case CARD_RELEASE:
  232. release_io_telespci(cs);
  233. return(0);
  234. case CARD_INIT:
  235. spin_lock_irqsave(&cs->lock, flags);
  236. inithscxisac(cs, 3);
  237. spin_unlock_irqrestore(&cs->lock, flags);
  238. return(0);
  239. case CARD_TEST:
  240. return(0);
  241. }
  242. return(0);
  243. }
  244. static struct pci_dev *dev_tel __initdata = NULL;
  245. int __init
  246. setup_telespci(struct IsdnCard *card)
  247. {
  248. struct IsdnCardState *cs = card->cs;
  249. char tmp[64];
  250. #ifdef __BIG_ENDIAN
  251. #error "not running on big endian machines now"
  252. #endif
  253. strcpy(tmp, telespci_revision);
  254. printk(KERN_INFO "HiSax: Teles/PCI driver Rev. %s\n", HiSax_getrev(tmp));
  255. if (cs->typ != ISDN_CTYPE_TELESPCI)
  256. return (0);
  257. #ifdef CONFIG_PCI
  258. if ((dev_tel = pci_find_device (PCI_VENDOR_ID_ZORAN, PCI_DEVICE_ID_ZORAN_36120, dev_tel))) {
  259. if (pci_enable_device(dev_tel))
  260. return(0);
  261. cs->irq = dev_tel->irq;
  262. if (!cs->irq) {
  263. printk(KERN_WARNING "Teles: No IRQ for PCI card found\n");
  264. return(0);
  265. }
  266. cs->hw.teles0.membase = ioremap(pci_resource_start(dev_tel, 0),
  267. PAGE_SIZE);
  268. printk(KERN_INFO "Found: Zoran, base-address: 0x%lx, irq: 0x%x\n",
  269. pci_resource_start(dev_tel, 0), dev_tel->irq);
  270. } else {
  271. printk(KERN_WARNING "TelesPCI: No PCI card found\n");
  272. return(0);
  273. }
  274. #else
  275. printk(KERN_WARNING "HiSax: Teles/PCI and NO_PCI_BIOS\n");
  276. printk(KERN_WARNING "HiSax: Teles/PCI unable to config\n");
  277. return (0);
  278. #endif /* CONFIG_PCI */
  279. /* Initialize Zoran PCI controller */
  280. writel(0x00000000, cs->hw.teles0.membase + 0x28);
  281. writel(0x01000000, cs->hw.teles0.membase + 0x28);
  282. writel(0x01000000, cs->hw.teles0.membase + 0x28);
  283. writel(0x7BFFFFFF, cs->hw.teles0.membase + 0x2C);
  284. writel(0x70000000, cs->hw.teles0.membase + 0x3C);
  285. writel(0x61000000, cs->hw.teles0.membase + 0x40);
  286. /* writel(0x00800000, cs->hw.teles0.membase + 0x200); */
  287. printk(KERN_INFO
  288. "HiSax: %s config irq:%d mem:%p\n",
  289. CardType[cs->typ], cs->irq,
  290. cs->hw.teles0.membase);
  291. setup_isac(cs);
  292. cs->readisac = &ReadISAC;
  293. cs->writeisac = &WriteISAC;
  294. cs->readisacfifo = &ReadISACfifo;
  295. cs->writeisacfifo = &WriteISACfifo;
  296. cs->BC_Read_Reg = &ReadHSCX;
  297. cs->BC_Write_Reg = &WriteHSCX;
  298. cs->BC_Send_Data = &hscx_fill_fifo;
  299. cs->cardmsg = &TelesPCI_card_msg;
  300. cs->irq_func = &telespci_interrupt;
  301. cs->irq_flags |= SA_SHIRQ;
  302. ISACVersion(cs, "TelesPCI:");
  303. if (HscxVersion(cs, "TelesPCI:")) {
  304. printk(KERN_WARNING
  305. "TelesPCI: wrong HSCX versions check IO/MEM addresses\n");
  306. release_io_telespci(cs);
  307. return (0);
  308. }
  309. return (1);
  310. }