hfc_pci.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748
  1. /* $Id: hfc_pci.c,v 1.48.2.4 2004/02/11 13:21:33 keil Exp $
  2. *
  3. * low level driver for CCD´s hfc-pci based cards
  4. *
  5. * Author Werner Cornelius
  6. * based on existing driver for CCD hfc ISA cards
  7. * Copyright by Werner Cornelius <werner@isdn4linux.de>
  8. * by Karsten Keil <keil@isdn4linux.de>
  9. *
  10. * This software may be used and distributed according to the terms
  11. * of the GNU General Public License, incorporated herein by reference.
  12. *
  13. * For changes and modifications please read
  14. * Documentation/isdn/HiSax.cert
  15. *
  16. */
  17. #include <linux/init.h>
  18. #include <linux/config.h>
  19. #include "hisax.h"
  20. #include "hfc_pci.h"
  21. #include "isdnl1.h"
  22. #include <linux/pci.h>
  23. #include <linux/interrupt.h>
  24. extern const char *CardType[];
  25. static const char *hfcpci_revision = "$Revision: 1.48.2.4 $";
  26. /* table entry in the PCI devices list */
  27. typedef struct {
  28. int vendor_id;
  29. int device_id;
  30. char *vendor_name;
  31. char *card_name;
  32. } PCI_ENTRY;
  33. #define NT_T1_COUNT 20 /* number of 3.125ms interrupts for G2 timeout */
  34. #define CLKDEL_TE 0x0e /* CLKDEL in TE mode */
  35. #define CLKDEL_NT 0x6c /* CLKDEL in NT mode */
  36. static const PCI_ENTRY id_list[] =
  37. {
  38. {PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_2BD0, "CCD/Billion/Asuscom", "2BD0"},
  39. {PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_B000, "Billion", "B000"},
  40. {PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_B006, "Billion", "B006"},
  41. {PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_B007, "Billion", "B007"},
  42. {PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_B008, "Billion", "B008"},
  43. {PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_B009, "Billion", "B009"},
  44. {PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_B00A, "Billion", "B00A"},
  45. {PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_B00B, "Billion", "B00B"},
  46. {PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_B00C, "Billion", "B00C"},
  47. {PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_B100, "Seyeon", "B100"},
  48. {PCI_VENDOR_ID_ABOCOM, PCI_DEVICE_ID_ABOCOM_2BD1, "Abocom/Magitek", "2BD1"},
  49. {PCI_VENDOR_ID_ASUSTEK, PCI_DEVICE_ID_ASUSTEK_0675, "Asuscom/Askey", "675"},
  50. {PCI_VENDOR_ID_BERKOM, PCI_DEVICE_ID_BERKOM_T_CONCEPT, "German telekom", "T-Concept"},
  51. {PCI_VENDOR_ID_BERKOM, PCI_DEVICE_ID_BERKOM_A1T, "German telekom", "A1T"},
  52. {PCI_VENDOR_ID_ANIGMA, PCI_DEVICE_ID_ANIGMA_MC145575, "Motorola MC145575", "MC145575"},
  53. {PCI_VENDOR_ID_ZOLTRIX, PCI_DEVICE_ID_ZOLTRIX_2BD0, "Zoltrix", "2BD0"},
  54. {PCI_VENDOR_ID_DIGI, PCI_DEVICE_ID_DIGI_DF_M_IOM2_E,"Digi International", "Digi DataFire Micro V IOM2 (Europe)"},
  55. {PCI_VENDOR_ID_DIGI, PCI_DEVICE_ID_DIGI_DF_M_E,"Digi International", "Digi DataFire Micro V (Europe)"},
  56. {PCI_VENDOR_ID_DIGI, PCI_DEVICE_ID_DIGI_DF_M_IOM2_A,"Digi International", "Digi DataFire Micro V IOM2 (North America)"},
  57. {PCI_VENDOR_ID_DIGI, PCI_DEVICE_ID_DIGI_DF_M_A,"Digi International", "Digi DataFire Micro V (North America)"},
  58. {PCI_VENDOR_ID_SITECOM, PCI_DEVICE_ID_SITECOM_DC105V2, "Sitecom Europe", "DC-105 ISDN PCI"},
  59. {0, 0, NULL, NULL},
  60. };
  61. #ifdef CONFIG_PCI
  62. /******************************************/
  63. /* free hardware resources used by driver */
  64. /******************************************/
  65. static void
  66. release_io_hfcpci(struct IsdnCardState *cs)
  67. {
  68. printk(KERN_INFO "HiSax: release hfcpci at %p\n",
  69. cs->hw.hfcpci.pci_io);
  70. cs->hw.hfcpci.int_m2 = 0; /* interrupt output off ! */
  71. Write_hfc(cs, HFCPCI_INT_M2, cs->hw.hfcpci.int_m2);
  72. Write_hfc(cs, HFCPCI_CIRM, HFCPCI_RESET); /* Reset On */
  73. mdelay(10);
  74. Write_hfc(cs, HFCPCI_CIRM, 0); /* Reset Off */
  75. mdelay(10);
  76. Write_hfc(cs, HFCPCI_INT_M2, cs->hw.hfcpci.int_m2);
  77. pci_write_config_word(cs->hw.hfcpci.dev, PCI_COMMAND, 0); /* disable memory mapped ports + busmaster */
  78. del_timer(&cs->hw.hfcpci.timer);
  79. kfree(cs->hw.hfcpci.share_start);
  80. cs->hw.hfcpci.share_start = NULL;
  81. iounmap((void *)cs->hw.hfcpci.pci_io);
  82. }
  83. /********************************************************************************/
  84. /* function called to reset the HFC PCI chip. A complete software reset of chip */
  85. /* and fifos is done. */
  86. /********************************************************************************/
  87. static void
  88. reset_hfcpci(struct IsdnCardState *cs)
  89. {
  90. pci_write_config_word(cs->hw.hfcpci.dev, PCI_COMMAND, PCI_ENA_MEMIO); /* enable memory mapped ports, disable busmaster */
  91. cs->hw.hfcpci.int_m2 = 0; /* interrupt output off ! */
  92. Write_hfc(cs, HFCPCI_INT_M2, cs->hw.hfcpci.int_m2);
  93. printk(KERN_INFO "HFC_PCI: resetting card\n");
  94. pci_write_config_word(cs->hw.hfcpci.dev, PCI_COMMAND, PCI_ENA_MEMIO + PCI_ENA_MASTER); /* enable memory ports + busmaster */
  95. Write_hfc(cs, HFCPCI_CIRM, HFCPCI_RESET); /* Reset On */
  96. mdelay(10);
  97. Write_hfc(cs, HFCPCI_CIRM, 0); /* Reset Off */
  98. mdelay(10);
  99. if (Read_hfc(cs, HFCPCI_STATUS) & 2)
  100. printk(KERN_WARNING "HFC-PCI init bit busy\n");
  101. cs->hw.hfcpci.fifo_en = 0x30; /* only D fifos enabled */
  102. Write_hfc(cs, HFCPCI_FIFO_EN, cs->hw.hfcpci.fifo_en);
  103. cs->hw.hfcpci.trm = 0 + HFCPCI_BTRANS_THRESMASK; /* no echo connect , threshold */
  104. Write_hfc(cs, HFCPCI_TRM, cs->hw.hfcpci.trm);
  105. Write_hfc(cs, HFCPCI_CLKDEL, CLKDEL_TE); /* ST-Bit delay for TE-Mode */
  106. cs->hw.hfcpci.sctrl_e = HFCPCI_AUTO_AWAKE;
  107. Write_hfc(cs, HFCPCI_SCTRL_E, cs->hw.hfcpci.sctrl_e); /* S/T Auto awake */
  108. cs->hw.hfcpci.bswapped = 0; /* no exchange */
  109. cs->hw.hfcpci.nt_mode = 0; /* we are in TE mode */
  110. cs->hw.hfcpci.ctmt = HFCPCI_TIM3_125 | HFCPCI_AUTO_TIMER;
  111. Write_hfc(cs, HFCPCI_CTMT, cs->hw.hfcpci.ctmt);
  112. cs->hw.hfcpci.int_m1 = HFCPCI_INTS_DTRANS | HFCPCI_INTS_DREC |
  113. HFCPCI_INTS_L1STATE | HFCPCI_INTS_TIMER;
  114. Write_hfc(cs, HFCPCI_INT_M1, cs->hw.hfcpci.int_m1);
  115. /* Clear already pending ints */
  116. if (Read_hfc(cs, HFCPCI_INT_S1));
  117. Write_hfc(cs, HFCPCI_STATES, HFCPCI_LOAD_STATE | 2); /* HFC ST 2 */
  118. udelay(10);
  119. Write_hfc(cs, HFCPCI_STATES, 2); /* HFC ST 2 */
  120. cs->hw.hfcpci.mst_m = HFCPCI_MASTER; /* HFC Master Mode */
  121. Write_hfc(cs, HFCPCI_MST_MODE, cs->hw.hfcpci.mst_m);
  122. cs->hw.hfcpci.sctrl = 0x40; /* set tx_lo mode, error in datasheet ! */
  123. Write_hfc(cs, HFCPCI_SCTRL, cs->hw.hfcpci.sctrl);
  124. cs->hw.hfcpci.sctrl_r = 0;
  125. Write_hfc(cs, HFCPCI_SCTRL_R, cs->hw.hfcpci.sctrl_r);
  126. /* Init GCI/IOM2 in master mode */
  127. /* Slots 0 and 1 are set for B-chan 1 and 2 */
  128. /* D- and monitor/CI channel are not enabled */
  129. /* STIO1 is used as output for data, B1+B2 from ST->IOM+HFC */
  130. /* STIO2 is used as data input, B1+B2 from IOM->ST */
  131. /* ST B-channel send disabled -> continous 1s */
  132. /* The IOM slots are always enabled */
  133. cs->hw.hfcpci.conn = 0x36; /* set data flow directions */
  134. Write_hfc(cs, HFCPCI_CONNECT, cs->hw.hfcpci.conn);
  135. Write_hfc(cs, HFCPCI_B1_SSL, 0x80); /* B1-Slot 0 STIO1 out enabled */
  136. Write_hfc(cs, HFCPCI_B2_SSL, 0x81); /* B2-Slot 1 STIO1 out enabled */
  137. Write_hfc(cs, HFCPCI_B1_RSL, 0x80); /* B1-Slot 0 STIO2 in enabled */
  138. Write_hfc(cs, HFCPCI_B2_RSL, 0x81); /* B2-Slot 1 STIO2 in enabled */
  139. /* Finally enable IRQ output */
  140. cs->hw.hfcpci.int_m2 = HFCPCI_IRQ_ENABLE;
  141. Write_hfc(cs, HFCPCI_INT_M2, cs->hw.hfcpci.int_m2);
  142. if (Read_hfc(cs, HFCPCI_INT_S1));
  143. }
  144. /***************************************************/
  145. /* Timer function called when kernel timer expires */
  146. /***************************************************/
  147. static void
  148. hfcpci_Timer(struct IsdnCardState *cs)
  149. {
  150. cs->hw.hfcpci.timer.expires = jiffies + 75;
  151. /* WD RESET */
  152. /* WriteReg(cs, HFCD_DATA, HFCD_CTMT, cs->hw.hfcpci.ctmt | 0x80);
  153. add_timer(&cs->hw.hfcpci.timer);
  154. */
  155. }
  156. /*********************************/
  157. /* schedule a new D-channel task */
  158. /*********************************/
  159. static void
  160. sched_event_D_pci(struct IsdnCardState *cs, int event)
  161. {
  162. test_and_set_bit(event, &cs->event);
  163. schedule_work(&cs->tqueue);
  164. }
  165. /*********************************/
  166. /* schedule a new b_channel task */
  167. /*********************************/
  168. static void
  169. hfcpci_sched_event(struct BCState *bcs, int event)
  170. {
  171. test_and_set_bit(event, &bcs->event);
  172. schedule_work(&bcs->tqueue);
  173. }
  174. /************************************************/
  175. /* select a b-channel entry matching and active */
  176. /************************************************/
  177. static
  178. struct BCState *
  179. Sel_BCS(struct IsdnCardState *cs, int channel)
  180. {
  181. if (cs->bcs[0].mode && (cs->bcs[0].channel == channel))
  182. return (&cs->bcs[0]);
  183. else if (cs->bcs[1].mode && (cs->bcs[1].channel == channel))
  184. return (&cs->bcs[1]);
  185. else
  186. return (NULL);
  187. }
  188. /***************************************/
  189. /* clear the desired B-channel rx fifo */
  190. /***************************************/
  191. static void hfcpci_clear_fifo_rx(struct IsdnCardState *cs, int fifo)
  192. { u_char fifo_state;
  193. bzfifo_type *bzr;
  194. if (fifo) {
  195. bzr = &((fifo_area *) (cs->hw.hfcpci.fifos))->b_chans.rxbz_b2;
  196. fifo_state = cs->hw.hfcpci.fifo_en & HFCPCI_FIFOEN_B2RX;
  197. } else {
  198. bzr = &((fifo_area *) (cs->hw.hfcpci.fifos))->b_chans.rxbz_b1;
  199. fifo_state = cs->hw.hfcpci.fifo_en & HFCPCI_FIFOEN_B1RX;
  200. }
  201. if (fifo_state)
  202. cs->hw.hfcpci.fifo_en ^= fifo_state;
  203. Write_hfc(cs, HFCPCI_FIFO_EN, cs->hw.hfcpci.fifo_en);
  204. cs->hw.hfcpci.last_bfifo_cnt[fifo] = 0;
  205. bzr->za[MAX_B_FRAMES].z1 = B_FIFO_SIZE + B_SUB_VAL - 1;
  206. bzr->za[MAX_B_FRAMES].z2 = bzr->za[MAX_B_FRAMES].z1;
  207. bzr->f1 = MAX_B_FRAMES;
  208. bzr->f2 = bzr->f1; /* init F pointers to remain constant */
  209. if (fifo_state)
  210. cs->hw.hfcpci.fifo_en |= fifo_state;
  211. Write_hfc(cs, HFCPCI_FIFO_EN, cs->hw.hfcpci.fifo_en);
  212. }
  213. /***************************************/
  214. /* clear the desired B-channel tx fifo */
  215. /***************************************/
  216. static void hfcpci_clear_fifo_tx(struct IsdnCardState *cs, int fifo)
  217. { u_char fifo_state;
  218. bzfifo_type *bzt;
  219. if (fifo) {
  220. bzt = &((fifo_area *) (cs->hw.hfcpci.fifos))->b_chans.txbz_b2;
  221. fifo_state = cs->hw.hfcpci.fifo_en & HFCPCI_FIFOEN_B2TX;
  222. } else {
  223. bzt = &((fifo_area *) (cs->hw.hfcpci.fifos))->b_chans.txbz_b1;
  224. fifo_state = cs->hw.hfcpci.fifo_en & HFCPCI_FIFOEN_B1TX;
  225. }
  226. if (fifo_state)
  227. cs->hw.hfcpci.fifo_en ^= fifo_state;
  228. Write_hfc(cs, HFCPCI_FIFO_EN, cs->hw.hfcpci.fifo_en);
  229. bzt->za[MAX_B_FRAMES].z1 = B_FIFO_SIZE + B_SUB_VAL - 1;
  230. bzt->za[MAX_B_FRAMES].z2 = bzt->za[MAX_B_FRAMES].z1;
  231. bzt->f1 = MAX_B_FRAMES;
  232. bzt->f2 = bzt->f1; /* init F pointers to remain constant */
  233. if (fifo_state)
  234. cs->hw.hfcpci.fifo_en |= fifo_state;
  235. Write_hfc(cs, HFCPCI_FIFO_EN, cs->hw.hfcpci.fifo_en);
  236. }
  237. /*********************************************/
  238. /* read a complete B-frame out of the buffer */
  239. /*********************************************/
  240. static struct sk_buff
  241. *
  242. hfcpci_empty_fifo(struct BCState *bcs, bzfifo_type * bz, u_char * bdata, int count)
  243. {
  244. u_char *ptr, *ptr1, new_f2;
  245. struct sk_buff *skb;
  246. struct IsdnCardState *cs = bcs->cs;
  247. int total, maxlen, new_z2;
  248. z_type *zp;
  249. if ((cs->debug & L1_DEB_HSCX) && !(cs->debug & L1_DEB_HSCX_FIFO))
  250. debugl1(cs, "hfcpci_empty_fifo");
  251. zp = &bz->za[bz->f2]; /* point to Z-Regs */
  252. new_z2 = zp->z2 + count; /* new position in fifo */
  253. if (new_z2 >= (B_FIFO_SIZE + B_SUB_VAL))
  254. new_z2 -= B_FIFO_SIZE; /* buffer wrap */
  255. new_f2 = (bz->f2 + 1) & MAX_B_FRAMES;
  256. if ((count > HSCX_BUFMAX + 3) || (count < 4) ||
  257. (*(bdata + (zp->z1 - B_SUB_VAL)))) {
  258. if (cs->debug & L1_DEB_WARN)
  259. debugl1(cs, "hfcpci_empty_fifo: incoming packet invalid length %d or crc", count);
  260. #ifdef ERROR_STATISTIC
  261. bcs->err_inv++;
  262. #endif
  263. bz->za[new_f2].z2 = new_z2;
  264. bz->f2 = new_f2; /* next buffer */
  265. skb = NULL;
  266. } else if (!(skb = dev_alloc_skb(count - 3)))
  267. printk(KERN_WARNING "HFCPCI: receive out of memory\n");
  268. else {
  269. total = count;
  270. count -= 3;
  271. ptr = skb_put(skb, count);
  272. if (zp->z2 + count <= B_FIFO_SIZE + B_SUB_VAL)
  273. maxlen = count; /* complete transfer */
  274. else
  275. maxlen = B_FIFO_SIZE + B_SUB_VAL - zp->z2; /* maximum */
  276. ptr1 = bdata + (zp->z2 - B_SUB_VAL); /* start of data */
  277. memcpy(ptr, ptr1, maxlen); /* copy data */
  278. count -= maxlen;
  279. if (count) { /* rest remaining */
  280. ptr += maxlen;
  281. ptr1 = bdata; /* start of buffer */
  282. memcpy(ptr, ptr1, count); /* rest */
  283. }
  284. bz->za[new_f2].z2 = new_z2;
  285. bz->f2 = new_f2; /* next buffer */
  286. }
  287. return (skb);
  288. }
  289. /*******************************/
  290. /* D-channel receive procedure */
  291. /*******************************/
  292. static
  293. int
  294. receive_dmsg(struct IsdnCardState *cs)
  295. {
  296. struct sk_buff *skb;
  297. int maxlen;
  298. int rcnt, total;
  299. int count = 5;
  300. u_char *ptr, *ptr1;
  301. dfifo_type *df;
  302. z_type *zp;
  303. df = &((fifo_area *) (cs->hw.hfcpci.fifos))->d_chan.d_rx;
  304. if (test_and_set_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags)) {
  305. debugl1(cs, "rec_dmsg blocked");
  306. return (1);
  307. }
  308. while (((df->f1 & D_FREG_MASK) != (df->f2 & D_FREG_MASK)) && count--) {
  309. zp = &df->za[df->f2 & D_FREG_MASK];
  310. rcnt = zp->z1 - zp->z2;
  311. if (rcnt < 0)
  312. rcnt += D_FIFO_SIZE;
  313. rcnt++;
  314. if (cs->debug & L1_DEB_ISAC)
  315. debugl1(cs, "hfcpci recd f1(%d) f2(%d) z1(%x) z2(%x) cnt(%d)",
  316. df->f1, df->f2, zp->z1, zp->z2, rcnt);
  317. if ((rcnt > MAX_DFRAME_LEN + 3) || (rcnt < 4) ||
  318. (df->data[zp->z1])) {
  319. if (cs->debug & L1_DEB_WARN)
  320. debugl1(cs, "empty_fifo hfcpci paket inv. len %d or crc %d", rcnt, df->data[zp->z1]);
  321. #ifdef ERROR_STATISTIC
  322. cs->err_rx++;
  323. #endif
  324. df->f2 = ((df->f2 + 1) & MAX_D_FRAMES) | (MAX_D_FRAMES + 1); /* next buffer */
  325. df->za[df->f2 & D_FREG_MASK].z2 = (zp->z2 + rcnt) & (D_FIFO_SIZE - 1);
  326. } else if ((skb = dev_alloc_skb(rcnt - 3))) {
  327. total = rcnt;
  328. rcnt -= 3;
  329. ptr = skb_put(skb, rcnt);
  330. if (zp->z2 + rcnt <= D_FIFO_SIZE)
  331. maxlen = rcnt; /* complete transfer */
  332. else
  333. maxlen = D_FIFO_SIZE - zp->z2; /* maximum */
  334. ptr1 = df->data + zp->z2; /* start of data */
  335. memcpy(ptr, ptr1, maxlen); /* copy data */
  336. rcnt -= maxlen;
  337. if (rcnt) { /* rest remaining */
  338. ptr += maxlen;
  339. ptr1 = df->data; /* start of buffer */
  340. memcpy(ptr, ptr1, rcnt); /* rest */
  341. }
  342. df->f2 = ((df->f2 + 1) & MAX_D_FRAMES) | (MAX_D_FRAMES + 1); /* next buffer */
  343. df->za[df->f2 & D_FREG_MASK].z2 = (zp->z2 + total) & (D_FIFO_SIZE - 1);
  344. skb_queue_tail(&cs->rq, skb);
  345. sched_event_D_pci(cs, D_RCVBUFREADY);
  346. } else
  347. printk(KERN_WARNING "HFC-PCI: D receive out of memory\n");
  348. }
  349. test_and_clear_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags);
  350. return (1);
  351. }
  352. /*******************************************************************************/
  353. /* check for transparent receive data and read max one threshold size if avail */
  354. /*******************************************************************************/
  355. static int
  356. hfcpci_empty_fifo_trans(struct BCState *bcs, bzfifo_type * bz, u_char * bdata)
  357. {
  358. unsigned short *z1r, *z2r;
  359. int new_z2, fcnt, maxlen;
  360. struct sk_buff *skb;
  361. u_char *ptr, *ptr1;
  362. z1r = &bz->za[MAX_B_FRAMES].z1; /* pointer to z reg */
  363. z2r = z1r + 1;
  364. if (!(fcnt = *z1r - *z2r))
  365. return (0); /* no data avail */
  366. if (fcnt <= 0)
  367. fcnt += B_FIFO_SIZE; /* bytes actually buffered */
  368. if (fcnt > HFCPCI_BTRANS_THRESHOLD)
  369. fcnt = HFCPCI_BTRANS_THRESHOLD; /* limit size */
  370. new_z2 = *z2r + fcnt; /* new position in fifo */
  371. if (new_z2 >= (B_FIFO_SIZE + B_SUB_VAL))
  372. new_z2 -= B_FIFO_SIZE; /* buffer wrap */
  373. if (!(skb = dev_alloc_skb(fcnt)))
  374. printk(KERN_WARNING "HFCPCI: receive out of memory\n");
  375. else {
  376. ptr = skb_put(skb, fcnt);
  377. if (*z2r + fcnt <= B_FIFO_SIZE + B_SUB_VAL)
  378. maxlen = fcnt; /* complete transfer */
  379. else
  380. maxlen = B_FIFO_SIZE + B_SUB_VAL - *z2r; /* maximum */
  381. ptr1 = bdata + (*z2r - B_SUB_VAL); /* start of data */
  382. memcpy(ptr, ptr1, maxlen); /* copy data */
  383. fcnt -= maxlen;
  384. if (fcnt) { /* rest remaining */
  385. ptr += maxlen;
  386. ptr1 = bdata; /* start of buffer */
  387. memcpy(ptr, ptr1, fcnt); /* rest */
  388. }
  389. skb_queue_tail(&bcs->rqueue, skb);
  390. hfcpci_sched_event(bcs, B_RCVBUFREADY);
  391. }
  392. *z2r = new_z2; /* new position */
  393. return (1);
  394. } /* hfcpci_empty_fifo_trans */
  395. /**********************************/
  396. /* B-channel main receive routine */
  397. /**********************************/
  398. static void
  399. main_rec_hfcpci(struct BCState *bcs)
  400. {
  401. struct IsdnCardState *cs = bcs->cs;
  402. int rcnt, real_fifo;
  403. int receive, count = 5;
  404. struct sk_buff *skb;
  405. bzfifo_type *bz;
  406. u_char *bdata;
  407. z_type *zp;
  408. if ((bcs->channel) && (!cs->hw.hfcpci.bswapped)) {
  409. bz = &((fifo_area *) (cs->hw.hfcpci.fifos))->b_chans.rxbz_b2;
  410. bdata = ((fifo_area *) (cs->hw.hfcpci.fifos))->b_chans.rxdat_b2;
  411. real_fifo = 1;
  412. } else {
  413. bz = &((fifo_area *) (cs->hw.hfcpci.fifos))->b_chans.rxbz_b1;
  414. bdata = ((fifo_area *) (cs->hw.hfcpci.fifos))->b_chans.rxdat_b1;
  415. real_fifo = 0;
  416. }
  417. Begin:
  418. count--;
  419. if (test_and_set_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags)) {
  420. debugl1(cs, "rec_data %d blocked", bcs->channel);
  421. return;
  422. }
  423. if (bz->f1 != bz->f2) {
  424. if (cs->debug & L1_DEB_HSCX)
  425. debugl1(cs, "hfcpci rec %d f1(%d) f2(%d)",
  426. bcs->channel, bz->f1, bz->f2);
  427. zp = &bz->za[bz->f2];
  428. rcnt = zp->z1 - zp->z2;
  429. if (rcnt < 0)
  430. rcnt += B_FIFO_SIZE;
  431. rcnt++;
  432. if (cs->debug & L1_DEB_HSCX)
  433. debugl1(cs, "hfcpci rec %d z1(%x) z2(%x) cnt(%d)",
  434. bcs->channel, zp->z1, zp->z2, rcnt);
  435. if ((skb = hfcpci_empty_fifo(bcs, bz, bdata, rcnt))) {
  436. skb_queue_tail(&bcs->rqueue, skb);
  437. hfcpci_sched_event(bcs, B_RCVBUFREADY);
  438. }
  439. rcnt = bz->f1 - bz->f2;
  440. if (rcnt < 0)
  441. rcnt += MAX_B_FRAMES + 1;
  442. if (cs->hw.hfcpci.last_bfifo_cnt[real_fifo] > rcnt + 1) {
  443. rcnt = 0;
  444. hfcpci_clear_fifo_rx(cs, real_fifo);
  445. }
  446. cs->hw.hfcpci.last_bfifo_cnt[real_fifo] = rcnt;
  447. if (rcnt > 1)
  448. receive = 1;
  449. else
  450. receive = 0;
  451. } else if (bcs->mode == L1_MODE_TRANS)
  452. receive = hfcpci_empty_fifo_trans(bcs, bz, bdata);
  453. else
  454. receive = 0;
  455. test_and_clear_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags);
  456. if (count && receive)
  457. goto Begin;
  458. return;
  459. }
  460. /**************************/
  461. /* D-channel send routine */
  462. /**************************/
  463. static void
  464. hfcpci_fill_dfifo(struct IsdnCardState *cs)
  465. {
  466. int fcnt;
  467. int count, new_z1, maxlen;
  468. dfifo_type *df;
  469. u_char *src, *dst, new_f1;
  470. if (!cs->tx_skb)
  471. return;
  472. if (cs->tx_skb->len <= 0)
  473. return;
  474. df = &((fifo_area *) (cs->hw.hfcpci.fifos))->d_chan.d_tx;
  475. if (cs->debug & L1_DEB_ISAC)
  476. debugl1(cs, "hfcpci_fill_Dfifo f1(%d) f2(%d) z1(f1)(%x)",
  477. df->f1, df->f2,
  478. df->za[df->f1 & D_FREG_MASK].z1);
  479. fcnt = df->f1 - df->f2; /* frame count actually buffered */
  480. if (fcnt < 0)
  481. fcnt += (MAX_D_FRAMES + 1); /* if wrap around */
  482. if (fcnt > (MAX_D_FRAMES - 1)) {
  483. if (cs->debug & L1_DEB_ISAC)
  484. debugl1(cs, "hfcpci_fill_Dfifo more as 14 frames");
  485. #ifdef ERROR_STATISTIC
  486. cs->err_tx++;
  487. #endif
  488. return;
  489. }
  490. /* now determine free bytes in FIFO buffer */
  491. count = df->za[df->f2 & D_FREG_MASK].z2 - df->za[df->f1 & D_FREG_MASK].z1 - 1;
  492. if (count <= 0)
  493. count += D_FIFO_SIZE; /* count now contains available bytes */
  494. if (cs->debug & L1_DEB_ISAC)
  495. debugl1(cs, "hfcpci_fill_Dfifo count(%ld/%d)",
  496. cs->tx_skb->len, count);
  497. if (count < cs->tx_skb->len) {
  498. if (cs->debug & L1_DEB_ISAC)
  499. debugl1(cs, "hfcpci_fill_Dfifo no fifo mem");
  500. return;
  501. }
  502. count = cs->tx_skb->len; /* get frame len */
  503. new_z1 = (df->za[df->f1 & D_FREG_MASK].z1 + count) & (D_FIFO_SIZE - 1);
  504. new_f1 = ((df->f1 + 1) & D_FREG_MASK) | (D_FREG_MASK + 1);
  505. src = cs->tx_skb->data; /* source pointer */
  506. dst = df->data + df->za[df->f1 & D_FREG_MASK].z1;
  507. maxlen = D_FIFO_SIZE - df->za[df->f1 & D_FREG_MASK].z1; /* end fifo */
  508. if (maxlen > count)
  509. maxlen = count; /* limit size */
  510. memcpy(dst, src, maxlen); /* first copy */
  511. count -= maxlen; /* remaining bytes */
  512. if (count) {
  513. dst = df->data; /* start of buffer */
  514. src += maxlen; /* new position */
  515. memcpy(dst, src, count);
  516. }
  517. df->za[new_f1 & D_FREG_MASK].z1 = new_z1; /* for next buffer */
  518. df->za[df->f1 & D_FREG_MASK].z1 = new_z1; /* new pos actual buffer */
  519. df->f1 = new_f1; /* next frame */
  520. dev_kfree_skb_any(cs->tx_skb);
  521. cs->tx_skb = NULL;
  522. return;
  523. }
  524. /**************************/
  525. /* B-channel send routine */
  526. /**************************/
  527. static void
  528. hfcpci_fill_fifo(struct BCState *bcs)
  529. {
  530. struct IsdnCardState *cs = bcs->cs;
  531. int maxlen, fcnt;
  532. int count, new_z1;
  533. bzfifo_type *bz;
  534. u_char *bdata;
  535. u_char new_f1, *src, *dst;
  536. unsigned short *z1t, *z2t;
  537. if (!bcs->tx_skb)
  538. return;
  539. if (bcs->tx_skb->len <= 0)
  540. return;
  541. if ((bcs->channel) && (!cs->hw.hfcpci.bswapped)) {
  542. bz = &((fifo_area *) (cs->hw.hfcpci.fifos))->b_chans.txbz_b2;
  543. bdata = ((fifo_area *) (cs->hw.hfcpci.fifos))->b_chans.txdat_b2;
  544. } else {
  545. bz = &((fifo_area *) (cs->hw.hfcpci.fifos))->b_chans.txbz_b1;
  546. bdata = ((fifo_area *) (cs->hw.hfcpci.fifos))->b_chans.txdat_b1;
  547. }
  548. if (bcs->mode == L1_MODE_TRANS) {
  549. z1t = &bz->za[MAX_B_FRAMES].z1;
  550. z2t = z1t + 1;
  551. if (cs->debug & L1_DEB_HSCX)
  552. debugl1(cs, "hfcpci_fill_fifo_trans %d z1(%x) z2(%x)",
  553. bcs->channel, *z1t, *z2t);
  554. fcnt = *z2t - *z1t;
  555. if (fcnt <= 0)
  556. fcnt += B_FIFO_SIZE; /* fcnt contains available bytes in fifo */
  557. fcnt = B_FIFO_SIZE - fcnt; /* remaining bytes to send */
  558. while ((fcnt < 2 * HFCPCI_BTRANS_THRESHOLD) && (bcs->tx_skb)) {
  559. if (bcs->tx_skb->len < B_FIFO_SIZE - fcnt) {
  560. /* data is suitable for fifo */
  561. count = bcs->tx_skb->len;
  562. new_z1 = *z1t + count; /* new buffer Position */
  563. if (new_z1 >= (B_FIFO_SIZE + B_SUB_VAL))
  564. new_z1 -= B_FIFO_SIZE; /* buffer wrap */
  565. src = bcs->tx_skb->data; /* source pointer */
  566. dst = bdata + (*z1t - B_SUB_VAL);
  567. maxlen = (B_FIFO_SIZE + B_SUB_VAL) - *z1t; /* end of fifo */
  568. if (maxlen > count)
  569. maxlen = count; /* limit size */
  570. memcpy(dst, src, maxlen); /* first copy */
  571. count -= maxlen; /* remaining bytes */
  572. if (count) {
  573. dst = bdata; /* start of buffer */
  574. src += maxlen; /* new position */
  575. memcpy(dst, src, count);
  576. }
  577. bcs->tx_cnt -= bcs->tx_skb->len;
  578. fcnt += bcs->tx_skb->len;
  579. *z1t = new_z1; /* now send data */
  580. } else if (cs->debug & L1_DEB_HSCX)
  581. debugl1(cs, "hfcpci_fill_fifo_trans %d frame length %d discarded",
  582. bcs->channel, bcs->tx_skb->len);
  583. if (test_bit(FLG_LLI_L1WAKEUP,&bcs->st->lli.flag) &&
  584. (PACKET_NOACK != bcs->tx_skb->pkt_type)) {
  585. u_long flags;
  586. spin_lock_irqsave(&bcs->aclock, flags);
  587. bcs->ackcnt += bcs->tx_skb->len;
  588. spin_unlock_irqrestore(&bcs->aclock, flags);
  589. schedule_event(bcs, B_ACKPENDING);
  590. }
  591. dev_kfree_skb_any(bcs->tx_skb);
  592. bcs->tx_skb = skb_dequeue(&bcs->squeue); /* fetch next data */
  593. }
  594. test_and_clear_bit(BC_FLG_BUSY, &bcs->Flag);
  595. return;
  596. }
  597. if (cs->debug & L1_DEB_HSCX)
  598. debugl1(cs, "hfcpci_fill_fifo_hdlc %d f1(%d) f2(%d) z1(f1)(%x)",
  599. bcs->channel, bz->f1, bz->f2,
  600. bz->za[bz->f1].z1);
  601. fcnt = bz->f1 - bz->f2; /* frame count actually buffered */
  602. if (fcnt < 0)
  603. fcnt += (MAX_B_FRAMES + 1); /* if wrap around */
  604. if (fcnt > (MAX_B_FRAMES - 1)) {
  605. if (cs->debug & L1_DEB_HSCX)
  606. debugl1(cs, "hfcpci_fill_Bfifo more as 14 frames");
  607. return;
  608. }
  609. /* now determine free bytes in FIFO buffer */
  610. count = bz->za[bz->f2].z2 - bz->za[bz->f1].z1 - 1;
  611. if (count <= 0)
  612. count += B_FIFO_SIZE; /* count now contains available bytes */
  613. if (cs->debug & L1_DEB_HSCX)
  614. debugl1(cs, "hfcpci_fill_fifo %d count(%ld/%d),%lx",
  615. bcs->channel, bcs->tx_skb->len,
  616. count, current->state);
  617. if (count < bcs->tx_skb->len) {
  618. if (cs->debug & L1_DEB_HSCX)
  619. debugl1(cs, "hfcpci_fill_fifo no fifo mem");
  620. return;
  621. }
  622. count = bcs->tx_skb->len; /* get frame len */
  623. new_z1 = bz->za[bz->f1].z1 + count; /* new buffer Position */
  624. if (new_z1 >= (B_FIFO_SIZE + B_SUB_VAL))
  625. new_z1 -= B_FIFO_SIZE; /* buffer wrap */
  626. new_f1 = ((bz->f1 + 1) & MAX_B_FRAMES);
  627. src = bcs->tx_skb->data; /* source pointer */
  628. dst = bdata + (bz->za[bz->f1].z1 - B_SUB_VAL);
  629. maxlen = (B_FIFO_SIZE + B_SUB_VAL) - bz->za[bz->f1].z1; /* end fifo */
  630. if (maxlen > count)
  631. maxlen = count; /* limit size */
  632. memcpy(dst, src, maxlen); /* first copy */
  633. count -= maxlen; /* remaining bytes */
  634. if (count) {
  635. dst = bdata; /* start of buffer */
  636. src += maxlen; /* new position */
  637. memcpy(dst, src, count);
  638. }
  639. bcs->tx_cnt -= bcs->tx_skb->len;
  640. if (test_bit(FLG_LLI_L1WAKEUP,&bcs->st->lli.flag) &&
  641. (PACKET_NOACK != bcs->tx_skb->pkt_type)) {
  642. u_long flags;
  643. spin_lock_irqsave(&bcs->aclock, flags);
  644. bcs->ackcnt += bcs->tx_skb->len;
  645. spin_unlock_irqrestore(&bcs->aclock, flags);
  646. schedule_event(bcs, B_ACKPENDING);
  647. }
  648. bz->za[new_f1].z1 = new_z1; /* for next buffer */
  649. bz->f1 = new_f1; /* next frame */
  650. dev_kfree_skb_any(bcs->tx_skb);
  651. bcs->tx_skb = NULL;
  652. test_and_clear_bit(BC_FLG_BUSY, &bcs->Flag);
  653. return;
  654. }
  655. /**********************************************/
  656. /* D-channel l1 state call for leased NT-mode */
  657. /**********************************************/
  658. static void
  659. dch_nt_l2l1(struct PStack *st, int pr, void *arg)
  660. {
  661. struct IsdnCardState *cs = (struct IsdnCardState *) st->l1.hardware;
  662. switch (pr) {
  663. case (PH_DATA | REQUEST):
  664. case (PH_PULL | REQUEST):
  665. case (PH_PULL | INDICATION):
  666. st->l1.l1hw(st, pr, arg);
  667. break;
  668. case (PH_ACTIVATE | REQUEST):
  669. st->l1.l1l2(st, PH_ACTIVATE | CONFIRM, NULL);
  670. break;
  671. case (PH_TESTLOOP | REQUEST):
  672. if (1 & (long) arg)
  673. debugl1(cs, "PH_TEST_LOOP B1");
  674. if (2 & (long) arg)
  675. debugl1(cs, "PH_TEST_LOOP B2");
  676. if (!(3 & (long) arg))
  677. debugl1(cs, "PH_TEST_LOOP DISABLED");
  678. st->l1.l1hw(st, HW_TESTLOOP | REQUEST, arg);
  679. break;
  680. default:
  681. if (cs->debug)
  682. debugl1(cs, "dch_nt_l2l1 msg %04X unhandled", pr);
  683. break;
  684. }
  685. }
  686. /***********************/
  687. /* set/reset echo mode */
  688. /***********************/
  689. static int
  690. hfcpci_auxcmd(struct IsdnCardState *cs, isdn_ctrl * ic)
  691. {
  692. u_long flags;
  693. int i = *(unsigned int *) ic->parm.num;
  694. if ((ic->arg == 98) &&
  695. (!(cs->hw.hfcpci.int_m1 & (HFCPCI_INTS_B2TRANS + HFCPCI_INTS_B2REC + HFCPCI_INTS_B1TRANS + HFCPCI_INTS_B1REC)))) {
  696. spin_lock_irqsave(&cs->lock, flags);
  697. Write_hfc(cs, HFCPCI_CLKDEL, CLKDEL_NT); /* ST-Bit delay for NT-Mode */
  698. Write_hfc(cs, HFCPCI_STATES, HFCPCI_LOAD_STATE | 0); /* HFC ST G0 */
  699. udelay(10);
  700. cs->hw.hfcpci.sctrl |= SCTRL_MODE_NT;
  701. Write_hfc(cs, HFCPCI_SCTRL, cs->hw.hfcpci.sctrl); /* set NT-mode */
  702. udelay(10);
  703. Write_hfc(cs, HFCPCI_STATES, HFCPCI_LOAD_STATE | 1); /* HFC ST G1 */
  704. udelay(10);
  705. Write_hfc(cs, HFCPCI_STATES, 1 | HFCPCI_ACTIVATE | HFCPCI_DO_ACTION);
  706. cs->dc.hfcpci.ph_state = 1;
  707. cs->hw.hfcpci.nt_mode = 1;
  708. cs->hw.hfcpci.nt_timer = 0;
  709. cs->stlist->l2.l2l1 = dch_nt_l2l1;
  710. spin_unlock_irqrestore(&cs->lock, flags);
  711. debugl1(cs, "NT mode activated");
  712. return (0);
  713. }
  714. if ((cs->chanlimit > 1) || (cs->hw.hfcpci.bswapped) ||
  715. (cs->hw.hfcpci.nt_mode) || (ic->arg != 12))
  716. return (-EINVAL);
  717. spin_lock_irqsave(&cs->lock, flags);
  718. if (i) {
  719. cs->logecho = 1;
  720. cs->hw.hfcpci.trm |= 0x20; /* enable echo chan */
  721. cs->hw.hfcpci.int_m1 |= HFCPCI_INTS_B2REC;
  722. cs->hw.hfcpci.fifo_en |= HFCPCI_FIFOEN_B2RX;
  723. } else {
  724. cs->logecho = 0;
  725. cs->hw.hfcpci.trm &= ~0x20; /* disable echo chan */
  726. cs->hw.hfcpci.int_m1 &= ~HFCPCI_INTS_B2REC;
  727. cs->hw.hfcpci.fifo_en &= ~HFCPCI_FIFOEN_B2RX;
  728. }
  729. cs->hw.hfcpci.sctrl_r &= ~SCTRL_B2_ENA;
  730. cs->hw.hfcpci.sctrl &= ~SCTRL_B2_ENA;
  731. cs->hw.hfcpci.conn |= 0x10; /* B2-IOM -> B2-ST */
  732. cs->hw.hfcpci.ctmt &= ~2;
  733. Write_hfc(cs, HFCPCI_CTMT, cs->hw.hfcpci.ctmt);
  734. Write_hfc(cs, HFCPCI_SCTRL_R, cs->hw.hfcpci.sctrl_r);
  735. Write_hfc(cs, HFCPCI_SCTRL, cs->hw.hfcpci.sctrl);
  736. Write_hfc(cs, HFCPCI_CONNECT, cs->hw.hfcpci.conn);
  737. Write_hfc(cs, HFCPCI_TRM, cs->hw.hfcpci.trm);
  738. Write_hfc(cs, HFCPCI_FIFO_EN, cs->hw.hfcpci.fifo_en);
  739. Write_hfc(cs, HFCPCI_INT_M1, cs->hw.hfcpci.int_m1);
  740. spin_unlock_irqrestore(&cs->lock, flags);
  741. return (0);
  742. } /* hfcpci_auxcmd */
  743. /*****************************/
  744. /* E-channel receive routine */
  745. /*****************************/
  746. static void
  747. receive_emsg(struct IsdnCardState *cs)
  748. {
  749. int rcnt;
  750. int receive, count = 5;
  751. bzfifo_type *bz;
  752. u_char *bdata;
  753. z_type *zp;
  754. u_char *ptr, *ptr1, new_f2;
  755. int total, maxlen, new_z2;
  756. u_char e_buffer[256];
  757. bz = &((fifo_area *) (cs->hw.hfcpci.fifos))->b_chans.rxbz_b2;
  758. bdata = ((fifo_area *) (cs->hw.hfcpci.fifos))->b_chans.rxdat_b2;
  759. Begin:
  760. count--;
  761. if (test_and_set_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags)) {
  762. debugl1(cs, "echo_rec_data blocked");
  763. return;
  764. }
  765. if (bz->f1 != bz->f2) {
  766. if (cs->debug & L1_DEB_ISAC)
  767. debugl1(cs, "hfcpci e_rec f1(%d) f2(%d)",
  768. bz->f1, bz->f2);
  769. zp = &bz->za[bz->f2];
  770. rcnt = zp->z1 - zp->z2;
  771. if (rcnt < 0)
  772. rcnt += B_FIFO_SIZE;
  773. rcnt++;
  774. if (cs->debug & L1_DEB_ISAC)
  775. debugl1(cs, "hfcpci e_rec z1(%x) z2(%x) cnt(%d)",
  776. zp->z1, zp->z2, rcnt);
  777. new_z2 = zp->z2 + rcnt; /* new position in fifo */
  778. if (new_z2 >= (B_FIFO_SIZE + B_SUB_VAL))
  779. new_z2 -= B_FIFO_SIZE; /* buffer wrap */
  780. new_f2 = (bz->f2 + 1) & MAX_B_FRAMES;
  781. if ((rcnt > 256 + 3) || (count < 4) ||
  782. (*(bdata + (zp->z1 - B_SUB_VAL)))) {
  783. if (cs->debug & L1_DEB_WARN)
  784. debugl1(cs, "hfcpci_empty_echan: incoming packet invalid length %d or crc", rcnt);
  785. bz->za[new_f2].z2 = new_z2;
  786. bz->f2 = new_f2; /* next buffer */
  787. } else {
  788. total = rcnt;
  789. rcnt -= 3;
  790. ptr = e_buffer;
  791. if (zp->z2 <= B_FIFO_SIZE + B_SUB_VAL)
  792. maxlen = rcnt; /* complete transfer */
  793. else
  794. maxlen = B_FIFO_SIZE + B_SUB_VAL - zp->z2; /* maximum */
  795. ptr1 = bdata + (zp->z2 - B_SUB_VAL); /* start of data */
  796. memcpy(ptr, ptr1, maxlen); /* copy data */
  797. rcnt -= maxlen;
  798. if (rcnt) { /* rest remaining */
  799. ptr += maxlen;
  800. ptr1 = bdata; /* start of buffer */
  801. memcpy(ptr, ptr1, rcnt); /* rest */
  802. }
  803. bz->za[new_f2].z2 = new_z2;
  804. bz->f2 = new_f2; /* next buffer */
  805. if (cs->debug & DEB_DLOG_HEX) {
  806. ptr = cs->dlog;
  807. if ((total - 3) < MAX_DLOG_SPACE / 3 - 10) {
  808. *ptr++ = 'E';
  809. *ptr++ = 'C';
  810. *ptr++ = 'H';
  811. *ptr++ = 'O';
  812. *ptr++ = ':';
  813. ptr += QuickHex(ptr, e_buffer, total - 3);
  814. ptr--;
  815. *ptr++ = '\n';
  816. *ptr = 0;
  817. HiSax_putstatus(cs, NULL, cs->dlog);
  818. } else
  819. HiSax_putstatus(cs, "LogEcho: ", "warning Frame too big (%d)", total - 3);
  820. }
  821. }
  822. rcnt = bz->f1 - bz->f2;
  823. if (rcnt < 0)
  824. rcnt += MAX_B_FRAMES + 1;
  825. if (rcnt > 1)
  826. receive = 1;
  827. else
  828. receive = 0;
  829. } else
  830. receive = 0;
  831. test_and_clear_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags);
  832. if (count && receive)
  833. goto Begin;
  834. return;
  835. } /* receive_emsg */
  836. /*********************/
  837. /* Interrupt handler */
  838. /*********************/
  839. static irqreturn_t
  840. hfcpci_interrupt(int intno, void *dev_id, struct pt_regs *regs)
  841. {
  842. u_long flags;
  843. struct IsdnCardState *cs = dev_id;
  844. u_char exval;
  845. struct BCState *bcs;
  846. int count = 15;
  847. u_char val, stat;
  848. if (!(cs->hw.hfcpci.int_m2 & 0x08)) {
  849. debugl1(cs, "HFC-PCI: int_m2 %x not initialised", cs->hw.hfcpci.int_m2);
  850. return IRQ_NONE; /* not initialised */
  851. }
  852. spin_lock_irqsave(&cs->lock, flags);
  853. if (HFCPCI_ANYINT & (stat = Read_hfc(cs, HFCPCI_STATUS))) {
  854. val = Read_hfc(cs, HFCPCI_INT_S1);
  855. if (cs->debug & L1_DEB_ISAC)
  856. debugl1(cs, "HFC-PCI: stat(%02x) s1(%02x)", stat, val);
  857. } else {
  858. spin_unlock_irqrestore(&cs->lock, flags);
  859. return IRQ_NONE;
  860. }
  861. if (cs->debug & L1_DEB_ISAC)
  862. debugl1(cs, "HFC-PCI irq %x %s", val,
  863. test_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags) ?
  864. "locked" : "unlocked");
  865. val &= cs->hw.hfcpci.int_m1;
  866. if (val & 0x40) { /* state machine irq */
  867. exval = Read_hfc(cs, HFCPCI_STATES) & 0xf;
  868. if (cs->debug & L1_DEB_ISAC)
  869. debugl1(cs, "ph_state chg %d->%d", cs->dc.hfcpci.ph_state,
  870. exval);
  871. cs->dc.hfcpci.ph_state = exval;
  872. sched_event_D_pci(cs, D_L1STATECHANGE);
  873. val &= ~0x40;
  874. }
  875. if (val & 0x80) { /* timer irq */
  876. if (cs->hw.hfcpci.nt_mode) {
  877. if ((--cs->hw.hfcpci.nt_timer) < 0)
  878. sched_event_D_pci(cs, D_L1STATECHANGE);
  879. }
  880. val &= ~0x80;
  881. Write_hfc(cs, HFCPCI_CTMT, cs->hw.hfcpci.ctmt | HFCPCI_CLTIMER);
  882. }
  883. while (val) {
  884. if (test_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags)) {
  885. cs->hw.hfcpci.int_s1 |= val;
  886. spin_unlock_irqrestore(&cs->lock, flags);
  887. return IRQ_HANDLED;
  888. }
  889. if (cs->hw.hfcpci.int_s1 & 0x18) {
  890. exval = val;
  891. val = cs->hw.hfcpci.int_s1;
  892. cs->hw.hfcpci.int_s1 = exval;
  893. }
  894. if (val & 0x08) {
  895. if (!(bcs = Sel_BCS(cs, cs->hw.hfcpci.bswapped ? 1 : 0))) {
  896. if (cs->debug)
  897. debugl1(cs, "hfcpci spurious 0x08 IRQ");
  898. } else
  899. main_rec_hfcpci(bcs);
  900. }
  901. if (val & 0x10) {
  902. if (cs->logecho)
  903. receive_emsg(cs);
  904. else if (!(bcs = Sel_BCS(cs, 1))) {
  905. if (cs->debug)
  906. debugl1(cs, "hfcpci spurious 0x10 IRQ");
  907. } else
  908. main_rec_hfcpci(bcs);
  909. }
  910. if (val & 0x01) {
  911. if (!(bcs = Sel_BCS(cs, cs->hw.hfcpci.bswapped ? 1 : 0))) {
  912. if (cs->debug)
  913. debugl1(cs, "hfcpci spurious 0x01 IRQ");
  914. } else {
  915. if (bcs->tx_skb) {
  916. if (!test_and_set_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags)) {
  917. hfcpci_fill_fifo(bcs);
  918. test_and_clear_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags);
  919. } else
  920. debugl1(cs, "fill_data %d blocked", bcs->channel);
  921. } else {
  922. if ((bcs->tx_skb = skb_dequeue(&bcs->squeue))) {
  923. if (!test_and_set_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags)) {
  924. hfcpci_fill_fifo(bcs);
  925. test_and_clear_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags);
  926. } else
  927. debugl1(cs, "fill_data %d blocked", bcs->channel);
  928. } else {
  929. hfcpci_sched_event(bcs, B_XMTBUFREADY);
  930. }
  931. }
  932. }
  933. }
  934. if (val & 0x02) {
  935. if (!(bcs = Sel_BCS(cs, 1))) {
  936. if (cs->debug)
  937. debugl1(cs, "hfcpci spurious 0x02 IRQ");
  938. } else {
  939. if (bcs->tx_skb) {
  940. if (!test_and_set_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags)) {
  941. hfcpci_fill_fifo(bcs);
  942. test_and_clear_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags);
  943. } else
  944. debugl1(cs, "fill_data %d blocked", bcs->channel);
  945. } else {
  946. if ((bcs->tx_skb = skb_dequeue(&bcs->squeue))) {
  947. if (!test_and_set_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags)) {
  948. hfcpci_fill_fifo(bcs);
  949. test_and_clear_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags);
  950. } else
  951. debugl1(cs, "fill_data %d blocked", bcs->channel);
  952. } else {
  953. hfcpci_sched_event(bcs, B_XMTBUFREADY);
  954. }
  955. }
  956. }
  957. }
  958. if (val & 0x20) { /* receive dframe */
  959. receive_dmsg(cs);
  960. }
  961. if (val & 0x04) { /* dframe transmitted */
  962. if (test_and_clear_bit(FLG_DBUSY_TIMER, &cs->HW_Flags))
  963. del_timer(&cs->dbusytimer);
  964. if (test_and_clear_bit(FLG_L1_DBUSY, &cs->HW_Flags))
  965. sched_event_D_pci(cs, D_CLEARBUSY);
  966. if (cs->tx_skb) {
  967. if (cs->tx_skb->len) {
  968. if (!test_and_set_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags)) {
  969. hfcpci_fill_dfifo(cs);
  970. test_and_clear_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags);
  971. } else {
  972. debugl1(cs, "hfcpci_fill_dfifo irq blocked");
  973. }
  974. goto afterXPR;
  975. } else {
  976. dev_kfree_skb_irq(cs->tx_skb);
  977. cs->tx_cnt = 0;
  978. cs->tx_skb = NULL;
  979. }
  980. }
  981. if ((cs->tx_skb = skb_dequeue(&cs->sq))) {
  982. cs->tx_cnt = 0;
  983. if (!test_and_set_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags)) {
  984. hfcpci_fill_dfifo(cs);
  985. test_and_clear_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags);
  986. } else {
  987. debugl1(cs, "hfcpci_fill_dfifo irq blocked");
  988. }
  989. } else
  990. sched_event_D_pci(cs, D_XMTBUFREADY);
  991. }
  992. afterXPR:
  993. if (cs->hw.hfcpci.int_s1 && count--) {
  994. val = cs->hw.hfcpci.int_s1;
  995. cs->hw.hfcpci.int_s1 = 0;
  996. if (cs->debug & L1_DEB_ISAC)
  997. debugl1(cs, "HFC-PCI irq %x loop %d", val, 15 - count);
  998. } else
  999. val = 0;
  1000. }
  1001. spin_unlock_irqrestore(&cs->lock, flags);
  1002. return IRQ_HANDLED;
  1003. }
  1004. /********************************************************************/
  1005. /* timer callback for D-chan busy resolution. Currently no function */
  1006. /********************************************************************/
  1007. static void
  1008. hfcpci_dbusy_timer(struct IsdnCardState *cs)
  1009. {
  1010. }
  1011. /*************************************/
  1012. /* Layer 1 D-channel hardware access */
  1013. /*************************************/
  1014. static void
  1015. HFCPCI_l1hw(struct PStack *st, int pr, void *arg)
  1016. {
  1017. u_long flags;
  1018. struct IsdnCardState *cs = (struct IsdnCardState *) st->l1.hardware;
  1019. struct sk_buff *skb = arg;
  1020. switch (pr) {
  1021. case (PH_DATA | REQUEST):
  1022. if (cs->debug & DEB_DLOG_HEX)
  1023. LogFrame(cs, skb->data, skb->len);
  1024. if (cs->debug & DEB_DLOG_VERBOSE)
  1025. dlogframe(cs, skb, 0);
  1026. spin_lock_irqsave(&cs->lock, flags);
  1027. if (cs->tx_skb) {
  1028. skb_queue_tail(&cs->sq, skb);
  1029. #ifdef L2FRAME_DEBUG /* psa */
  1030. if (cs->debug & L1_DEB_LAPD)
  1031. Logl2Frame(cs, skb, "PH_DATA Queued", 0);
  1032. #endif
  1033. } else {
  1034. cs->tx_skb = skb;
  1035. cs->tx_cnt = 0;
  1036. #ifdef L2FRAME_DEBUG /* psa */
  1037. if (cs->debug & L1_DEB_LAPD)
  1038. Logl2Frame(cs, skb, "PH_DATA", 0);
  1039. #endif
  1040. if (!test_and_set_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags)) {
  1041. hfcpci_fill_dfifo(cs);
  1042. test_and_clear_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags);
  1043. } else
  1044. debugl1(cs, "hfcpci_fill_dfifo blocked");
  1045. }
  1046. spin_unlock_irqrestore(&cs->lock, flags);
  1047. break;
  1048. case (PH_PULL | INDICATION):
  1049. spin_lock_irqsave(&cs->lock, flags);
  1050. if (cs->tx_skb) {
  1051. if (cs->debug & L1_DEB_WARN)
  1052. debugl1(cs, " l2l1 tx_skb exist this shouldn't happen");
  1053. skb_queue_tail(&cs->sq, skb);
  1054. spin_unlock_irqrestore(&cs->lock, flags);
  1055. break;
  1056. }
  1057. if (cs->debug & DEB_DLOG_HEX)
  1058. LogFrame(cs, skb->data, skb->len);
  1059. if (cs->debug & DEB_DLOG_VERBOSE)
  1060. dlogframe(cs, skb, 0);
  1061. cs->tx_skb = skb;
  1062. cs->tx_cnt = 0;
  1063. #ifdef L2FRAME_DEBUG /* psa */
  1064. if (cs->debug & L1_DEB_LAPD)
  1065. Logl2Frame(cs, skb, "PH_DATA_PULLED", 0);
  1066. #endif
  1067. if (!test_and_set_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags)) {
  1068. hfcpci_fill_dfifo(cs);
  1069. test_and_clear_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags);
  1070. } else
  1071. debugl1(cs, "hfcpci_fill_dfifo blocked");
  1072. spin_unlock_irqrestore(&cs->lock, flags);
  1073. break;
  1074. case (PH_PULL | REQUEST):
  1075. #ifdef L2FRAME_DEBUG /* psa */
  1076. if (cs->debug & L1_DEB_LAPD)
  1077. debugl1(cs, "-> PH_REQUEST_PULL");
  1078. #endif
  1079. if (!cs->tx_skb) {
  1080. test_and_clear_bit(FLG_L1_PULL_REQ, &st->l1.Flags);
  1081. st->l1.l1l2(st, PH_PULL | CONFIRM, NULL);
  1082. } else
  1083. test_and_set_bit(FLG_L1_PULL_REQ, &st->l1.Flags);
  1084. break;
  1085. case (HW_RESET | REQUEST):
  1086. spin_lock_irqsave(&cs->lock, flags);
  1087. Write_hfc(cs, HFCPCI_STATES, HFCPCI_LOAD_STATE | 3); /* HFC ST 3 */
  1088. udelay(6);
  1089. Write_hfc(cs, HFCPCI_STATES, 3); /* HFC ST 2 */
  1090. cs->hw.hfcpci.mst_m |= HFCPCI_MASTER;
  1091. Write_hfc(cs, HFCPCI_MST_MODE, cs->hw.hfcpci.mst_m);
  1092. Write_hfc(cs, HFCPCI_STATES, HFCPCI_ACTIVATE | HFCPCI_DO_ACTION);
  1093. spin_unlock_irqrestore(&cs->lock, flags);
  1094. l1_msg(cs, HW_POWERUP | CONFIRM, NULL);
  1095. break;
  1096. case (HW_ENABLE | REQUEST):
  1097. spin_lock_irqsave(&cs->lock, flags);
  1098. Write_hfc(cs, HFCPCI_STATES, HFCPCI_DO_ACTION);
  1099. spin_unlock_irqrestore(&cs->lock, flags);
  1100. break;
  1101. case (HW_DEACTIVATE | REQUEST):
  1102. spin_lock_irqsave(&cs->lock, flags);
  1103. cs->hw.hfcpci.mst_m &= ~HFCPCI_MASTER;
  1104. Write_hfc(cs, HFCPCI_MST_MODE, cs->hw.hfcpci.mst_m);
  1105. spin_unlock_irqrestore(&cs->lock, flags);
  1106. break;
  1107. case (HW_INFO3 | REQUEST):
  1108. spin_lock_irqsave(&cs->lock, flags);
  1109. cs->hw.hfcpci.mst_m |= HFCPCI_MASTER;
  1110. Write_hfc(cs, HFCPCI_MST_MODE, cs->hw.hfcpci.mst_m);
  1111. spin_unlock_irqrestore(&cs->lock, flags);
  1112. break;
  1113. case (HW_TESTLOOP | REQUEST):
  1114. spin_lock_irqsave(&cs->lock, flags);
  1115. switch ((int) arg) {
  1116. case (1):
  1117. Write_hfc(cs, HFCPCI_B1_SSL, 0x80); /* tx slot */
  1118. Write_hfc(cs, HFCPCI_B1_RSL, 0x80); /* rx slot */
  1119. cs->hw.hfcpci.conn = (cs->hw.hfcpci.conn & ~7) | 1;
  1120. Write_hfc(cs, HFCPCI_CONNECT, cs->hw.hfcpci.conn);
  1121. break;
  1122. case (2):
  1123. Write_hfc(cs, HFCPCI_B2_SSL, 0x81); /* tx slot */
  1124. Write_hfc(cs, HFCPCI_B2_RSL, 0x81); /* rx slot */
  1125. cs->hw.hfcpci.conn = (cs->hw.hfcpci.conn & ~0x38) | 0x08;
  1126. Write_hfc(cs, HFCPCI_CONNECT, cs->hw.hfcpci.conn);
  1127. break;
  1128. default:
  1129. spin_unlock_irqrestore(&cs->lock, flags);
  1130. if (cs->debug & L1_DEB_WARN)
  1131. debugl1(cs, "hfcpci_l1hw loop invalid %4x", (int) arg);
  1132. return;
  1133. }
  1134. cs->hw.hfcpci.trm |= 0x80; /* enable IOM-loop */
  1135. Write_hfc(cs, HFCPCI_TRM, cs->hw.hfcpci.trm);
  1136. spin_unlock_irqrestore(&cs->lock, flags);
  1137. break;
  1138. default:
  1139. if (cs->debug & L1_DEB_WARN)
  1140. debugl1(cs, "hfcpci_l1hw unknown pr %4x", pr);
  1141. break;
  1142. }
  1143. }
  1144. /***********************************************/
  1145. /* called during init setting l1 stack pointer */
  1146. /***********************************************/
  1147. static void
  1148. setstack_hfcpci(struct PStack *st, struct IsdnCardState *cs)
  1149. {
  1150. st->l1.l1hw = HFCPCI_l1hw;
  1151. }
  1152. /**************************************/
  1153. /* send B-channel data if not blocked */
  1154. /**************************************/
  1155. static void
  1156. hfcpci_send_data(struct BCState *bcs)
  1157. {
  1158. struct IsdnCardState *cs = bcs->cs;
  1159. if (!test_and_set_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags)) {
  1160. hfcpci_fill_fifo(bcs);
  1161. test_and_clear_bit(FLG_LOCK_ATOMIC, &cs->HW_Flags);
  1162. } else
  1163. debugl1(cs, "send_data %d blocked", bcs->channel);
  1164. }
  1165. /***************************************************************/
  1166. /* activate/deactivate hardware for selected channels and mode */
  1167. /***************************************************************/
  1168. static void
  1169. mode_hfcpci(struct BCState *bcs, int mode, int bc)
  1170. {
  1171. struct IsdnCardState *cs = bcs->cs;
  1172. int fifo2;
  1173. if (cs->debug & L1_DEB_HSCX)
  1174. debugl1(cs, "HFCPCI bchannel mode %d bchan %d/%d",
  1175. mode, bc, bcs->channel);
  1176. bcs->mode = mode;
  1177. bcs->channel = bc;
  1178. fifo2 = bc;
  1179. if (cs->chanlimit > 1) {
  1180. cs->hw.hfcpci.bswapped = 0; /* B1 and B2 normal mode */
  1181. cs->hw.hfcpci.sctrl_e &= ~0x80;
  1182. } else {
  1183. if (bc) {
  1184. if (mode != L1_MODE_NULL) {
  1185. cs->hw.hfcpci.bswapped = 1; /* B1 and B2 exchanged */
  1186. cs->hw.hfcpci.sctrl_e |= 0x80;
  1187. } else {
  1188. cs->hw.hfcpci.bswapped = 0; /* B1 and B2 normal mode */
  1189. cs->hw.hfcpci.sctrl_e &= ~0x80;
  1190. }
  1191. fifo2 = 0;
  1192. } else {
  1193. cs->hw.hfcpci.bswapped = 0; /* B1 and B2 normal mode */
  1194. cs->hw.hfcpci.sctrl_e &= ~0x80;
  1195. }
  1196. }
  1197. switch (mode) {
  1198. case (L1_MODE_NULL):
  1199. if (bc) {
  1200. cs->hw.hfcpci.sctrl &= ~SCTRL_B2_ENA;
  1201. cs->hw.hfcpci.sctrl_r &= ~SCTRL_B2_ENA;
  1202. } else {
  1203. cs->hw.hfcpci.sctrl &= ~SCTRL_B1_ENA;
  1204. cs->hw.hfcpci.sctrl_r &= ~SCTRL_B1_ENA;
  1205. }
  1206. if (fifo2) {
  1207. cs->hw.hfcpci.fifo_en &= ~HFCPCI_FIFOEN_B2;
  1208. cs->hw.hfcpci.int_m1 &= ~(HFCPCI_INTS_B2TRANS + HFCPCI_INTS_B2REC);
  1209. } else {
  1210. cs->hw.hfcpci.fifo_en &= ~HFCPCI_FIFOEN_B1;
  1211. cs->hw.hfcpci.int_m1 &= ~(HFCPCI_INTS_B1TRANS + HFCPCI_INTS_B1REC);
  1212. }
  1213. break;
  1214. case (L1_MODE_TRANS):
  1215. hfcpci_clear_fifo_rx(cs, fifo2);
  1216. hfcpci_clear_fifo_tx(cs, fifo2);
  1217. if (bc) {
  1218. cs->hw.hfcpci.sctrl |= SCTRL_B2_ENA;
  1219. cs->hw.hfcpci.sctrl_r |= SCTRL_B2_ENA;
  1220. } else {
  1221. cs->hw.hfcpci.sctrl |= SCTRL_B1_ENA;
  1222. cs->hw.hfcpci.sctrl_r |= SCTRL_B1_ENA;
  1223. }
  1224. if (fifo2) {
  1225. cs->hw.hfcpci.fifo_en |= HFCPCI_FIFOEN_B2;
  1226. cs->hw.hfcpci.int_m1 |= (HFCPCI_INTS_B2TRANS + HFCPCI_INTS_B2REC);
  1227. cs->hw.hfcpci.ctmt |= 2;
  1228. cs->hw.hfcpci.conn &= ~0x18;
  1229. } else {
  1230. cs->hw.hfcpci.fifo_en |= HFCPCI_FIFOEN_B1;
  1231. cs->hw.hfcpci.int_m1 |= (HFCPCI_INTS_B1TRANS + HFCPCI_INTS_B1REC);
  1232. cs->hw.hfcpci.ctmt |= 1;
  1233. cs->hw.hfcpci.conn &= ~0x03;
  1234. }
  1235. break;
  1236. case (L1_MODE_HDLC):
  1237. hfcpci_clear_fifo_rx(cs, fifo2);
  1238. hfcpci_clear_fifo_tx(cs, fifo2);
  1239. if (bc) {
  1240. cs->hw.hfcpci.sctrl |= SCTRL_B2_ENA;
  1241. cs->hw.hfcpci.sctrl_r |= SCTRL_B2_ENA;
  1242. } else {
  1243. cs->hw.hfcpci.sctrl |= SCTRL_B1_ENA;
  1244. cs->hw.hfcpci.sctrl_r |= SCTRL_B1_ENA;
  1245. }
  1246. if (fifo2) {
  1247. cs->hw.hfcpci.last_bfifo_cnt[1] = 0;
  1248. cs->hw.hfcpci.fifo_en |= HFCPCI_FIFOEN_B2;
  1249. cs->hw.hfcpci.int_m1 |= (HFCPCI_INTS_B2TRANS + HFCPCI_INTS_B2REC);
  1250. cs->hw.hfcpci.ctmt &= ~2;
  1251. cs->hw.hfcpci.conn &= ~0x18;
  1252. } else {
  1253. cs->hw.hfcpci.last_bfifo_cnt[0] = 0;
  1254. cs->hw.hfcpci.fifo_en |= HFCPCI_FIFOEN_B1;
  1255. cs->hw.hfcpci.int_m1 |= (HFCPCI_INTS_B1TRANS + HFCPCI_INTS_B1REC);
  1256. cs->hw.hfcpci.ctmt &= ~1;
  1257. cs->hw.hfcpci.conn &= ~0x03;
  1258. }
  1259. break;
  1260. case (L1_MODE_EXTRN):
  1261. if (bc) {
  1262. cs->hw.hfcpci.conn |= 0x10;
  1263. cs->hw.hfcpci.sctrl |= SCTRL_B2_ENA;
  1264. cs->hw.hfcpci.sctrl_r |= SCTRL_B2_ENA;
  1265. cs->hw.hfcpci.fifo_en &= ~HFCPCI_FIFOEN_B2;
  1266. cs->hw.hfcpci.int_m1 &= ~(HFCPCI_INTS_B2TRANS + HFCPCI_INTS_B2REC);
  1267. } else {
  1268. cs->hw.hfcpci.conn |= 0x02;
  1269. cs->hw.hfcpci.sctrl |= SCTRL_B1_ENA;
  1270. cs->hw.hfcpci.sctrl_r |= SCTRL_B1_ENA;
  1271. cs->hw.hfcpci.fifo_en &= ~HFCPCI_FIFOEN_B1;
  1272. cs->hw.hfcpci.int_m1 &= ~(HFCPCI_INTS_B1TRANS + HFCPCI_INTS_B1REC);
  1273. }
  1274. break;
  1275. }
  1276. Write_hfc(cs, HFCPCI_SCTRL_E, cs->hw.hfcpci.sctrl_e);
  1277. Write_hfc(cs, HFCPCI_INT_M1, cs->hw.hfcpci.int_m1);
  1278. Write_hfc(cs, HFCPCI_FIFO_EN, cs->hw.hfcpci.fifo_en);
  1279. Write_hfc(cs, HFCPCI_SCTRL, cs->hw.hfcpci.sctrl);
  1280. Write_hfc(cs, HFCPCI_SCTRL_R, cs->hw.hfcpci.sctrl_r);
  1281. Write_hfc(cs, HFCPCI_CTMT, cs->hw.hfcpci.ctmt);
  1282. Write_hfc(cs, HFCPCI_CONNECT, cs->hw.hfcpci.conn);
  1283. }
  1284. /******************************/
  1285. /* Layer2 -> Layer 1 Transfer */
  1286. /******************************/
  1287. static void
  1288. hfcpci_l2l1(struct PStack *st, int pr, void *arg)
  1289. {
  1290. struct BCState *bcs = st->l1.bcs;
  1291. u_long flags;
  1292. struct sk_buff *skb = arg;
  1293. switch (pr) {
  1294. case (PH_DATA | REQUEST):
  1295. spin_lock_irqsave(&bcs->cs->lock, flags);
  1296. if (bcs->tx_skb) {
  1297. skb_queue_tail(&bcs->squeue, skb);
  1298. } else {
  1299. bcs->tx_skb = skb;
  1300. // test_and_set_bit(BC_FLG_BUSY, &bcs->Flag);
  1301. bcs->cs->BC_Send_Data(bcs);
  1302. }
  1303. spin_unlock_irqrestore(&bcs->cs->lock, flags);
  1304. break;
  1305. case (PH_PULL | INDICATION):
  1306. spin_lock_irqsave(&bcs->cs->lock, flags);
  1307. if (bcs->tx_skb) {
  1308. spin_unlock_irqrestore(&bcs->cs->lock, flags);
  1309. printk(KERN_WARNING "hfc_l2l1: this shouldn't happen\n");
  1310. break;
  1311. }
  1312. // test_and_set_bit(BC_FLG_BUSY, &bcs->Flag);
  1313. bcs->tx_skb = skb;
  1314. bcs->cs->BC_Send_Data(bcs);
  1315. spin_unlock_irqrestore(&bcs->cs->lock, flags);
  1316. break;
  1317. case (PH_PULL | REQUEST):
  1318. if (!bcs->tx_skb) {
  1319. test_and_clear_bit(FLG_L1_PULL_REQ, &st->l1.Flags);
  1320. st->l1.l1l2(st, PH_PULL | CONFIRM, NULL);
  1321. } else
  1322. test_and_set_bit(FLG_L1_PULL_REQ, &st->l1.Flags);
  1323. break;
  1324. case (PH_ACTIVATE | REQUEST):
  1325. spin_lock_irqsave(&bcs->cs->lock, flags);
  1326. test_and_set_bit(BC_FLG_ACTIV, &bcs->Flag);
  1327. mode_hfcpci(bcs, st->l1.mode, st->l1.bc);
  1328. spin_unlock_irqrestore(&bcs->cs->lock, flags);
  1329. l1_msg_b(st, pr, arg);
  1330. break;
  1331. case (PH_DEACTIVATE | REQUEST):
  1332. l1_msg_b(st, pr, arg);
  1333. break;
  1334. case (PH_DEACTIVATE | CONFIRM):
  1335. spin_lock_irqsave(&bcs->cs->lock, flags);
  1336. test_and_clear_bit(BC_FLG_ACTIV, &bcs->Flag);
  1337. test_and_clear_bit(BC_FLG_BUSY, &bcs->Flag);
  1338. mode_hfcpci(bcs, 0, st->l1.bc);
  1339. spin_unlock_irqrestore(&bcs->cs->lock, flags);
  1340. st->l1.l1l2(st, PH_DEACTIVATE | CONFIRM, NULL);
  1341. break;
  1342. }
  1343. }
  1344. /******************************************/
  1345. /* deactivate B-channel access and queues */
  1346. /******************************************/
  1347. static void
  1348. close_hfcpci(struct BCState *bcs)
  1349. {
  1350. mode_hfcpci(bcs, 0, bcs->channel);
  1351. if (test_and_clear_bit(BC_FLG_INIT, &bcs->Flag)) {
  1352. skb_queue_purge(&bcs->rqueue);
  1353. skb_queue_purge(&bcs->squeue);
  1354. if (bcs->tx_skb) {
  1355. dev_kfree_skb_any(bcs->tx_skb);
  1356. bcs->tx_skb = NULL;
  1357. test_and_clear_bit(BC_FLG_BUSY, &bcs->Flag);
  1358. }
  1359. }
  1360. }
  1361. /*************************************/
  1362. /* init B-channel queues and control */
  1363. /*************************************/
  1364. static int
  1365. open_hfcpcistate(struct IsdnCardState *cs, struct BCState *bcs)
  1366. {
  1367. if (!test_and_set_bit(BC_FLG_INIT, &bcs->Flag)) {
  1368. skb_queue_head_init(&bcs->rqueue);
  1369. skb_queue_head_init(&bcs->squeue);
  1370. }
  1371. bcs->tx_skb = NULL;
  1372. test_and_clear_bit(BC_FLG_BUSY, &bcs->Flag);
  1373. bcs->event = 0;
  1374. bcs->tx_cnt = 0;
  1375. return (0);
  1376. }
  1377. /*********************************/
  1378. /* inits the stack for B-channel */
  1379. /*********************************/
  1380. static int
  1381. setstack_2b(struct PStack *st, struct BCState *bcs)
  1382. {
  1383. bcs->channel = st->l1.bc;
  1384. if (open_hfcpcistate(st->l1.hardware, bcs))
  1385. return (-1);
  1386. st->l1.bcs = bcs;
  1387. st->l2.l2l1 = hfcpci_l2l1;
  1388. setstack_manager(st);
  1389. bcs->st = st;
  1390. setstack_l1_B(st);
  1391. return (0);
  1392. }
  1393. /***************************/
  1394. /* handle L1 state changes */
  1395. /***************************/
  1396. static void
  1397. hfcpci_bh(struct IsdnCardState *cs)
  1398. {
  1399. u_long flags;
  1400. // struct PStack *stptr;
  1401. if (!cs)
  1402. return;
  1403. if (test_and_clear_bit(D_L1STATECHANGE, &cs->event)) {
  1404. if (!cs->hw.hfcpci.nt_mode)
  1405. switch (cs->dc.hfcpci.ph_state) {
  1406. case (0):
  1407. l1_msg(cs, HW_RESET | INDICATION, NULL);
  1408. break;
  1409. case (3):
  1410. l1_msg(cs, HW_DEACTIVATE | INDICATION, NULL);
  1411. break;
  1412. case (8):
  1413. l1_msg(cs, HW_RSYNC | INDICATION, NULL);
  1414. break;
  1415. case (6):
  1416. l1_msg(cs, HW_INFO2 | INDICATION, NULL);
  1417. break;
  1418. case (7):
  1419. l1_msg(cs, HW_INFO4_P8 | INDICATION, NULL);
  1420. break;
  1421. default:
  1422. break;
  1423. } else {
  1424. spin_lock_irqsave(&cs->lock, flags);
  1425. switch (cs->dc.hfcpci.ph_state) {
  1426. case (2):
  1427. if (cs->hw.hfcpci.nt_timer < 0) {
  1428. cs->hw.hfcpci.nt_timer = 0;
  1429. cs->hw.hfcpci.int_m1 &= ~HFCPCI_INTS_TIMER;
  1430. Write_hfc(cs, HFCPCI_INT_M1, cs->hw.hfcpci.int_m1);
  1431. /* Clear already pending ints */
  1432. if (Read_hfc(cs, HFCPCI_INT_S1));
  1433. Write_hfc(cs, HFCPCI_STATES, 4 | HFCPCI_LOAD_STATE);
  1434. udelay(10);
  1435. Write_hfc(cs, HFCPCI_STATES, 4);
  1436. cs->dc.hfcpci.ph_state = 4;
  1437. } else {
  1438. cs->hw.hfcpci.int_m1 |= HFCPCI_INTS_TIMER;
  1439. Write_hfc(cs, HFCPCI_INT_M1, cs->hw.hfcpci.int_m1);
  1440. cs->hw.hfcpci.ctmt &= ~HFCPCI_AUTO_TIMER;
  1441. cs->hw.hfcpci.ctmt |= HFCPCI_TIM3_125;
  1442. Write_hfc(cs, HFCPCI_CTMT, cs->hw.hfcpci.ctmt | HFCPCI_CLTIMER);
  1443. Write_hfc(cs, HFCPCI_CTMT, cs->hw.hfcpci.ctmt | HFCPCI_CLTIMER);
  1444. cs->hw.hfcpci.nt_timer = NT_T1_COUNT;
  1445. Write_hfc(cs, HFCPCI_STATES, 2 | HFCPCI_NT_G2_G3); /* allow G2 -> G3 transition */
  1446. }
  1447. break;
  1448. case (1):
  1449. case (3):
  1450. case (4):
  1451. cs->hw.hfcpci.nt_timer = 0;
  1452. cs->hw.hfcpci.int_m1 &= ~HFCPCI_INTS_TIMER;
  1453. Write_hfc(cs, HFCPCI_INT_M1, cs->hw.hfcpci.int_m1);
  1454. break;
  1455. default:
  1456. break;
  1457. }
  1458. spin_unlock_irqrestore(&cs->lock, flags);
  1459. }
  1460. }
  1461. if (test_and_clear_bit(D_RCVBUFREADY, &cs->event))
  1462. DChannel_proc_rcv(cs);
  1463. if (test_and_clear_bit(D_XMTBUFREADY, &cs->event))
  1464. DChannel_proc_xmt(cs);
  1465. }
  1466. /********************************/
  1467. /* called for card init message */
  1468. /********************************/
  1469. static void __init
  1470. inithfcpci(struct IsdnCardState *cs)
  1471. {
  1472. cs->bcs[0].BC_SetStack = setstack_2b;
  1473. cs->bcs[1].BC_SetStack = setstack_2b;
  1474. cs->bcs[0].BC_Close = close_hfcpci;
  1475. cs->bcs[1].BC_Close = close_hfcpci;
  1476. cs->dbusytimer.function = (void *) hfcpci_dbusy_timer;
  1477. cs->dbusytimer.data = (long) cs;
  1478. init_timer(&cs->dbusytimer);
  1479. mode_hfcpci(cs->bcs, 0, 0);
  1480. mode_hfcpci(cs->bcs + 1, 0, 1);
  1481. }
  1482. /*******************************************/
  1483. /* handle card messages from control layer */
  1484. /*******************************************/
  1485. static int
  1486. hfcpci_card_msg(struct IsdnCardState *cs, int mt, void *arg)
  1487. {
  1488. u_long flags;
  1489. if (cs->debug & L1_DEB_ISAC)
  1490. debugl1(cs, "HFCPCI: card_msg %x", mt);
  1491. switch (mt) {
  1492. case CARD_RESET:
  1493. spin_lock_irqsave(&cs->lock, flags);
  1494. reset_hfcpci(cs);
  1495. spin_unlock_irqrestore(&cs->lock, flags);
  1496. return (0);
  1497. case CARD_RELEASE:
  1498. release_io_hfcpci(cs);
  1499. return (0);
  1500. case CARD_INIT:
  1501. spin_lock_irqsave(&cs->lock, flags);
  1502. inithfcpci(cs);
  1503. reset_hfcpci(cs);
  1504. spin_unlock_irqrestore(&cs->lock, flags);
  1505. msleep(80); /* Timeout 80ms */
  1506. /* now switch timer interrupt off */
  1507. spin_lock_irqsave(&cs->lock, flags);
  1508. cs->hw.hfcpci.int_m1 &= ~HFCPCI_INTS_TIMER;
  1509. Write_hfc(cs, HFCPCI_INT_M1, cs->hw.hfcpci.int_m1);
  1510. /* reinit mode reg */
  1511. Write_hfc(cs, HFCPCI_MST_MODE, cs->hw.hfcpci.mst_m);
  1512. spin_unlock_irqrestore(&cs->lock, flags);
  1513. return (0);
  1514. case CARD_TEST:
  1515. return (0);
  1516. }
  1517. return (0);
  1518. }
  1519. /* this variable is used as card index when more than one cards are present */
  1520. static struct pci_dev *dev_hfcpci __initdata = NULL;
  1521. #endif /* CONFIG_PCI */
  1522. int __init
  1523. setup_hfcpci(struct IsdnCard *card)
  1524. {
  1525. u_long flags;
  1526. struct IsdnCardState *cs = card->cs;
  1527. char tmp[64];
  1528. int i;
  1529. struct pci_dev *tmp_hfcpci = NULL;
  1530. #ifdef __BIG_ENDIAN
  1531. #error "not running on big endian machines now"
  1532. #endif
  1533. strcpy(tmp, hfcpci_revision);
  1534. printk(KERN_INFO "HiSax: HFC-PCI driver Rev. %s\n", HiSax_getrev(tmp));
  1535. #ifdef CONFIG_PCI
  1536. cs->hw.hfcpci.int_s1 = 0;
  1537. cs->dc.hfcpci.ph_state = 0;
  1538. cs->hw.hfcpci.fifo = 255;
  1539. if (cs->typ == ISDN_CTYPE_HFC_PCI) {
  1540. i = 0;
  1541. while (id_list[i].vendor_id) {
  1542. tmp_hfcpci = pci_find_device(id_list[i].vendor_id,
  1543. id_list[i].device_id,
  1544. dev_hfcpci);
  1545. i++;
  1546. if (tmp_hfcpci) {
  1547. if (pci_enable_device(tmp_hfcpci))
  1548. continue;
  1549. pci_set_master(tmp_hfcpci);
  1550. if ((card->para[0]) && (card->para[0] != (tmp_hfcpci->resource[ 0].start & PCI_BASE_ADDRESS_IO_MASK)))
  1551. continue;
  1552. else
  1553. break;
  1554. }
  1555. }
  1556. if (tmp_hfcpci) {
  1557. i--;
  1558. dev_hfcpci = tmp_hfcpci; /* old device */
  1559. cs->hw.hfcpci.dev = dev_hfcpci;
  1560. cs->irq = dev_hfcpci->irq;
  1561. if (!cs->irq) {
  1562. printk(KERN_WARNING "HFC-PCI: No IRQ for PCI card found\n");
  1563. return (0);
  1564. }
  1565. cs->hw.hfcpci.pci_io = (char *) dev_hfcpci->resource[ 1].start;
  1566. printk(KERN_INFO "HiSax: HFC-PCI card manufacturer: %s card name: %s\n", id_list[i].vendor_name, id_list[i].card_name);
  1567. } else {
  1568. printk(KERN_WARNING "HFC-PCI: No PCI card found\n");
  1569. return (0);
  1570. }
  1571. if (!cs->hw.hfcpci.pci_io) {
  1572. printk(KERN_WARNING "HFC-PCI: No IO-Mem for PCI card found\n");
  1573. return (0);
  1574. }
  1575. /* Allocate memory for FIFOS */
  1576. /* Because the HFC-PCI needs a 32K physical alignment, we */
  1577. /* need to allocate the double mem and align the address */
  1578. if (!(cs->hw.hfcpci.share_start = kmalloc(65536, GFP_KERNEL))) {
  1579. printk(KERN_WARNING "HFC-PCI: Error allocating memory for FIFO!\n");
  1580. return 0;
  1581. }
  1582. cs->hw.hfcpci.fifos = (void *)
  1583. (((ulong) cs->hw.hfcpci.share_start) & ~0x7FFF) + 0x8000;
  1584. pci_write_config_dword(cs->hw.hfcpci.dev, 0x80, (u_int) virt_to_bus(cs->hw.hfcpci.fifos));
  1585. cs->hw.hfcpci.pci_io = ioremap((ulong) cs->hw.hfcpci.pci_io, 256);
  1586. printk(KERN_INFO
  1587. "HFC-PCI: defined at mem %#x fifo %#x(%#x) IRQ %d HZ %d\n",
  1588. (u_int) cs->hw.hfcpci.pci_io,
  1589. (u_int) cs->hw.hfcpci.fifos,
  1590. (u_int) virt_to_bus(cs->hw.hfcpci.fifos),
  1591. cs->irq, HZ);
  1592. spin_lock_irqsave(&cs->lock, flags);
  1593. pci_write_config_word(cs->hw.hfcpci.dev, PCI_COMMAND, PCI_ENA_MEMIO); /* enable memory mapped ports, disable busmaster */
  1594. cs->hw.hfcpci.int_m2 = 0; /* disable alle interrupts */
  1595. cs->hw.hfcpci.int_m1 = 0;
  1596. Write_hfc(cs, HFCPCI_INT_M1, cs->hw.hfcpci.int_m1);
  1597. Write_hfc(cs, HFCPCI_INT_M2, cs->hw.hfcpci.int_m2);
  1598. /* At this point the needed PCI config is done */
  1599. /* fifos are still not enabled */
  1600. INIT_WORK(&cs->tqueue, (void *)(void *) hfcpci_bh, cs);
  1601. cs->setstack_d = setstack_hfcpci;
  1602. cs->BC_Send_Data = &hfcpci_send_data;
  1603. cs->readisac = NULL;
  1604. cs->writeisac = NULL;
  1605. cs->readisacfifo = NULL;
  1606. cs->writeisacfifo = NULL;
  1607. cs->BC_Read_Reg = NULL;
  1608. cs->BC_Write_Reg = NULL;
  1609. cs->irq_func = &hfcpci_interrupt;
  1610. cs->irq_flags |= SA_SHIRQ;
  1611. cs->hw.hfcpci.timer.function = (void *) hfcpci_Timer;
  1612. cs->hw.hfcpci.timer.data = (long) cs;
  1613. init_timer(&cs->hw.hfcpci.timer);
  1614. cs->cardmsg = &hfcpci_card_msg;
  1615. cs->auxcmd = &hfcpci_auxcmd;
  1616. spin_unlock_irqrestore(&cs->lock, flags);
  1617. return (1);
  1618. } else
  1619. return (0); /* no valid card type */
  1620. #else
  1621. printk(KERN_WARNING "HFC-PCI: NO_PCI_BIOS\n");
  1622. return (0);
  1623. #endif /* CONFIG_PCI */
  1624. }