bkm_a8.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. /* $Id: bkm_a8.c,v 1.22.2.4 2004/01/15 14:02:34 keil Exp $
  2. *
  3. * low level stuff for Scitel Quadro (4*S0, passive)
  4. *
  5. * Author Roland Klabunde
  6. * Copyright by Roland Klabunde <R.Klabunde@Berkom.de>
  7. *
  8. * This software may be used and distributed according to the terms
  9. * of the GNU General Public License, incorporated herein by reference.
  10. *
  11. */
  12. #include <linux/config.h>
  13. #include <linux/init.h>
  14. #include "hisax.h"
  15. #include "isac.h"
  16. #include "ipac.h"
  17. #include "hscx.h"
  18. #include "isdnl1.h"
  19. #include <linux/pci.h>
  20. #include "bkm_ax.h"
  21. #ifdef CONFIG_PCI
  22. #define ATTEMPT_PCI_REMAPPING /* Required for PLX rev 1 */
  23. extern const char *CardType[];
  24. static const char sct_quadro_revision[] = "$Revision: 1.22.2.4 $";
  25. static const char *sct_quadro_subtypes[] =
  26. {
  27. "",
  28. "#1",
  29. "#2",
  30. "#3",
  31. "#4"
  32. };
  33. #define wordout(addr,val) outw(val,addr)
  34. #define wordin(addr) inw(addr)
  35. static inline u_char
  36. readreg(unsigned int ale, unsigned int adr, u_char off)
  37. {
  38. register u_char ret;
  39. wordout(ale, off);
  40. ret = wordin(adr) & 0xFF;
  41. return (ret);
  42. }
  43. static inline void
  44. readfifo(unsigned int ale, unsigned int adr, u_char off, u_char * data, int size)
  45. {
  46. int i;
  47. wordout(ale, off);
  48. for (i = 0; i < size; i++)
  49. data[i] = wordin(adr) & 0xFF;
  50. }
  51. static inline void
  52. writereg(unsigned int ale, unsigned int adr, u_char off, u_char data)
  53. {
  54. wordout(ale, off);
  55. wordout(adr, data);
  56. }
  57. static inline void
  58. writefifo(unsigned int ale, unsigned int adr, u_char off, u_char * data, int size)
  59. {
  60. int i;
  61. wordout(ale, off);
  62. for (i = 0; i < size; i++)
  63. wordout(adr, data[i]);
  64. }
  65. /* Interface functions */
  66. static u_char
  67. ReadISAC(struct IsdnCardState *cs, u_char offset)
  68. {
  69. return (readreg(cs->hw.ax.base, cs->hw.ax.data_adr, offset | 0x80));
  70. }
  71. static void
  72. WriteISAC(struct IsdnCardState *cs, u_char offset, u_char value)
  73. {
  74. writereg(cs->hw.ax.base, cs->hw.ax.data_adr, offset | 0x80, value);
  75. }
  76. static void
  77. ReadISACfifo(struct IsdnCardState *cs, u_char * data, int size)
  78. {
  79. readfifo(cs->hw.ax.base, cs->hw.ax.data_adr, 0x80, data, size);
  80. }
  81. static void
  82. WriteISACfifo(struct IsdnCardState *cs, u_char * data, int size)
  83. {
  84. writefifo(cs->hw.ax.base, cs->hw.ax.data_adr, 0x80, data, size);
  85. }
  86. static u_char
  87. ReadHSCX(struct IsdnCardState *cs, int hscx, u_char offset)
  88. {
  89. return (readreg(cs->hw.ax.base, cs->hw.ax.data_adr, offset + (hscx ? 0x40 : 0)));
  90. }
  91. static void
  92. WriteHSCX(struct IsdnCardState *cs, int hscx, u_char offset, u_char value)
  93. {
  94. writereg(cs->hw.ax.base, cs->hw.ax.data_adr, offset + (hscx ? 0x40 : 0), value);
  95. }
  96. /* Set the specific ipac to active */
  97. static void
  98. set_ipac_active(struct IsdnCardState *cs, u_int active)
  99. {
  100. /* set irq mask */
  101. writereg(cs->hw.ax.base, cs->hw.ax.data_adr, IPAC_MASK,
  102. active ? 0xc0 : 0xff);
  103. }
  104. /*
  105. * fast interrupt HSCX stuff goes here
  106. */
  107. #define READHSCX(cs, nr, reg) readreg(cs->hw.ax.base, \
  108. cs->hw.ax.data_adr, reg + (nr ? 0x40 : 0))
  109. #define WRITEHSCX(cs, nr, reg, data) writereg(cs->hw.ax.base, \
  110. cs->hw.ax.data_adr, reg + (nr ? 0x40 : 0), data)
  111. #define READHSCXFIFO(cs, nr, ptr, cnt) readfifo(cs->hw.ax.base, \
  112. cs->hw.ax.data_adr, (nr ? 0x40 : 0), ptr, cnt)
  113. #define WRITEHSCXFIFO(cs, nr, ptr, cnt) writefifo(cs->hw.ax.base, \
  114. cs->hw.ax.data_adr, (nr ? 0x40 : 0), ptr, cnt)
  115. #include "hscx_irq.c"
  116. static irqreturn_t
  117. bkm_interrupt_ipac(int intno, void *dev_id, struct pt_regs *regs)
  118. {
  119. struct IsdnCardState *cs = dev_id;
  120. u_char ista, val, icnt = 5;
  121. u_long flags;
  122. spin_lock_irqsave(&cs->lock, flags);
  123. ista = readreg(cs->hw.ax.base, cs->hw.ax.data_adr, IPAC_ISTA);
  124. if (!(ista & 0x3f)) { /* not this IPAC */
  125. spin_unlock_irqrestore(&cs->lock, flags);
  126. return IRQ_NONE;
  127. }
  128. Start_IPAC:
  129. if (cs->debug & L1_DEB_IPAC)
  130. debugl1(cs, "IPAC ISTA %02X", ista);
  131. if (ista & 0x0f) {
  132. val = readreg(cs->hw.ax.base, cs->hw.ax.data_adr, HSCX_ISTA + 0x40);
  133. if (ista & 0x01)
  134. val |= 0x01;
  135. if (ista & 0x04)
  136. val |= 0x02;
  137. if (ista & 0x08)
  138. val |= 0x04;
  139. if (val) {
  140. hscx_int_main(cs, val);
  141. }
  142. }
  143. if (ista & 0x20) {
  144. val = 0xfe & readreg(cs->hw.ax.base, cs->hw.ax.data_adr, ISAC_ISTA | 0x80);
  145. if (val) {
  146. isac_interrupt(cs, val);
  147. }
  148. }
  149. if (ista & 0x10) {
  150. val = 0x01;
  151. isac_interrupt(cs, val);
  152. }
  153. ista = readreg(cs->hw.ax.base, cs->hw.ax.data_adr, IPAC_ISTA);
  154. if ((ista & 0x3f) && icnt) {
  155. icnt--;
  156. goto Start_IPAC;
  157. }
  158. if (!icnt)
  159. printk(KERN_WARNING "HiSax: %s (%s) IRQ LOOP\n",
  160. CardType[cs->typ],
  161. sct_quadro_subtypes[cs->subtyp]);
  162. writereg(cs->hw.ax.base, cs->hw.ax.data_adr, IPAC_MASK, 0xFF);
  163. writereg(cs->hw.ax.base, cs->hw.ax.data_adr, IPAC_MASK, 0xC0);
  164. spin_unlock_irqrestore(&cs->lock, flags);
  165. return IRQ_HANDLED;
  166. }
  167. static void
  168. release_io_sct_quadro(struct IsdnCardState *cs)
  169. {
  170. release_region(cs->hw.ax.base & 0xffffffc0, 128);
  171. if (cs->subtyp == SCT_1)
  172. release_region(cs->hw.ax.plx_adr, 64);
  173. }
  174. static void
  175. enable_bkm_int(struct IsdnCardState *cs, unsigned bEnable)
  176. {
  177. if (cs->typ == ISDN_CTYPE_SCT_QUADRO) {
  178. if (bEnable)
  179. wordout(cs->hw.ax.plx_adr + 0x4C, (wordin(cs->hw.ax.plx_adr + 0x4C) | 0x41));
  180. else
  181. wordout(cs->hw.ax.plx_adr + 0x4C, (wordin(cs->hw.ax.plx_adr + 0x4C) & ~0x41));
  182. }
  183. }
  184. static void
  185. reset_bkm(struct IsdnCardState *cs)
  186. {
  187. if (cs->subtyp == SCT_1) {
  188. wordout(cs->hw.ax.plx_adr + 0x50, (wordin(cs->hw.ax.plx_adr + 0x50) & ~4));
  189. mdelay(10);
  190. /* Remove the soft reset */
  191. wordout(cs->hw.ax.plx_adr + 0x50, (wordin(cs->hw.ax.plx_adr + 0x50) | 4));
  192. mdelay(10);
  193. }
  194. }
  195. static int
  196. BKM_card_msg(struct IsdnCardState *cs, int mt, void *arg)
  197. {
  198. u_long flags;
  199. switch (mt) {
  200. case CARD_RESET:
  201. spin_lock_irqsave(&cs->lock, flags);
  202. /* Disable ints */
  203. set_ipac_active(cs, 0);
  204. enable_bkm_int(cs, 0);
  205. reset_bkm(cs);
  206. spin_unlock_irqrestore(&cs->lock, flags);
  207. return (0);
  208. case CARD_RELEASE:
  209. /* Sanity */
  210. spin_lock_irqsave(&cs->lock, flags);
  211. set_ipac_active(cs, 0);
  212. enable_bkm_int(cs, 0);
  213. spin_unlock_irqrestore(&cs->lock, flags);
  214. release_io_sct_quadro(cs);
  215. return (0);
  216. case CARD_INIT:
  217. spin_lock_irqsave(&cs->lock, flags);
  218. cs->debug |= L1_DEB_IPAC;
  219. set_ipac_active(cs, 1);
  220. inithscxisac(cs, 3);
  221. /* Enable ints */
  222. enable_bkm_int(cs, 1);
  223. spin_unlock_irqrestore(&cs->lock, flags);
  224. return (0);
  225. case CARD_TEST:
  226. return (0);
  227. }
  228. return (0);
  229. }
  230. static int __init
  231. sct_alloc_io(u_int adr, u_int len)
  232. {
  233. if (!request_region(adr, len, "scitel")) {
  234. printk(KERN_WARNING
  235. "HiSax: Scitel port %#x-%#x already in use\n",
  236. adr, adr + len);
  237. return (1);
  238. }
  239. return(0);
  240. }
  241. static struct pci_dev *dev_a8 __initdata = NULL;
  242. static u16 sub_vendor_id __initdata = 0;
  243. static u16 sub_sys_id __initdata = 0;
  244. static u_char pci_bus __initdata = 0;
  245. static u_char pci_device_fn __initdata = 0;
  246. static u_char pci_irq __initdata = 0;
  247. #endif /* CONFIG_PCI */
  248. int __init
  249. setup_sct_quadro(struct IsdnCard *card)
  250. {
  251. #ifdef CONFIG_PCI
  252. struct IsdnCardState *cs = card->cs;
  253. char tmp[64];
  254. u_char pci_rev_id;
  255. u_int found = 0;
  256. u_int pci_ioaddr1, pci_ioaddr2, pci_ioaddr3, pci_ioaddr4, pci_ioaddr5;
  257. strcpy(tmp, sct_quadro_revision);
  258. printk(KERN_INFO "HiSax: T-Berkom driver Rev. %s\n", HiSax_getrev(tmp));
  259. if (cs->typ == ISDN_CTYPE_SCT_QUADRO) {
  260. cs->subtyp = SCT_1; /* Preset */
  261. } else
  262. return (0);
  263. /* Identify subtype by para[0] */
  264. if (card->para[0] >= SCT_1 && card->para[0] <= SCT_4)
  265. cs->subtyp = card->para[0];
  266. else {
  267. printk(KERN_WARNING "HiSax: %s: Invalid subcontroller in configuration, default to 1\n",
  268. CardType[card->typ]);
  269. return (0);
  270. }
  271. if ((cs->subtyp != SCT_1) && ((sub_sys_id != PCI_DEVICE_ID_BERKOM_SCITEL_QUADRO) ||
  272. (sub_vendor_id != PCI_VENDOR_ID_BERKOM)))
  273. return (0);
  274. if (cs->subtyp == SCT_1) {
  275. while ((dev_a8 = pci_find_device(PCI_VENDOR_ID_PLX,
  276. PCI_DEVICE_ID_PLX_9050, dev_a8))) {
  277. sub_vendor_id = dev_a8->subsystem_vendor;
  278. sub_sys_id = dev_a8->subsystem_device;
  279. if ((sub_sys_id == PCI_DEVICE_ID_BERKOM_SCITEL_QUADRO) &&
  280. (sub_vendor_id == PCI_VENDOR_ID_BERKOM)) {
  281. if (pci_enable_device(dev_a8))
  282. return(0);
  283. pci_ioaddr1 = pci_resource_start(dev_a8, 1);
  284. pci_irq = dev_a8->irq;
  285. pci_bus = dev_a8->bus->number;
  286. pci_device_fn = dev_a8->devfn;
  287. found = 1;
  288. break;
  289. }
  290. }
  291. if (!found) {
  292. printk(KERN_WARNING "HiSax: %s (%s): Card not found\n",
  293. CardType[card->typ],
  294. sct_quadro_subtypes[cs->subtyp]);
  295. return (0);
  296. }
  297. #ifdef ATTEMPT_PCI_REMAPPING
  298. /* HACK: PLX revision 1 bug: PLX address bit 7 must not be set */
  299. pci_read_config_byte(dev_a8, PCI_REVISION_ID, &pci_rev_id);
  300. if ((pci_ioaddr1 & 0x80) && (pci_rev_id == 1)) {
  301. printk(KERN_WARNING "HiSax: %s (%s): PLX rev 1, remapping required!\n",
  302. CardType[card->typ],
  303. sct_quadro_subtypes[cs->subtyp]);
  304. /* Restart PCI negotiation */
  305. pci_write_config_dword(dev_a8, PCI_BASE_ADDRESS_1, (u_int) - 1);
  306. /* Move up by 0x80 byte */
  307. pci_ioaddr1 += 0x80;
  308. pci_ioaddr1 &= PCI_BASE_ADDRESS_IO_MASK;
  309. pci_write_config_dword(dev_a8, PCI_BASE_ADDRESS_1, pci_ioaddr1);
  310. dev_a8->resource[ 1].start = pci_ioaddr1;
  311. }
  312. #endif /* End HACK */
  313. }
  314. if (!pci_irq) { /* IRQ range check ?? */
  315. printk(KERN_WARNING "HiSax: %s (%s): No IRQ\n",
  316. CardType[card->typ],
  317. sct_quadro_subtypes[cs->subtyp]);
  318. return (0);
  319. }
  320. pci_read_config_dword(dev_a8, PCI_BASE_ADDRESS_1, &pci_ioaddr1);
  321. pci_read_config_dword(dev_a8, PCI_BASE_ADDRESS_2, &pci_ioaddr2);
  322. pci_read_config_dword(dev_a8, PCI_BASE_ADDRESS_3, &pci_ioaddr3);
  323. pci_read_config_dword(dev_a8, PCI_BASE_ADDRESS_4, &pci_ioaddr4);
  324. pci_read_config_dword(dev_a8, PCI_BASE_ADDRESS_5, &pci_ioaddr5);
  325. if (!pci_ioaddr1 || !pci_ioaddr2 || !pci_ioaddr3 || !pci_ioaddr4 || !pci_ioaddr5) {
  326. printk(KERN_WARNING "HiSax: %s (%s): No IO base address(es)\n",
  327. CardType[card->typ],
  328. sct_quadro_subtypes[cs->subtyp]);
  329. return (0);
  330. }
  331. pci_ioaddr1 &= PCI_BASE_ADDRESS_IO_MASK;
  332. pci_ioaddr2 &= PCI_BASE_ADDRESS_IO_MASK;
  333. pci_ioaddr3 &= PCI_BASE_ADDRESS_IO_MASK;
  334. pci_ioaddr4 &= PCI_BASE_ADDRESS_IO_MASK;
  335. pci_ioaddr5 &= PCI_BASE_ADDRESS_IO_MASK;
  336. /* Take over */
  337. cs->irq = pci_irq;
  338. cs->irq_flags |= SA_SHIRQ;
  339. /* pci_ioaddr1 is unique to all subdevices */
  340. /* pci_ioaddr2 is for the fourth subdevice only */
  341. /* pci_ioaddr3 is for the third subdevice only */
  342. /* pci_ioaddr4 is for the second subdevice only */
  343. /* pci_ioaddr5 is for the first subdevice only */
  344. cs->hw.ax.plx_adr = pci_ioaddr1;
  345. /* Enter all ipac_base addresses */
  346. switch(cs->subtyp) {
  347. case 1:
  348. cs->hw.ax.base = pci_ioaddr5 + 0x00;
  349. if (sct_alloc_io(pci_ioaddr1, 128))
  350. return(0);
  351. if (sct_alloc_io(pci_ioaddr5, 64))
  352. return(0);
  353. /* disable all IPAC */
  354. writereg(pci_ioaddr5, pci_ioaddr5 + 4,
  355. IPAC_MASK, 0xFF);
  356. writereg(pci_ioaddr4 + 0x08, pci_ioaddr4 + 0x0c,
  357. IPAC_MASK, 0xFF);
  358. writereg(pci_ioaddr3 + 0x10, pci_ioaddr3 + 0x14,
  359. IPAC_MASK, 0xFF);
  360. writereg(pci_ioaddr2 + 0x20, pci_ioaddr2 + 0x24,
  361. IPAC_MASK, 0xFF);
  362. break;
  363. case 2:
  364. cs->hw.ax.base = pci_ioaddr4 + 0x08;
  365. if (sct_alloc_io(pci_ioaddr4, 64))
  366. return(0);
  367. break;
  368. case 3:
  369. cs->hw.ax.base = pci_ioaddr3 + 0x10;
  370. if (sct_alloc_io(pci_ioaddr3, 64))
  371. return(0);
  372. break;
  373. case 4:
  374. cs->hw.ax.base = pci_ioaddr2 + 0x20;
  375. if (sct_alloc_io(pci_ioaddr2, 64))
  376. return(0);
  377. break;
  378. }
  379. /* For isac and hscx data path */
  380. cs->hw.ax.data_adr = cs->hw.ax.base + 4;
  381. printk(KERN_INFO "HiSax: %s (%s) configured at 0x%.4lX, 0x%.4lX, 0x%.4lX and IRQ %d\n",
  382. CardType[card->typ],
  383. sct_quadro_subtypes[cs->subtyp],
  384. cs->hw.ax.plx_adr,
  385. cs->hw.ax.base,
  386. cs->hw.ax.data_adr,
  387. cs->irq);
  388. test_and_set_bit(HW_IPAC, &cs->HW_Flags);
  389. cs->readisac = &ReadISAC;
  390. cs->writeisac = &WriteISAC;
  391. cs->readisacfifo = &ReadISACfifo;
  392. cs->writeisacfifo = &WriteISACfifo;
  393. cs->BC_Read_Reg = &ReadHSCX;
  394. cs->BC_Write_Reg = &WriteHSCX;
  395. cs->BC_Send_Data = &hscx_fill_fifo;
  396. cs->cardmsg = &BKM_card_msg;
  397. cs->irq_func = &bkm_interrupt_ipac;
  398. printk(KERN_INFO "HiSax: %s (%s): IPAC Version %d\n",
  399. CardType[card->typ],
  400. sct_quadro_subtypes[cs->subtyp],
  401. readreg(cs->hw.ax.base, cs->hw.ax.data_adr, IPAC_ID));
  402. return (1);
  403. #else
  404. printk(KERN_ERR "HiSax: bkm_a8 only supported on PCI Systems\n");
  405. #endif /* CONFIG_PCI */
  406. }