piix.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678
  1. /*
  2. * linux/drivers/ide/pci/piix.c Version 0.44 March 20, 2003
  3. *
  4. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  5. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  6. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  7. *
  8. * May be copied or modified under the terms of the GNU General Public License
  9. *
  10. * PIO mode setting function for Intel chipsets.
  11. * For use instead of BIOS settings.
  12. *
  13. * 40-41
  14. * 42-43
  15. *
  16. * 41
  17. * 43
  18. *
  19. * | PIO 0 | c0 | 80 | 0 | piix_tune_drive(drive, 0);
  20. * | PIO 2 | SW2 | d0 | 90 | 4 | piix_tune_drive(drive, 2);
  21. * | PIO 3 | MW1 | e1 | a1 | 9 | piix_tune_drive(drive, 3);
  22. * | PIO 4 | MW2 | e3 | a3 | b | piix_tune_drive(drive, 4);
  23. *
  24. * sitre = word40 & 0x4000; primary
  25. * sitre = word42 & 0x4000; secondary
  26. *
  27. * 44 8421|8421 hdd|hdb
  28. *
  29. * 48 8421 hdd|hdc|hdb|hda udma enabled
  30. *
  31. * 0001 hda
  32. * 0010 hdb
  33. * 0100 hdc
  34. * 1000 hdd
  35. *
  36. * 4a 84|21 hdb|hda
  37. * 4b 84|21 hdd|hdc
  38. *
  39. * ata-33/82371AB
  40. * ata-33/82371EB
  41. * ata-33/82801AB ata-66/82801AA
  42. * 00|00 udma 0 00|00 reserved
  43. * 01|01 udma 1 01|01 udma 3
  44. * 10|10 udma 2 10|10 udma 4
  45. * 11|11 reserved 11|11 reserved
  46. *
  47. * 54 8421|8421 ata66 drive|ata66 enable
  48. *
  49. * pci_read_config_word(HWIF(drive)->pci_dev, 0x40, &reg40);
  50. * pci_read_config_word(HWIF(drive)->pci_dev, 0x42, &reg42);
  51. * pci_read_config_word(HWIF(drive)->pci_dev, 0x44, &reg44);
  52. * pci_read_config_byte(HWIF(drive)->pci_dev, 0x48, &reg48);
  53. * pci_read_config_word(HWIF(drive)->pci_dev, 0x4a, &reg4a);
  54. * pci_read_config_byte(HWIF(drive)->pci_dev, 0x54, &reg54);
  55. *
  56. * Documentation
  57. * Publically available from Intel web site. Errata documentation
  58. * is also publically available. As an aide to anyone hacking on this
  59. * driver the list of errata that are relevant is below.going back to
  60. * PIIX4. Older device documentation is now a bit tricky to find.
  61. *
  62. * Errata of note:
  63. *
  64. * Unfixable
  65. * PIIX4 errata #9 - Only on ultra obscure hw
  66. * ICH3 errata #13 - Not observed to affect real hw
  67. * by Intel
  68. *
  69. * Things we must deal with
  70. * PIIX4 errata #10 - BM IDE hang with non UDMA
  71. * (must stop/start dma to recover)
  72. * 440MX errata #15 - As PIIX4 errata #10
  73. * PIIX4 errata #15 - Must not read control registers
  74. * during a PIO transfer
  75. * 440MX errata #13 - As PIIX4 errata #15
  76. * ICH2 errata #21 - DMA mode 0 doesn't work right
  77. * ICH0/1 errata #55 - As ICH2 errata #21
  78. * ICH2 spec c #9 - Extra operations needed to handle
  79. * drive hotswap [NOT YET SUPPORTED]
  80. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  81. * and must be dword aligned
  82. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  83. *
  84. * Should have been BIOS fixed:
  85. * 450NX: errata #19 - DMA hangs on old 450NX
  86. * 450NX: errata #20 - DMA hangs on old 450NX
  87. * 450NX: errata #25 - Corruption with DMA on old 450NX
  88. * ICH3 errata #15 - IDE deadlock under high load
  89. * (BIOS must set dev 31 fn 0 bit 23)
  90. * ICH3 errata #18 - Don't use native mode
  91. */
  92. #include <linux/config.h>
  93. #include <linux/types.h>
  94. #include <linux/module.h>
  95. #include <linux/kernel.h>
  96. #include <linux/ioport.h>
  97. #include <linux/pci.h>
  98. #include <linux/hdreg.h>
  99. #include <linux/ide.h>
  100. #include <linux/delay.h>
  101. #include <linux/init.h>
  102. #include <asm/io.h>
  103. static int no_piix_dma;
  104. /**
  105. * piix_ratemask - compute rate mask for PIIX IDE
  106. * @drive: IDE drive to compute for
  107. *
  108. * Returns the available modes for the PIIX IDE controller.
  109. */
  110. static u8 piix_ratemask (ide_drive_t *drive)
  111. {
  112. struct pci_dev *dev = HWIF(drive)->pci_dev;
  113. u8 mode;
  114. switch(dev->device) {
  115. case PCI_DEVICE_ID_INTEL_82801EB_1:
  116. mode = 3;
  117. break;
  118. /* UDMA 100 capable */
  119. case PCI_DEVICE_ID_INTEL_82801BA_8:
  120. case PCI_DEVICE_ID_INTEL_82801BA_9:
  121. case PCI_DEVICE_ID_INTEL_82801CA_10:
  122. case PCI_DEVICE_ID_INTEL_82801CA_11:
  123. case PCI_DEVICE_ID_INTEL_82801E_11:
  124. case PCI_DEVICE_ID_INTEL_82801DB_1:
  125. case PCI_DEVICE_ID_INTEL_82801DB_10:
  126. case PCI_DEVICE_ID_INTEL_82801DB_11:
  127. case PCI_DEVICE_ID_INTEL_82801EB_11:
  128. case PCI_DEVICE_ID_INTEL_ESB_2:
  129. case PCI_DEVICE_ID_INTEL_ICH6_19:
  130. case PCI_DEVICE_ID_INTEL_ICH7_21:
  131. case PCI_DEVICE_ID_INTEL_ESB2_18:
  132. case PCI_DEVICE_ID_INTEL_ICH8_6:
  133. mode = 3;
  134. break;
  135. /* UDMA 66 capable */
  136. case PCI_DEVICE_ID_INTEL_82801AA_1:
  137. case PCI_DEVICE_ID_INTEL_82372FB_1:
  138. mode = 2;
  139. break;
  140. /* UDMA 33 capable */
  141. case PCI_DEVICE_ID_INTEL_82371AB:
  142. case PCI_DEVICE_ID_INTEL_82443MX_1:
  143. case PCI_DEVICE_ID_INTEL_82451NX:
  144. case PCI_DEVICE_ID_INTEL_82801AB_1:
  145. return 1;
  146. /* Non UDMA capable (MWDMA2) */
  147. case PCI_DEVICE_ID_INTEL_82371SB_1:
  148. case PCI_DEVICE_ID_INTEL_82371FB_1:
  149. case PCI_DEVICE_ID_INTEL_82371FB_0:
  150. case PCI_DEVICE_ID_INTEL_82371MX:
  151. default:
  152. return 0;
  153. }
  154. /*
  155. * If we are UDMA66 capable fall back to UDMA33
  156. * if the drive cannot see an 80pin cable.
  157. */
  158. if (!eighty_ninty_three(drive))
  159. mode = min(mode, (u8)1);
  160. return mode;
  161. }
  162. /**
  163. * piix_dma_2_pio - return the PIO mode matching DMA
  164. * @xfer_rate: transfer speed
  165. *
  166. * Returns the nearest equivalent PIO timing for the PIO or DMA
  167. * mode requested by the controller.
  168. */
  169. static u8 piix_dma_2_pio (u8 xfer_rate) {
  170. switch(xfer_rate) {
  171. case XFER_UDMA_6:
  172. case XFER_UDMA_5:
  173. case XFER_UDMA_4:
  174. case XFER_UDMA_3:
  175. case XFER_UDMA_2:
  176. case XFER_UDMA_1:
  177. case XFER_UDMA_0:
  178. case XFER_MW_DMA_2:
  179. case XFER_PIO_4:
  180. return 4;
  181. case XFER_MW_DMA_1:
  182. case XFER_PIO_3:
  183. return 3;
  184. case XFER_SW_DMA_2:
  185. case XFER_PIO_2:
  186. return 2;
  187. case XFER_MW_DMA_0:
  188. case XFER_SW_DMA_1:
  189. case XFER_SW_DMA_0:
  190. case XFER_PIO_1:
  191. case XFER_PIO_0:
  192. case XFER_PIO_SLOW:
  193. default:
  194. return 0;
  195. }
  196. }
  197. /**
  198. * piix_tune_drive - tune a drive attached to a PIIX
  199. * @drive: drive to tune
  200. * @pio: desired PIO mode
  201. *
  202. * Set the interface PIO mode based upon the settings done by AMI BIOS
  203. * (might be useful if drive is not registered in CMOS for any reason).
  204. */
  205. static void piix_tune_drive (ide_drive_t *drive, u8 pio)
  206. {
  207. ide_hwif_t *hwif = HWIF(drive);
  208. struct pci_dev *dev = hwif->pci_dev;
  209. int is_slave = (&hwif->drives[1] == drive);
  210. int master_port = hwif->channel ? 0x42 : 0x40;
  211. int slave_port = 0x44;
  212. unsigned long flags;
  213. u16 master_data;
  214. u8 slave_data;
  215. /* ISP RTC */
  216. u8 timings[][2] = { { 0, 0 },
  217. { 0, 0 },
  218. { 1, 0 },
  219. { 2, 1 },
  220. { 2, 3 }, };
  221. pio = ide_get_best_pio_mode(drive, pio, 5, NULL);
  222. spin_lock_irqsave(&ide_lock, flags);
  223. pci_read_config_word(dev, master_port, &master_data);
  224. if (is_slave) {
  225. master_data = master_data | 0x4000;
  226. if (pio > 1)
  227. /* enable PPE, IE and TIME */
  228. master_data = master_data | 0x0070;
  229. pci_read_config_byte(dev, slave_port, &slave_data);
  230. slave_data = slave_data & (hwif->channel ? 0x0f : 0xf0);
  231. slave_data = slave_data | (((timings[pio][0] << 2) | timings[pio][1]) << (hwif->channel ? 4 : 0));
  232. } else {
  233. master_data = master_data & 0xccf8;
  234. if (pio > 1)
  235. /* enable PPE, IE and TIME */
  236. master_data = master_data | 0x0007;
  237. master_data = master_data | (timings[pio][0] << 12) | (timings[pio][1] << 8);
  238. }
  239. pci_write_config_word(dev, master_port, master_data);
  240. if (is_slave)
  241. pci_write_config_byte(dev, slave_port, slave_data);
  242. spin_unlock_irqrestore(&ide_lock, flags);
  243. }
  244. /**
  245. * piix_tune_chipset - tune a PIIX interface
  246. * @drive: IDE drive to tune
  247. * @xferspeed: speed to configure
  248. *
  249. * Set a PIIX interface channel to the desired speeds. This involves
  250. * requires the right timing data into the PIIX configuration space
  251. * then setting the drive parameters appropriately
  252. */
  253. static int piix_tune_chipset (ide_drive_t *drive, u8 xferspeed)
  254. {
  255. ide_hwif_t *hwif = HWIF(drive);
  256. struct pci_dev *dev = hwif->pci_dev;
  257. u8 maslave = hwif->channel ? 0x42 : 0x40;
  258. u8 speed = ide_rate_filter(piix_ratemask(drive), xferspeed);
  259. int a_speed = 3 << (drive->dn * 4);
  260. int u_flag = 1 << drive->dn;
  261. int v_flag = 0x01 << drive->dn;
  262. int w_flag = 0x10 << drive->dn;
  263. int u_speed = 0;
  264. int sitre;
  265. u16 reg4042, reg4a;
  266. u8 reg48, reg54, reg55;
  267. pci_read_config_word(dev, maslave, &reg4042);
  268. sitre = (reg4042 & 0x4000) ? 1 : 0;
  269. pci_read_config_byte(dev, 0x48, &reg48);
  270. pci_read_config_word(dev, 0x4a, &reg4a);
  271. pci_read_config_byte(dev, 0x54, &reg54);
  272. pci_read_config_byte(dev, 0x55, &reg55);
  273. switch(speed) {
  274. case XFER_UDMA_4:
  275. case XFER_UDMA_2: u_speed = 2 << (drive->dn * 4); break;
  276. case XFER_UDMA_5:
  277. case XFER_UDMA_3:
  278. case XFER_UDMA_1: u_speed = 1 << (drive->dn * 4); break;
  279. case XFER_UDMA_0: u_speed = 0 << (drive->dn * 4); break;
  280. case XFER_MW_DMA_2:
  281. case XFER_MW_DMA_1:
  282. case XFER_SW_DMA_2: break;
  283. case XFER_PIO_4:
  284. case XFER_PIO_3:
  285. case XFER_PIO_2:
  286. case XFER_PIO_0: break;
  287. default: return -1;
  288. }
  289. if (speed >= XFER_UDMA_0) {
  290. if (!(reg48 & u_flag))
  291. pci_write_config_byte(dev, 0x48, reg48 | u_flag);
  292. if (speed == XFER_UDMA_5) {
  293. pci_write_config_byte(dev, 0x55, (u8) reg55|w_flag);
  294. } else {
  295. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  296. }
  297. if ((reg4a & a_speed) != u_speed)
  298. pci_write_config_word(dev, 0x4a, (reg4a & ~a_speed) | u_speed);
  299. if (speed > XFER_UDMA_2) {
  300. if (!(reg54 & v_flag))
  301. pci_write_config_byte(dev, 0x54, reg54 | v_flag);
  302. } else
  303. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  304. } else {
  305. if (reg48 & u_flag)
  306. pci_write_config_byte(dev, 0x48, reg48 & ~u_flag);
  307. if (reg4a & a_speed)
  308. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  309. if (reg54 & v_flag)
  310. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  311. if (reg55 & w_flag)
  312. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  313. }
  314. piix_tune_drive(drive, piix_dma_2_pio(speed));
  315. return (ide_config_drive_speed(drive, speed));
  316. }
  317. /**
  318. * piix_faulty_dma0 - check for DMA0 errata
  319. * @hwif: IDE interface to check
  320. *
  321. * If an ICH/ICH0/ICH2 interface is is operating in multi-word
  322. * DMA mode with 600nS cycle time the IDE PIO prefetch buffer will
  323. * inadvertently provide an extra piece of secondary data to the primary
  324. * device resulting in data corruption.
  325. *
  326. * With such a device this test function returns true. This allows
  327. * our tuning code to follow Intel recommendations and use PIO on
  328. * such devices.
  329. */
  330. static int piix_faulty_dma0(ide_hwif_t *hwif)
  331. {
  332. switch(hwif->pci_dev->device)
  333. {
  334. case PCI_DEVICE_ID_INTEL_82801AA_1: /* ICH */
  335. case PCI_DEVICE_ID_INTEL_82801AB_1: /* ICH0 */
  336. case PCI_DEVICE_ID_INTEL_82801BA_8: /* ICH2 */
  337. case PCI_DEVICE_ID_INTEL_82801BA_9: /* ICH2 */
  338. return 1;
  339. }
  340. return 0;
  341. }
  342. /**
  343. * piix_config_drive_for_dma - configure drive for DMA
  344. * @drive: IDE drive to configure
  345. *
  346. * Set up a PIIX interface channel for the best available speed.
  347. * We prefer UDMA if it is available and then MWDMA. If DMA is
  348. * not available we switch to PIO and return 0.
  349. */
  350. static int piix_config_drive_for_dma (ide_drive_t *drive)
  351. {
  352. u8 speed = ide_dma_speed(drive, piix_ratemask(drive));
  353. /* Some ICH devices cannot support DMA mode 0 */
  354. if(speed == XFER_MW_DMA_0 && piix_faulty_dma0(HWIF(drive)))
  355. speed = 0;
  356. /* If no DMA speed was available or the chipset has DMA bugs
  357. then disable DMA and use PIO */
  358. if (!speed || no_piix_dma) {
  359. u8 tspeed = ide_get_best_pio_mode(drive, 255, 5, NULL);
  360. speed = piix_dma_2_pio(XFER_PIO_0 + tspeed);
  361. }
  362. (void) piix_tune_chipset(drive, speed);
  363. return ide_dma_enable(drive);
  364. }
  365. /**
  366. * piix_config_drive_xfer_rate - set up an IDE device
  367. * @drive: IDE drive to configure
  368. *
  369. * Set up the PIIX interface for the best available speed on this
  370. * interface, preferring DMA to PIO.
  371. */
  372. static int piix_config_drive_xfer_rate (ide_drive_t *drive)
  373. {
  374. ide_hwif_t *hwif = HWIF(drive);
  375. struct hd_driveid *id = drive->id;
  376. drive->init_speed = 0;
  377. if ((id->capability & 1) && drive->autodma) {
  378. if (ide_use_dma(drive)) {
  379. if (piix_config_drive_for_dma(drive))
  380. return hwif->ide_dma_on(drive);
  381. }
  382. goto fast_ata_pio;
  383. } else if ((id->capability & 8) || (id->field_valid & 2)) {
  384. fast_ata_pio:
  385. /* Find best PIO mode. */
  386. hwif->tuneproc(drive, 255);
  387. return hwif->ide_dma_off_quietly(drive);
  388. }
  389. /* IORDY not supported */
  390. return 0;
  391. }
  392. /**
  393. * init_chipset_piix - set up the PIIX chipset
  394. * @dev: PCI device to set up
  395. * @name: Name of the device
  396. *
  397. * Initialize the PCI device as required. For the PIIX this turns
  398. * out to be nice and simple
  399. */
  400. static unsigned int __devinit init_chipset_piix (struct pci_dev *dev, const char *name)
  401. {
  402. switch(dev->device) {
  403. case PCI_DEVICE_ID_INTEL_82801EB_1:
  404. case PCI_DEVICE_ID_INTEL_82801AA_1:
  405. case PCI_DEVICE_ID_INTEL_82801AB_1:
  406. case PCI_DEVICE_ID_INTEL_82801BA_8:
  407. case PCI_DEVICE_ID_INTEL_82801BA_9:
  408. case PCI_DEVICE_ID_INTEL_82801CA_10:
  409. case PCI_DEVICE_ID_INTEL_82801CA_11:
  410. case PCI_DEVICE_ID_INTEL_82801DB_1:
  411. case PCI_DEVICE_ID_INTEL_82801DB_10:
  412. case PCI_DEVICE_ID_INTEL_82801DB_11:
  413. case PCI_DEVICE_ID_INTEL_82801EB_11:
  414. case PCI_DEVICE_ID_INTEL_82801E_11:
  415. case PCI_DEVICE_ID_INTEL_ESB_2:
  416. case PCI_DEVICE_ID_INTEL_ICH6_19:
  417. case PCI_DEVICE_ID_INTEL_ICH7_21:
  418. case PCI_DEVICE_ID_INTEL_ESB2_18:
  419. case PCI_DEVICE_ID_INTEL_ICH8_6:
  420. {
  421. unsigned int extra = 0;
  422. pci_read_config_dword(dev, 0x54, &extra);
  423. pci_write_config_dword(dev, 0x54, extra|0x400);
  424. }
  425. default:
  426. break;
  427. }
  428. return 0;
  429. }
  430. /**
  431. * init_hwif_piix - fill in the hwif for the PIIX
  432. * @hwif: IDE interface
  433. *
  434. * Set up the ide_hwif_t for the PIIX interface according to the
  435. * capabilities of the hardware.
  436. */
  437. static void __devinit init_hwif_piix(ide_hwif_t *hwif)
  438. {
  439. u8 reg54h = 0, reg55h = 0, ata66 = 0;
  440. u8 mask = hwif->channel ? 0xc0 : 0x30;
  441. #ifndef CONFIG_IA64
  442. if (!hwif->irq)
  443. hwif->irq = hwif->channel ? 15 : 14;
  444. #endif /* CONFIG_IA64 */
  445. if (hwif->pci_dev->device == PCI_DEVICE_ID_INTEL_82371MX) {
  446. /* This is a painful system best to let it self tune for now */
  447. return;
  448. }
  449. hwif->autodma = 0;
  450. hwif->tuneproc = &piix_tune_drive;
  451. hwif->speedproc = &piix_tune_chipset;
  452. hwif->drives[0].autotune = 1;
  453. hwif->drives[1].autotune = 1;
  454. if (!hwif->dma_base)
  455. return;
  456. hwif->atapi_dma = 1;
  457. hwif->ultra_mask = 0x3f;
  458. hwif->mwdma_mask = 0x06;
  459. hwif->swdma_mask = 0x04;
  460. switch(hwif->pci_dev->device) {
  461. case PCI_DEVICE_ID_INTEL_82371MX:
  462. hwif->mwdma_mask = 0x80;
  463. hwif->swdma_mask = 0x80;
  464. case PCI_DEVICE_ID_INTEL_82371FB_0:
  465. case PCI_DEVICE_ID_INTEL_82371FB_1:
  466. case PCI_DEVICE_ID_INTEL_82371SB_1:
  467. hwif->ultra_mask = 0x80;
  468. break;
  469. case PCI_DEVICE_ID_INTEL_82371AB:
  470. case PCI_DEVICE_ID_INTEL_82443MX_1:
  471. case PCI_DEVICE_ID_INTEL_82451NX:
  472. case PCI_DEVICE_ID_INTEL_82801AB_1:
  473. hwif->ultra_mask = 0x07;
  474. break;
  475. default:
  476. pci_read_config_byte(hwif->pci_dev, 0x54, &reg54h);
  477. pci_read_config_byte(hwif->pci_dev, 0x55, &reg55h);
  478. ata66 = (reg54h & mask) ? 1 : 0;
  479. break;
  480. }
  481. if (!(hwif->udma_four))
  482. hwif->udma_four = ata66;
  483. hwif->ide_dma_check = &piix_config_drive_xfer_rate;
  484. if (!noautodma)
  485. hwif->autodma = 1;
  486. hwif->drives[1].autodma = hwif->autodma;
  487. hwif->drives[0].autodma = hwif->autodma;
  488. }
  489. #define DECLARE_PIIX_DEV(name_str) \
  490. { \
  491. .name = name_str, \
  492. .init_chipset = init_chipset_piix, \
  493. .init_hwif = init_hwif_piix, \
  494. .channels = 2, \
  495. .autodma = AUTODMA, \
  496. .enablebits = {{0x41,0x80,0x80}, {0x43,0x80,0x80}}, \
  497. .bootable = ON_BOARD, \
  498. }
  499. static ide_pci_device_t piix_pci_info[] __devinitdata = {
  500. /* 0 */ DECLARE_PIIX_DEV("PIIXa"),
  501. /* 1 */ DECLARE_PIIX_DEV("PIIXb"),
  502. { /* 2 */
  503. .name = "MPIIX",
  504. .init_hwif = init_hwif_piix,
  505. .channels = 2,
  506. .autodma = NODMA,
  507. .enablebits = {{0x6D,0x80,0x80}, {0x6F,0x80,0x80}},
  508. .bootable = ON_BOARD,
  509. },
  510. /* 3 */ DECLARE_PIIX_DEV("PIIX3"),
  511. /* 4 */ DECLARE_PIIX_DEV("PIIX4"),
  512. /* 5 */ DECLARE_PIIX_DEV("ICH0"),
  513. /* 6 */ DECLARE_PIIX_DEV("PIIX4"),
  514. /* 7 */ DECLARE_PIIX_DEV("ICH"),
  515. /* 8 */ DECLARE_PIIX_DEV("PIIX4"),
  516. /* 9 */ DECLARE_PIIX_DEV("PIIX4"),
  517. /* 10 */ DECLARE_PIIX_DEV("ICH2"),
  518. /* 11 */ DECLARE_PIIX_DEV("ICH2M"),
  519. /* 12 */ DECLARE_PIIX_DEV("ICH3M"),
  520. /* 13 */ DECLARE_PIIX_DEV("ICH3"),
  521. /* 14 */ DECLARE_PIIX_DEV("ICH4"),
  522. /* 15 */ DECLARE_PIIX_DEV("ICH5"),
  523. /* 16 */ DECLARE_PIIX_DEV("C-ICH"),
  524. /* 17 */ DECLARE_PIIX_DEV("ICH4"),
  525. /* 18 */ DECLARE_PIIX_DEV("ICH5-SATA"),
  526. /* 19 */ DECLARE_PIIX_DEV("ICH5"),
  527. /* 20 */ DECLARE_PIIX_DEV("ICH6"),
  528. /* 21 */ DECLARE_PIIX_DEV("ICH7"),
  529. /* 22 */ DECLARE_PIIX_DEV("ICH4"),
  530. /* 23 */ DECLARE_PIIX_DEV("ESB2"),
  531. /* 24 */ DECLARE_PIIX_DEV("ICH8M"),
  532. };
  533. /**
  534. * piix_init_one - called when a PIIX is found
  535. * @dev: the piix device
  536. * @id: the matching pci id
  537. *
  538. * Called when the PCI registration layer (or the IDE initialization)
  539. * finds a device matching our IDE device tables.
  540. */
  541. static int __devinit piix_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  542. {
  543. ide_pci_device_t *d = &piix_pci_info[id->driver_data];
  544. return ide_setup_pci_device(dev, d);
  545. }
  546. /**
  547. * piix_check_450nx - Check for problem 450NX setup
  548. *
  549. * Check for the present of 450NX errata #19 and errata #25. If
  550. * they are found, disable use of DMA IDE
  551. */
  552. static void __devinit piix_check_450nx(void)
  553. {
  554. struct pci_dev *pdev = NULL;
  555. u16 cfg;
  556. u8 rev;
  557. while((pdev=pci_find_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev))!=NULL)
  558. {
  559. /* Look for 450NX PXB. Check for problem configurations
  560. A PCI quirk checks bit 6 already */
  561. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  562. pci_read_config_word(pdev, 0x41, &cfg);
  563. /* Only on the original revision: IDE DMA can hang */
  564. if(rev == 0x00)
  565. no_piix_dma = 1;
  566. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  567. else if(cfg & (1<<14) && rev < 5)
  568. no_piix_dma = 2;
  569. }
  570. if(no_piix_dma)
  571. printk(KERN_WARNING "piix: 450NX errata present, disabling IDE DMA.\n");
  572. if(no_piix_dma == 2)
  573. printk(KERN_WARNING "piix: A BIOS update may resolve this.\n");
  574. }
  575. static struct pci_device_id piix_pci_tbl[] = {
  576. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371FB_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  577. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371FB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
  578. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371MX, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
  579. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
  580. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
  581. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
  582. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 6},
  583. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 7},
  584. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82372FB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 8},
  585. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82451NX, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 9},
  586. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 10},
  587. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 11},
  588. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 12},
  589. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_11,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 13},
  590. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_11,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 14},
  591. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_11,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 15},
  592. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801E_11, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 16},
  593. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_10,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 17},
  594. #ifdef CONFIG_BLK_DEV_IDE_SATA
  595. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 18},
  596. #endif
  597. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 19},
  598. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_19, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 20},
  599. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 21},
  600. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 22},
  601. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_18, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 23},
  602. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_6, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 24},
  603. { 0, },
  604. };
  605. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  606. static struct pci_driver driver = {
  607. .name = "PIIX_IDE",
  608. .id_table = piix_pci_tbl,
  609. .probe = piix_init_one,
  610. };
  611. static int __init piix_ide_init(void)
  612. {
  613. piix_check_450nx();
  614. return ide_pci_register_driver(&driver);
  615. }
  616. module_init(piix_ide_init);
  617. MODULE_AUTHOR("Andre Hedrick, Andrzej Krzysztofowicz");
  618. MODULE_DESCRIPTION("PCI driver module for Intel PIIX IDE");
  619. MODULE_LICENSE("GPL");