i82875p_edac.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532
  1. /*
  2. * Intel D82875P Memory Controller kernel module
  3. * (C) 2003 Linux Networx (http://lnxi.com)
  4. * This file may be distributed under the terms of the
  5. * GNU General Public License.
  6. *
  7. * Written by Thayne Harbaugh
  8. * Contributors:
  9. * Wang Zhenyu at intel.com
  10. *
  11. * $Id: edac_i82875p.c,v 1.5.2.11 2005/10/05 00:43:44 dsp_llnl Exp $
  12. *
  13. * Note: E7210 appears same as D82875P - zhenyu.z.wang at intel.com
  14. */
  15. #include <linux/config.h>
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/pci.h>
  19. #include <linux/pci_ids.h>
  20. #include <linux/slab.h>
  21. #include "edac_mc.h"
  22. #ifndef PCI_DEVICE_ID_INTEL_82875_0
  23. #define PCI_DEVICE_ID_INTEL_82875_0 0x2578
  24. #endif /* PCI_DEVICE_ID_INTEL_82875_0 */
  25. #ifndef PCI_DEVICE_ID_INTEL_82875_6
  26. #define PCI_DEVICE_ID_INTEL_82875_6 0x257e
  27. #endif /* PCI_DEVICE_ID_INTEL_82875_6 */
  28. /* four csrows in dual channel, eight in single channel */
  29. #define I82875P_NR_CSROWS(nr_chans) (8/(nr_chans))
  30. /* Intel 82875p register addresses - device 0 function 0 - DRAM Controller */
  31. #define I82875P_EAP 0x58 /* Error Address Pointer (32b)
  32. *
  33. * 31:12 block address
  34. * 11:0 reserved
  35. */
  36. #define I82875P_DERRSYN 0x5c /* DRAM Error Syndrome (8b)
  37. *
  38. * 7:0 DRAM ECC Syndrome
  39. */
  40. #define I82875P_DES 0x5d /* DRAM Error Status (8b)
  41. *
  42. * 7:1 reserved
  43. * 0 Error channel 0/1
  44. */
  45. #define I82875P_ERRSTS 0xc8 /* Error Status Register (16b)
  46. *
  47. * 15:10 reserved
  48. * 9 non-DRAM lock error (ndlock)
  49. * 8 Sftwr Generated SMI
  50. * 7 ECC UE
  51. * 6 reserved
  52. * 5 MCH detects unimplemented cycle
  53. * 4 AGP access outside GA
  54. * 3 Invalid AGP access
  55. * 2 Invalid GA translation table
  56. * 1 Unsupported AGP command
  57. * 0 ECC CE
  58. */
  59. #define I82875P_ERRCMD 0xca /* Error Command (16b)
  60. *
  61. * 15:10 reserved
  62. * 9 SERR on non-DRAM lock
  63. * 8 SERR on ECC UE
  64. * 7 SERR on ECC CE
  65. * 6 target abort on high exception
  66. * 5 detect unimplemented cyc
  67. * 4 AGP access outside of GA
  68. * 3 SERR on invalid AGP access
  69. * 2 invalid translation table
  70. * 1 SERR on unsupported AGP command
  71. * 0 reserved
  72. */
  73. /* Intel 82875p register addresses - device 6 function 0 - DRAM Controller */
  74. #define I82875P_PCICMD6 0x04 /* PCI Command Register (16b)
  75. *
  76. * 15:10 reserved
  77. * 9 fast back-to-back - ro 0
  78. * 8 SERR enable - ro 0
  79. * 7 addr/data stepping - ro 0
  80. * 6 parity err enable - ro 0
  81. * 5 VGA palette snoop - ro 0
  82. * 4 mem wr & invalidate - ro 0
  83. * 3 special cycle - ro 0
  84. * 2 bus master - ro 0
  85. * 1 mem access dev6 - 0(dis),1(en)
  86. * 0 IO access dev3 - 0(dis),1(en)
  87. */
  88. #define I82875P_BAR6 0x10 /* Mem Delays Base ADDR Reg (32b)
  89. *
  90. * 31:12 mem base addr [31:12]
  91. * 11:4 address mask - ro 0
  92. * 3 prefetchable - ro 0(non),1(pre)
  93. * 2:1 mem type - ro 0
  94. * 0 mem space - ro 0
  95. */
  96. /* Intel 82875p MMIO register space - device 0 function 0 - MMR space */
  97. #define I82875P_DRB_SHIFT 26 /* 64MiB grain */
  98. #define I82875P_DRB 0x00 /* DRAM Row Boundary (8b x 8)
  99. *
  100. * 7 reserved
  101. * 6:0 64MiB row boundary addr
  102. */
  103. #define I82875P_DRA 0x10 /* DRAM Row Attribute (4b x 8)
  104. *
  105. * 7 reserved
  106. * 6:4 row attr row 1
  107. * 3 reserved
  108. * 2:0 row attr row 0
  109. *
  110. * 000 = 4KiB
  111. * 001 = 8KiB
  112. * 010 = 16KiB
  113. * 011 = 32KiB
  114. */
  115. #define I82875P_DRC 0x68 /* DRAM Controller Mode (32b)
  116. *
  117. * 31:30 reserved
  118. * 29 init complete
  119. * 28:23 reserved
  120. * 22:21 nr chan 00=1,01=2
  121. * 20 reserved
  122. * 19:18 Data Integ Mode 00=none,01=ecc
  123. * 17:11 reserved
  124. * 10:8 refresh mode
  125. * 7 reserved
  126. * 6:4 mode select
  127. * 3:2 reserved
  128. * 1:0 DRAM type 01=DDR
  129. */
  130. enum i82875p_chips {
  131. I82875P = 0,
  132. };
  133. struct i82875p_pvt {
  134. struct pci_dev *ovrfl_pdev;
  135. void *ovrfl_window;
  136. };
  137. struct i82875p_dev_info {
  138. const char *ctl_name;
  139. };
  140. struct i82875p_error_info {
  141. u16 errsts;
  142. u32 eap;
  143. u8 des;
  144. u8 derrsyn;
  145. u16 errsts2;
  146. };
  147. static const struct i82875p_dev_info i82875p_devs[] = {
  148. [I82875P] = {
  149. .ctl_name = "i82875p"},
  150. };
  151. static struct pci_dev *mci_pdev = NULL; /* init dev: in case that AGP code
  152. has already registered driver */
  153. static int i82875p_registered = 1;
  154. static void i82875p_get_error_info (struct mem_ctl_info *mci,
  155. struct i82875p_error_info *info)
  156. {
  157. /*
  158. * This is a mess because there is no atomic way to read all the
  159. * registers at once and the registers can transition from CE being
  160. * overwritten by UE.
  161. */
  162. pci_read_config_word(mci->pdev, I82875P_ERRSTS, &info->errsts);
  163. pci_read_config_dword(mci->pdev, I82875P_EAP, &info->eap);
  164. pci_read_config_byte(mci->pdev, I82875P_DES, &info->des);
  165. pci_read_config_byte(mci->pdev, I82875P_DERRSYN, &info->derrsyn);
  166. pci_read_config_word(mci->pdev, I82875P_ERRSTS, &info->errsts2);
  167. pci_write_bits16(mci->pdev, I82875P_ERRSTS, 0x0081, 0x0081);
  168. /*
  169. * If the error is the same then we can for both reads then
  170. * the first set of reads is valid. If there is a change then
  171. * there is a CE no info and the second set of reads is valid
  172. * and should be UE info.
  173. */
  174. if (!(info->errsts2 & 0x0081))
  175. return;
  176. if ((info->errsts ^ info->errsts2) & 0x0081) {
  177. pci_read_config_dword(mci->pdev, I82875P_EAP, &info->eap);
  178. pci_read_config_byte(mci->pdev, I82875P_DES, &info->des);
  179. pci_read_config_byte(mci->pdev, I82875P_DERRSYN,
  180. &info->derrsyn);
  181. }
  182. }
  183. static int i82875p_process_error_info (struct mem_ctl_info *mci,
  184. struct i82875p_error_info *info, int handle_errors)
  185. {
  186. int row, multi_chan;
  187. multi_chan = mci->csrows[0].nr_channels - 1;
  188. if (!(info->errsts2 & 0x0081))
  189. return 0;
  190. if (!handle_errors)
  191. return 1;
  192. if ((info->errsts ^ info->errsts2) & 0x0081) {
  193. edac_mc_handle_ce_no_info(mci, "UE overwrote CE");
  194. info->errsts = info->errsts2;
  195. }
  196. info->eap >>= PAGE_SHIFT;
  197. row = edac_mc_find_csrow_by_page(mci, info->eap);
  198. if (info->errsts & 0x0080)
  199. edac_mc_handle_ue(mci, info->eap, 0, row, "i82875p UE");
  200. else
  201. edac_mc_handle_ce(mci, info->eap, 0, info->derrsyn, row,
  202. multi_chan ? (info->des & 0x1) : 0,
  203. "i82875p CE");
  204. return 1;
  205. }
  206. static void i82875p_check(struct mem_ctl_info *mci)
  207. {
  208. struct i82875p_error_info info;
  209. debugf1("MC%d: " __FILE__ ": %s()\n", mci->mc_idx, __func__);
  210. i82875p_get_error_info(mci, &info);
  211. i82875p_process_error_info(mci, &info, 1);
  212. }
  213. #ifdef CONFIG_PROC_FS
  214. extern int pci_proc_attach_device(struct pci_dev *);
  215. #endif
  216. static int i82875p_probe1(struct pci_dev *pdev, int dev_idx)
  217. {
  218. int rc = -ENODEV;
  219. int index;
  220. struct mem_ctl_info *mci = NULL;
  221. struct i82875p_pvt *pvt = NULL;
  222. unsigned long last_cumul_size;
  223. struct pci_dev *ovrfl_pdev;
  224. void __iomem *ovrfl_window = NULL;
  225. u32 drc;
  226. u32 drc_chan; /* Number of channels 0=1chan,1=2chan */
  227. u32 nr_chans;
  228. u32 drc_ddim; /* DRAM Data Integrity Mode 0=none,2=edac */
  229. debugf0("MC: " __FILE__ ": %s()\n", __func__);
  230. ovrfl_pdev = pci_find_device(PCI_VEND_DEV(INTEL, 82875_6), NULL);
  231. if (!ovrfl_pdev) {
  232. /*
  233. * Intel tells BIOS developers to hide device 6 which
  234. * configures the overflow device access containing
  235. * the DRBs - this is where we expose device 6.
  236. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  237. */
  238. pci_write_bits8(pdev, 0xf4, 0x2, 0x2);
  239. ovrfl_pdev =
  240. pci_scan_single_device(pdev->bus, PCI_DEVFN(6, 0));
  241. if (!ovrfl_pdev)
  242. goto fail;
  243. }
  244. #ifdef CONFIG_PROC_FS
  245. if (!ovrfl_pdev->procent && pci_proc_attach_device(ovrfl_pdev)) {
  246. printk(KERN_ERR "MC: " __FILE__
  247. ": %s(): Failed to attach overflow device\n",
  248. __func__);
  249. goto fail;
  250. }
  251. #endif /* CONFIG_PROC_FS */
  252. if (pci_enable_device(ovrfl_pdev)) {
  253. printk(KERN_ERR "MC: " __FILE__
  254. ": %s(): Failed to enable overflow device\n",
  255. __func__);
  256. goto fail;
  257. }
  258. if (pci_request_regions(ovrfl_pdev, pci_name(ovrfl_pdev))) {
  259. #ifdef CORRECT_BIOS
  260. goto fail;
  261. #endif
  262. }
  263. /* cache is irrelevant for PCI bus reads/writes */
  264. ovrfl_window = ioremap_nocache(pci_resource_start(ovrfl_pdev, 0),
  265. pci_resource_len(ovrfl_pdev, 0));
  266. if (!ovrfl_window) {
  267. printk(KERN_ERR "MC: " __FILE__
  268. ": %s(): Failed to ioremap bar6\n", __func__);
  269. goto fail;
  270. }
  271. /* need to find out the number of channels */
  272. drc = readl(ovrfl_window + I82875P_DRC);
  273. drc_chan = ((drc >> 21) & 0x1);
  274. nr_chans = drc_chan + 1;
  275. drc_ddim = (drc >> 18) & 0x1;
  276. mci = edac_mc_alloc(sizeof(*pvt), I82875P_NR_CSROWS(nr_chans),
  277. nr_chans);
  278. if (!mci) {
  279. rc = -ENOMEM;
  280. goto fail;
  281. }
  282. debugf3("MC: " __FILE__ ": %s(): init mci\n", __func__);
  283. mci->pdev = pdev;
  284. mci->mtype_cap = MEM_FLAG_DDR;
  285. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
  286. mci->edac_cap = EDAC_FLAG_UNKNOWN;
  287. /* adjust FLAGS */
  288. mci->mod_name = BS_MOD_STR;
  289. mci->mod_ver = "$Revision: 1.5.2.11 $";
  290. mci->ctl_name = i82875p_devs[dev_idx].ctl_name;
  291. mci->edac_check = i82875p_check;
  292. mci->ctl_page_to_phys = NULL;
  293. debugf3("MC: " __FILE__ ": %s(): init pvt\n", __func__);
  294. pvt = (struct i82875p_pvt *) mci->pvt_info;
  295. pvt->ovrfl_pdev = ovrfl_pdev;
  296. pvt->ovrfl_window = ovrfl_window;
  297. /*
  298. * The dram row boundary (DRB) reg values are boundary address
  299. * for each DRAM row with a granularity of 32 or 64MB (single/dual
  300. * channel operation). DRB regs are cumulative; therefore DRB7 will
  301. * contain the total memory contained in all eight rows.
  302. */
  303. for (last_cumul_size = index = 0; index < mci->nr_csrows; index++) {
  304. u8 value;
  305. u32 cumul_size;
  306. struct csrow_info *csrow = &mci->csrows[index];
  307. value = readb(ovrfl_window + I82875P_DRB + index);
  308. cumul_size = value << (I82875P_DRB_SHIFT - PAGE_SHIFT);
  309. debugf3("MC: " __FILE__ ": %s(): (%d) cumul_size 0x%x\n",
  310. __func__, index, cumul_size);
  311. if (cumul_size == last_cumul_size)
  312. continue; /* not populated */
  313. csrow->first_page = last_cumul_size;
  314. csrow->last_page = cumul_size - 1;
  315. csrow->nr_pages = cumul_size - last_cumul_size;
  316. last_cumul_size = cumul_size;
  317. csrow->grain = 1 << 12; /* I82875P_EAP has 4KiB reolution */
  318. csrow->mtype = MEM_DDR;
  319. csrow->dtype = DEV_UNKNOWN;
  320. csrow->edac_mode = drc_ddim ? EDAC_SECDED : EDAC_NONE;
  321. }
  322. /* clear counters */
  323. pci_write_bits16(mci->pdev, I82875P_ERRSTS, 0x0081, 0x0081);
  324. if (edac_mc_add_mc(mci)) {
  325. debugf3("MC: " __FILE__
  326. ": %s(): failed edac_mc_add_mc()\n", __func__);
  327. goto fail;
  328. }
  329. /* get this far and it's successful */
  330. debugf3("MC: " __FILE__ ": %s(): success\n", __func__);
  331. return 0;
  332. fail:
  333. if (mci)
  334. edac_mc_free(mci);
  335. if (ovrfl_window)
  336. iounmap(ovrfl_window);
  337. if (ovrfl_pdev) {
  338. pci_release_regions(ovrfl_pdev);
  339. pci_disable_device(ovrfl_pdev);
  340. }
  341. /* NOTE: the ovrfl proc entry and pci_dev are intentionally left */
  342. return rc;
  343. }
  344. /* returns count (>= 0), or negative on error */
  345. static int __devinit i82875p_init_one(struct pci_dev *pdev,
  346. const struct pci_device_id *ent)
  347. {
  348. int rc;
  349. debugf0("MC: " __FILE__ ": %s()\n", __func__);
  350. printk(KERN_INFO "i82875p init one\n");
  351. if(pci_enable_device(pdev) < 0)
  352. return -EIO;
  353. rc = i82875p_probe1(pdev, ent->driver_data);
  354. if (mci_pdev == NULL)
  355. mci_pdev = pci_dev_get(pdev);
  356. return rc;
  357. }
  358. static void __devexit i82875p_remove_one(struct pci_dev *pdev)
  359. {
  360. struct mem_ctl_info *mci;
  361. struct i82875p_pvt *pvt = NULL;
  362. debugf0(__FILE__ ": %s()\n", __func__);
  363. if ((mci = edac_mc_find_mci_by_pdev(pdev)) == NULL)
  364. return;
  365. pvt = (struct i82875p_pvt *) mci->pvt_info;
  366. if (pvt->ovrfl_window)
  367. iounmap(pvt->ovrfl_window);
  368. if (pvt->ovrfl_pdev) {
  369. #ifdef CORRECT_BIOS
  370. pci_release_regions(pvt->ovrfl_pdev);
  371. #endif /*CORRECT_BIOS */
  372. pci_disable_device(pvt->ovrfl_pdev);
  373. pci_dev_put(pvt->ovrfl_pdev);
  374. }
  375. if (edac_mc_del_mc(mci))
  376. return;
  377. edac_mc_free(mci);
  378. }
  379. static const struct pci_device_id i82875p_pci_tbl[] __devinitdata = {
  380. {PCI_VEND_DEV(INTEL, 82875_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  381. I82875P},
  382. {0,} /* 0 terminated list. */
  383. };
  384. MODULE_DEVICE_TABLE(pci, i82875p_pci_tbl);
  385. static struct pci_driver i82875p_driver = {
  386. .name = BS_MOD_STR,
  387. .probe = i82875p_init_one,
  388. .remove = __devexit_p(i82875p_remove_one),
  389. .id_table = i82875p_pci_tbl,
  390. };
  391. static int __init i82875p_init(void)
  392. {
  393. int pci_rc;
  394. debugf3("MC: " __FILE__ ": %s()\n", __func__);
  395. pci_rc = pci_register_driver(&i82875p_driver);
  396. if (pci_rc < 0)
  397. return pci_rc;
  398. if (mci_pdev == NULL) {
  399. i82875p_registered = 0;
  400. mci_pdev =
  401. pci_get_device(PCI_VENDOR_ID_INTEL,
  402. PCI_DEVICE_ID_INTEL_82875_0, NULL);
  403. if (!mci_pdev) {
  404. debugf0("875p pci_get_device fail\n");
  405. return -ENODEV;
  406. }
  407. pci_rc = i82875p_init_one(mci_pdev, i82875p_pci_tbl);
  408. if (pci_rc < 0) {
  409. debugf0("875p init fail\n");
  410. pci_dev_put(mci_pdev);
  411. return -ENODEV;
  412. }
  413. }
  414. return 0;
  415. }
  416. static void __exit i82875p_exit(void)
  417. {
  418. debugf3("MC: " __FILE__ ": %s()\n", __func__);
  419. pci_unregister_driver(&i82875p_driver);
  420. if (!i82875p_registered) {
  421. i82875p_remove_one(mci_pdev);
  422. pci_dev_put(mci_pdev);
  423. }
  424. }
  425. module_init(i82875p_init);
  426. module_exit(i82875p_exit);
  427. MODULE_LICENSE("GPL");
  428. MODULE_AUTHOR("Linux Networx (http://lnxi.com) Thayne Harbaugh");
  429. MODULE_DESCRIPTION("MC support for Intel 82875 memory hub controllers");