ibmasr.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. /*
  2. * IBM Automatic Server Restart driver.
  3. *
  4. * Copyright (c) 2005 Andrey Panin <pazke@donpac.ru>
  5. *
  6. * Based on driver written by Pete Reynolds.
  7. * Copyright (c) IBM Corporation, 1998-2004.
  8. *
  9. * This software may be used and distributed according to the terms
  10. * of the GNU Public License, incorporated herein by reference.
  11. */
  12. #include <linux/config.h>
  13. #include <linux/fs.h>
  14. #include <linux/kernel.h>
  15. #include <linux/slab.h>
  16. #include <linux/module.h>
  17. #include <linux/pci.h>
  18. #include <linux/timer.h>
  19. #include <linux/miscdevice.h>
  20. #include <linux/watchdog.h>
  21. #include <linux/dmi.h>
  22. #include <asm/io.h>
  23. #include <asm/uaccess.h>
  24. enum {
  25. ASMTYPE_UNKNOWN,
  26. ASMTYPE_TOPAZ,
  27. ASMTYPE_JASPER,
  28. ASMTYPE_PEARL,
  29. ASMTYPE_JUNIPER,
  30. ASMTYPE_SPRUCE,
  31. };
  32. #define PFX "ibmasr: "
  33. #define TOPAZ_ASR_REG_OFFSET 4
  34. #define TOPAZ_ASR_TOGGLE 0x40
  35. #define TOPAZ_ASR_DISABLE 0x80
  36. /* PEARL ASR S/W REGISTER SUPERIO PORT ADDRESSES */
  37. #define PEARL_BASE 0xe04
  38. #define PEARL_WRITE 0xe06
  39. #define PEARL_READ 0xe07
  40. #define PEARL_ASR_DISABLE_MASK 0x80 /* bit 7: disable = 1, enable = 0 */
  41. #define PEARL_ASR_TOGGLE_MASK 0x40 /* bit 6: 0, then 1, then 0 */
  42. /* JASPER OFFSET FROM SIO BASE ADDR TO ASR S/W REGISTERS. */
  43. #define JASPER_ASR_REG_OFFSET 0x38
  44. #define JASPER_ASR_DISABLE_MASK 0x01 /* bit 0: disable = 1, enable = 0 */
  45. #define JASPER_ASR_TOGGLE_MASK 0x02 /* bit 1: 0, then 1, then 0 */
  46. #define JUNIPER_BASE_ADDRESS 0x54b /* Base address of Juniper ASR */
  47. #define JUNIPER_ASR_DISABLE_MASK 0x01 /* bit 0: disable = 1 enable = 0 */
  48. #define JUNIPER_ASR_TOGGLE_MASK 0x02 /* bit 1: 0, then 1, then 0 */
  49. #define SPRUCE_BASE_ADDRESS 0x118e /* Base address of Spruce ASR */
  50. #define SPRUCE_ASR_DISABLE_MASK 0x01 /* bit 1: disable = 1 enable = 0 */
  51. #define SPRUCE_ASR_TOGGLE_MASK 0x02 /* bit 0: 0, then 1, then 0 */
  52. static int nowayout = WATCHDOG_NOWAYOUT;
  53. static unsigned long asr_is_open;
  54. static char asr_expect_close;
  55. static unsigned int asr_type, asr_base, asr_length;
  56. static unsigned int asr_read_addr, asr_write_addr;
  57. static unsigned char asr_toggle_mask, asr_disable_mask;
  58. static void asr_toggle(void)
  59. {
  60. unsigned char reg = inb(asr_read_addr);
  61. outb(reg & ~asr_toggle_mask, asr_write_addr);
  62. reg = inb(asr_read_addr);
  63. outb(reg | asr_toggle_mask, asr_write_addr);
  64. reg = inb(asr_read_addr);
  65. outb(reg & ~asr_toggle_mask, asr_write_addr);
  66. reg = inb(asr_read_addr);
  67. }
  68. static void asr_enable(void)
  69. {
  70. unsigned char reg;
  71. if (asr_type == ASMTYPE_TOPAZ) {
  72. /* asr_write_addr == asr_read_addr */
  73. reg = inb(asr_read_addr);
  74. outb(reg & ~(TOPAZ_ASR_TOGGLE | TOPAZ_ASR_DISABLE),
  75. asr_read_addr);
  76. } else {
  77. /*
  78. * First make sure the hardware timer is reset by toggling
  79. * ASR hardware timer line.
  80. */
  81. asr_toggle();
  82. reg = inb(asr_read_addr);
  83. outb(reg & ~asr_disable_mask, asr_write_addr);
  84. }
  85. reg = inb(asr_read_addr);
  86. }
  87. static void asr_disable(void)
  88. {
  89. unsigned char reg = inb(asr_read_addr);
  90. if (asr_type == ASMTYPE_TOPAZ)
  91. /* asr_write_addr == asr_read_addr */
  92. outb(reg | TOPAZ_ASR_TOGGLE | TOPAZ_ASR_DISABLE,
  93. asr_read_addr);
  94. else {
  95. outb(reg | asr_toggle_mask, asr_write_addr);
  96. reg = inb(asr_read_addr);
  97. outb(reg | asr_disable_mask, asr_write_addr);
  98. }
  99. reg = inb(asr_read_addr);
  100. }
  101. static int __init asr_get_base_address(void)
  102. {
  103. unsigned char low, high;
  104. const char *type = "";
  105. asr_length = 1;
  106. switch (asr_type) {
  107. case ASMTYPE_TOPAZ:
  108. /* SELECT SuperIO CHIP FOR QUERYING (WRITE 0x07 TO BOTH 0x2E and 0x2F) */
  109. outb(0x07, 0x2e);
  110. outb(0x07, 0x2f);
  111. /* SELECT AND READ THE HIGH-NIBBLE OF THE GPIO BASE ADDRESS */
  112. outb(0x60, 0x2e);
  113. high = inb(0x2f);
  114. /* SELECT AND READ THE LOW-NIBBLE OF THE GPIO BASE ADDRESS */
  115. outb(0x61, 0x2e);
  116. low = inb(0x2f);
  117. asr_base = (high << 16) | low;
  118. asr_read_addr = asr_write_addr =
  119. asr_base + TOPAZ_ASR_REG_OFFSET;
  120. asr_length = 5;
  121. break;
  122. case ASMTYPE_JASPER:
  123. type = "Jaspers ";
  124. /* FIXME: need to use pci_config_lock here, but it's not exported */
  125. /* spin_lock_irqsave(&pci_config_lock, flags);*/
  126. /* Select the SuperIO chip in the PCI I/O port register */
  127. outl(0x8000f858, 0xcf8);
  128. /*
  129. * Read the base address for the SuperIO chip.
  130. * Only the lower 16 bits are valid, but the address is word
  131. * aligned so the last bit must be masked off.
  132. */
  133. asr_base = inl(0xcfc) & 0xfffe;
  134. /* spin_unlock_irqrestore(&pci_config_lock, flags);*/
  135. asr_read_addr = asr_write_addr =
  136. asr_base + JASPER_ASR_REG_OFFSET;
  137. asr_toggle_mask = JASPER_ASR_TOGGLE_MASK;
  138. asr_disable_mask = JASPER_ASR_DISABLE_MASK;
  139. asr_length = JASPER_ASR_REG_OFFSET + 1;
  140. break;
  141. case ASMTYPE_PEARL:
  142. type = "Pearls ";
  143. asr_base = PEARL_BASE;
  144. asr_read_addr = PEARL_READ;
  145. asr_write_addr = PEARL_WRITE;
  146. asr_toggle_mask = PEARL_ASR_TOGGLE_MASK;
  147. asr_disable_mask = PEARL_ASR_DISABLE_MASK;
  148. asr_length = 4;
  149. break;
  150. case ASMTYPE_JUNIPER:
  151. type = "Junipers ";
  152. asr_base = JUNIPER_BASE_ADDRESS;
  153. asr_read_addr = asr_write_addr = asr_base;
  154. asr_toggle_mask = JUNIPER_ASR_TOGGLE_MASK;
  155. asr_disable_mask = JUNIPER_ASR_DISABLE_MASK;
  156. break;
  157. case ASMTYPE_SPRUCE:
  158. type = "Spruce's ";
  159. asr_base = SPRUCE_BASE_ADDRESS;
  160. asr_read_addr = asr_write_addr = asr_base;
  161. asr_toggle_mask = SPRUCE_ASR_TOGGLE_MASK;
  162. asr_disable_mask = SPRUCE_ASR_DISABLE_MASK;
  163. break;
  164. }
  165. if (!request_region(asr_base, asr_length, "ibmasr")) {
  166. printk(KERN_ERR PFX "address %#x already in use\n",
  167. asr_base);
  168. return -EBUSY;
  169. }
  170. printk(KERN_INFO PFX "found %sASR @ addr %#x\n", type, asr_base);
  171. return 0;
  172. }
  173. static ssize_t asr_write(struct file *file, const char __user *buf,
  174. size_t count, loff_t *ppos)
  175. {
  176. if (count) {
  177. if (!nowayout) {
  178. size_t i;
  179. /* In case it was set long ago */
  180. asr_expect_close = 0;
  181. for (i = 0; i != count; i++) {
  182. char c;
  183. if (get_user(c, buf + i))
  184. return -EFAULT;
  185. if (c == 'V')
  186. asr_expect_close = 42;
  187. }
  188. }
  189. asr_toggle();
  190. }
  191. return count;
  192. }
  193. static int asr_ioctl(struct inode *inode, struct file *file,
  194. unsigned int cmd, unsigned long arg)
  195. {
  196. static const struct watchdog_info ident = {
  197. .options = WDIOF_KEEPALIVEPING |
  198. WDIOF_MAGICCLOSE,
  199. .identity = "IBM ASR"
  200. };
  201. void __user *argp = (void __user *)arg;
  202. int __user *p = argp;
  203. int heartbeat;
  204. switch (cmd) {
  205. case WDIOC_GETSUPPORT:
  206. return copy_to_user(argp, &ident, sizeof(ident)) ?
  207. -EFAULT : 0;
  208. case WDIOC_GETSTATUS:
  209. case WDIOC_GETBOOTSTATUS:
  210. return put_user(0, p);
  211. case WDIOC_KEEPALIVE:
  212. asr_toggle();
  213. return 0;
  214. /*
  215. * The hardware has a fixed timeout value, so no WDIOC_SETTIMEOUT
  216. * and WDIOC_GETTIMEOUT always returns 256.
  217. */
  218. case WDIOC_GETTIMEOUT:
  219. heartbeat = 256;
  220. return put_user(heartbeat, p);
  221. case WDIOC_SETOPTIONS: {
  222. int new_options, retval = -EINVAL;
  223. if (get_user(new_options, p))
  224. return -EFAULT;
  225. if (new_options & WDIOS_DISABLECARD) {
  226. asr_disable();
  227. retval = 0;
  228. }
  229. if (new_options & WDIOS_ENABLECARD) {
  230. asr_enable();
  231. asr_toggle();
  232. retval = 0;
  233. }
  234. return retval;
  235. }
  236. }
  237. return -ENOIOCTLCMD;
  238. }
  239. static int asr_open(struct inode *inode, struct file *file)
  240. {
  241. if(test_and_set_bit(0, &asr_is_open))
  242. return -EBUSY;
  243. asr_toggle();
  244. asr_enable();
  245. return nonseekable_open(inode, file);
  246. }
  247. static int asr_release(struct inode *inode, struct file *file)
  248. {
  249. if (asr_expect_close == 42)
  250. asr_disable();
  251. else {
  252. printk(KERN_CRIT PFX "unexpected close, not stopping watchdog!\n");
  253. asr_toggle();
  254. }
  255. clear_bit(0, &asr_is_open);
  256. asr_expect_close = 0;
  257. return 0;
  258. }
  259. static struct file_operations asr_fops = {
  260. .owner = THIS_MODULE,
  261. .llseek = no_llseek,
  262. .write = asr_write,
  263. .ioctl = asr_ioctl,
  264. .open = asr_open,
  265. .release = asr_release,
  266. };
  267. static struct miscdevice asr_miscdev = {
  268. .minor = WATCHDOG_MINOR,
  269. .name = "watchdog",
  270. .fops = &asr_fops,
  271. };
  272. struct ibmasr_id {
  273. const char *desc;
  274. int type;
  275. };
  276. static struct ibmasr_id __initdata ibmasr_id_table[] = {
  277. { "IBM Automatic Server Restart - eserver xSeries 220", ASMTYPE_TOPAZ },
  278. { "IBM Automatic Server Restart - Machine Type 8673", ASMTYPE_PEARL },
  279. { "IBM Automatic Server Restart - Machine Type 8480", ASMTYPE_JASPER },
  280. { "IBM Automatic Server Restart - Machine Type 8482", ASMTYPE_JUNIPER },
  281. { "IBM Automatic Server Restart - Machine Type 8648", ASMTYPE_SPRUCE },
  282. { NULL }
  283. };
  284. static int __init ibmasr_init(void)
  285. {
  286. struct ibmasr_id *id;
  287. int rc;
  288. for (id = ibmasr_id_table; id->desc; id++) {
  289. if (dmi_find_device(DMI_DEV_TYPE_OTHER, id->desc, NULL)) {
  290. asr_type = id->type;
  291. break;
  292. }
  293. }
  294. if (!asr_type)
  295. return -ENODEV;
  296. rc = misc_register(&asr_miscdev);
  297. if (rc < 0) {
  298. printk(KERN_ERR PFX "failed to register misc device\n");
  299. return rc;
  300. }
  301. rc = asr_get_base_address();
  302. if (rc) {
  303. misc_deregister(&asr_miscdev);
  304. return rc;
  305. }
  306. return 0;
  307. }
  308. static void __exit ibmasr_exit(void)
  309. {
  310. if (!nowayout)
  311. asr_disable();
  312. misc_deregister(&asr_miscdev);
  313. release_region(asr_base, asr_length);
  314. }
  315. module_init(ibmasr_init);
  316. module_exit(ibmasr_exit);
  317. module_param(nowayout, int, 0);
  318. MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default=CONFIG_WATCHDOG_NOWAYOUT)");
  319. MODULE_DESCRIPTION("IBM Automatic Server Restart driver");
  320. MODULE_AUTHOR("Andrey Panin");
  321. MODULE_LICENSE("GPL");
  322. MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);