radeon_state.c 86 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108
  1. /* radeon_state.c -- State support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Gareth Hughes <gareth@valinux.com>
  27. * Kevin E. Martin <martin@valinux.com>
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "drm_sarea.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_drv.h"
  34. /* ================================================================
  35. * Helper functions for client state checking and fixup
  36. */
  37. static __inline__ int radeon_check_and_fixup_offset(drm_radeon_private_t *
  38. dev_priv,
  39. drm_file_t * filp_priv,
  40. u32 *offset)
  41. {
  42. u32 off = *offset;
  43. struct drm_radeon_driver_file_fields *radeon_priv;
  44. if (off >= dev_priv->fb_location &&
  45. off < (dev_priv->gart_vm_start + dev_priv->gart_size))
  46. return 0;
  47. radeon_priv = filp_priv->driver_priv;
  48. off += radeon_priv->radeon_fb_delta;
  49. DRM_DEBUG("offset fixed up to 0x%x\n", off);
  50. if (off < dev_priv->fb_location ||
  51. off >= (dev_priv->gart_vm_start + dev_priv->gart_size))
  52. return DRM_ERR(EINVAL);
  53. *offset = off;
  54. return 0;
  55. }
  56. static __inline__ int radeon_check_and_fixup_packets(drm_radeon_private_t *
  57. dev_priv,
  58. drm_file_t * filp_priv,
  59. int id, u32 *data)
  60. {
  61. switch (id) {
  62. case RADEON_EMIT_PP_MISC:
  63. if (radeon_check_and_fixup_offset(dev_priv, filp_priv,
  64. &data[(RADEON_RB3D_DEPTHOFFSET - RADEON_PP_MISC) / 4])) {
  65. DRM_ERROR("Invalid depth buffer offset\n");
  66. return DRM_ERR(EINVAL);
  67. }
  68. break;
  69. case RADEON_EMIT_PP_CNTL:
  70. if (radeon_check_and_fixup_offset(dev_priv, filp_priv,
  71. &data[(RADEON_RB3D_COLOROFFSET - RADEON_PP_CNTL) / 4])) {
  72. DRM_ERROR("Invalid colour buffer offset\n");
  73. return DRM_ERR(EINVAL);
  74. }
  75. break;
  76. case R200_EMIT_PP_TXOFFSET_0:
  77. case R200_EMIT_PP_TXOFFSET_1:
  78. case R200_EMIT_PP_TXOFFSET_2:
  79. case R200_EMIT_PP_TXOFFSET_3:
  80. case R200_EMIT_PP_TXOFFSET_4:
  81. case R200_EMIT_PP_TXOFFSET_5:
  82. if (radeon_check_and_fixup_offset(dev_priv, filp_priv,
  83. &data[0])) {
  84. DRM_ERROR("Invalid R200 texture offset\n");
  85. return DRM_ERR(EINVAL);
  86. }
  87. break;
  88. case RADEON_EMIT_PP_TXFILTER_0:
  89. case RADEON_EMIT_PP_TXFILTER_1:
  90. case RADEON_EMIT_PP_TXFILTER_2:
  91. if (radeon_check_and_fixup_offset(dev_priv, filp_priv,
  92. &data[(RADEON_PP_TXOFFSET_0 - RADEON_PP_TXFILTER_0) / 4])) {
  93. DRM_ERROR("Invalid R100 texture offset\n");
  94. return DRM_ERR(EINVAL);
  95. }
  96. break;
  97. case R200_EMIT_PP_CUBIC_OFFSETS_0:
  98. case R200_EMIT_PP_CUBIC_OFFSETS_1:
  99. case R200_EMIT_PP_CUBIC_OFFSETS_2:
  100. case R200_EMIT_PP_CUBIC_OFFSETS_3:
  101. case R200_EMIT_PP_CUBIC_OFFSETS_4:
  102. case R200_EMIT_PP_CUBIC_OFFSETS_5:{
  103. int i;
  104. for (i = 0; i < 5; i++) {
  105. if (radeon_check_and_fixup_offset(dev_priv,
  106. filp_priv,
  107. &data[i])) {
  108. DRM_ERROR
  109. ("Invalid R200 cubic texture offset\n");
  110. return DRM_ERR(EINVAL);
  111. }
  112. }
  113. break;
  114. }
  115. case RADEON_EMIT_PP_CUBIC_OFFSETS_T0:
  116. case RADEON_EMIT_PP_CUBIC_OFFSETS_T1:
  117. case RADEON_EMIT_PP_CUBIC_OFFSETS_T2:{
  118. int i;
  119. for (i = 0; i < 5; i++) {
  120. if (radeon_check_and_fixup_offset(dev_priv,
  121. filp_priv,
  122. &data[i])) {
  123. DRM_ERROR
  124. ("Invalid R100 cubic texture offset\n");
  125. return DRM_ERR(EINVAL);
  126. }
  127. }
  128. }
  129. break;
  130. case RADEON_EMIT_RB3D_COLORPITCH:
  131. case RADEON_EMIT_RE_LINE_PATTERN:
  132. case RADEON_EMIT_SE_LINE_WIDTH:
  133. case RADEON_EMIT_PP_LUM_MATRIX:
  134. case RADEON_EMIT_PP_ROT_MATRIX_0:
  135. case RADEON_EMIT_RB3D_STENCILREFMASK:
  136. case RADEON_EMIT_SE_VPORT_XSCALE:
  137. case RADEON_EMIT_SE_CNTL:
  138. case RADEON_EMIT_SE_CNTL_STATUS:
  139. case RADEON_EMIT_RE_MISC:
  140. case RADEON_EMIT_PP_BORDER_COLOR_0:
  141. case RADEON_EMIT_PP_BORDER_COLOR_1:
  142. case RADEON_EMIT_PP_BORDER_COLOR_2:
  143. case RADEON_EMIT_SE_ZBIAS_FACTOR:
  144. case RADEON_EMIT_SE_TCL_OUTPUT_VTX_FMT:
  145. case RADEON_EMIT_SE_TCL_MATERIAL_EMMISSIVE_RED:
  146. case R200_EMIT_PP_TXCBLEND_0:
  147. case R200_EMIT_PP_TXCBLEND_1:
  148. case R200_EMIT_PP_TXCBLEND_2:
  149. case R200_EMIT_PP_TXCBLEND_3:
  150. case R200_EMIT_PP_TXCBLEND_4:
  151. case R200_EMIT_PP_TXCBLEND_5:
  152. case R200_EMIT_PP_TXCBLEND_6:
  153. case R200_EMIT_PP_TXCBLEND_7:
  154. case R200_EMIT_TCL_LIGHT_MODEL_CTL_0:
  155. case R200_EMIT_TFACTOR_0:
  156. case R200_EMIT_VTX_FMT_0:
  157. case R200_EMIT_VAP_CTL:
  158. case R200_EMIT_MATRIX_SELECT_0:
  159. case R200_EMIT_TEX_PROC_CTL_2:
  160. case R200_EMIT_TCL_UCP_VERT_BLEND_CTL:
  161. case R200_EMIT_PP_TXFILTER_0:
  162. case R200_EMIT_PP_TXFILTER_1:
  163. case R200_EMIT_PP_TXFILTER_2:
  164. case R200_EMIT_PP_TXFILTER_3:
  165. case R200_EMIT_PP_TXFILTER_4:
  166. case R200_EMIT_PP_TXFILTER_5:
  167. case R200_EMIT_VTE_CNTL:
  168. case R200_EMIT_OUTPUT_VTX_COMP_SEL:
  169. case R200_EMIT_PP_TAM_DEBUG3:
  170. case R200_EMIT_PP_CNTL_X:
  171. case R200_EMIT_RB3D_DEPTHXY_OFFSET:
  172. case R200_EMIT_RE_AUX_SCISSOR_CNTL:
  173. case R200_EMIT_RE_SCISSOR_TL_0:
  174. case R200_EMIT_RE_SCISSOR_TL_1:
  175. case R200_EMIT_RE_SCISSOR_TL_2:
  176. case R200_EMIT_SE_VAP_CNTL_STATUS:
  177. case R200_EMIT_SE_VTX_STATE_CNTL:
  178. case R200_EMIT_RE_POINTSIZE:
  179. case R200_EMIT_TCL_INPUT_VTX_VECTOR_ADDR_0:
  180. case R200_EMIT_PP_CUBIC_FACES_0:
  181. case R200_EMIT_PP_CUBIC_FACES_1:
  182. case R200_EMIT_PP_CUBIC_FACES_2:
  183. case R200_EMIT_PP_CUBIC_FACES_3:
  184. case R200_EMIT_PP_CUBIC_FACES_4:
  185. case R200_EMIT_PP_CUBIC_FACES_5:
  186. case RADEON_EMIT_PP_TEX_SIZE_0:
  187. case RADEON_EMIT_PP_TEX_SIZE_1:
  188. case RADEON_EMIT_PP_TEX_SIZE_2:
  189. case R200_EMIT_RB3D_BLENDCOLOR:
  190. case R200_EMIT_TCL_POINT_SPRITE_CNTL:
  191. case RADEON_EMIT_PP_CUBIC_FACES_0:
  192. case RADEON_EMIT_PP_CUBIC_FACES_1:
  193. case RADEON_EMIT_PP_CUBIC_FACES_2:
  194. case R200_EMIT_PP_TRI_PERF_CNTL:
  195. case R200_EMIT_PP_AFS_0:
  196. case R200_EMIT_PP_AFS_1:
  197. case R200_EMIT_ATF_TFACTOR:
  198. case R200_EMIT_PP_TXCTLALL_0:
  199. case R200_EMIT_PP_TXCTLALL_1:
  200. case R200_EMIT_PP_TXCTLALL_2:
  201. case R200_EMIT_PP_TXCTLALL_3:
  202. case R200_EMIT_PP_TXCTLALL_4:
  203. case R200_EMIT_PP_TXCTLALL_5:
  204. /* These packets don't contain memory offsets */
  205. break;
  206. default:
  207. DRM_ERROR("Unknown state packet ID %d\n", id);
  208. return DRM_ERR(EINVAL);
  209. }
  210. return 0;
  211. }
  212. static __inline__ int radeon_check_and_fixup_packet3(drm_radeon_private_t *
  213. dev_priv,
  214. drm_file_t *filp_priv,
  215. drm_radeon_kcmd_buffer_t *
  216. cmdbuf,
  217. unsigned int *cmdsz)
  218. {
  219. u32 *cmd = (u32 *) cmdbuf->buf;
  220. *cmdsz = 2 + ((cmd[0] & RADEON_CP_PACKET_COUNT_MASK) >> 16);
  221. if ((cmd[0] & 0xc0000000) != RADEON_CP_PACKET3) {
  222. DRM_ERROR("Not a type 3 packet\n");
  223. return DRM_ERR(EINVAL);
  224. }
  225. if (4 * *cmdsz > cmdbuf->bufsz) {
  226. DRM_ERROR("Packet size larger than size of data provided\n");
  227. return DRM_ERR(EINVAL);
  228. }
  229. /* Check client state and fix it up if necessary */
  230. if (cmd[0] & 0x8000) { /* MSB of opcode: next DWORD GUI_CNTL */
  231. u32 offset;
  232. if (cmd[1] & (RADEON_GMC_SRC_PITCH_OFFSET_CNTL
  233. | RADEON_GMC_DST_PITCH_OFFSET_CNTL)) {
  234. offset = cmd[2] << 10;
  235. if (radeon_check_and_fixup_offset
  236. (dev_priv, filp_priv, &offset)) {
  237. DRM_ERROR("Invalid first packet offset\n");
  238. return DRM_ERR(EINVAL);
  239. }
  240. cmd[2] = (cmd[2] & 0xffc00000) | offset >> 10;
  241. }
  242. if ((cmd[1] & RADEON_GMC_SRC_PITCH_OFFSET_CNTL) &&
  243. (cmd[1] & RADEON_GMC_DST_PITCH_OFFSET_CNTL)) {
  244. offset = cmd[3] << 10;
  245. if (radeon_check_and_fixup_offset
  246. (dev_priv, filp_priv, &offset)) {
  247. DRM_ERROR("Invalid second packet offset\n");
  248. return DRM_ERR(EINVAL);
  249. }
  250. cmd[3] = (cmd[3] & 0xffc00000) | offset >> 10;
  251. }
  252. }
  253. return 0;
  254. }
  255. /* ================================================================
  256. * CP hardware state programming functions
  257. */
  258. static __inline__ void radeon_emit_clip_rect(drm_radeon_private_t * dev_priv,
  259. drm_clip_rect_t * box)
  260. {
  261. RING_LOCALS;
  262. DRM_DEBUG(" box: x1=%d y1=%d x2=%d y2=%d\n",
  263. box->x1, box->y1, box->x2, box->y2);
  264. BEGIN_RING(4);
  265. OUT_RING(CP_PACKET0(RADEON_RE_TOP_LEFT, 0));
  266. OUT_RING((box->y1 << 16) | box->x1);
  267. OUT_RING(CP_PACKET0(RADEON_RE_WIDTH_HEIGHT, 0));
  268. OUT_RING(((box->y2 - 1) << 16) | (box->x2 - 1));
  269. ADVANCE_RING();
  270. }
  271. /* Emit 1.1 state
  272. */
  273. static int radeon_emit_state(drm_radeon_private_t * dev_priv,
  274. drm_file_t * filp_priv,
  275. drm_radeon_context_regs_t * ctx,
  276. drm_radeon_texture_regs_t * tex,
  277. unsigned int dirty)
  278. {
  279. RING_LOCALS;
  280. DRM_DEBUG("dirty=0x%08x\n", dirty);
  281. if (dirty & RADEON_UPLOAD_CONTEXT) {
  282. if (radeon_check_and_fixup_offset(dev_priv, filp_priv,
  283. &ctx->rb3d_depthoffset)) {
  284. DRM_ERROR("Invalid depth buffer offset\n");
  285. return DRM_ERR(EINVAL);
  286. }
  287. if (radeon_check_and_fixup_offset(dev_priv, filp_priv,
  288. &ctx->rb3d_coloroffset)) {
  289. DRM_ERROR("Invalid depth buffer offset\n");
  290. return DRM_ERR(EINVAL);
  291. }
  292. BEGIN_RING(14);
  293. OUT_RING(CP_PACKET0(RADEON_PP_MISC, 6));
  294. OUT_RING(ctx->pp_misc);
  295. OUT_RING(ctx->pp_fog_color);
  296. OUT_RING(ctx->re_solid_color);
  297. OUT_RING(ctx->rb3d_blendcntl);
  298. OUT_RING(ctx->rb3d_depthoffset);
  299. OUT_RING(ctx->rb3d_depthpitch);
  300. OUT_RING(ctx->rb3d_zstencilcntl);
  301. OUT_RING(CP_PACKET0(RADEON_PP_CNTL, 2));
  302. OUT_RING(ctx->pp_cntl);
  303. OUT_RING(ctx->rb3d_cntl);
  304. OUT_RING(ctx->rb3d_coloroffset);
  305. OUT_RING(CP_PACKET0(RADEON_RB3D_COLORPITCH, 0));
  306. OUT_RING(ctx->rb3d_colorpitch);
  307. ADVANCE_RING();
  308. }
  309. if (dirty & RADEON_UPLOAD_VERTFMT) {
  310. BEGIN_RING(2);
  311. OUT_RING(CP_PACKET0(RADEON_SE_COORD_FMT, 0));
  312. OUT_RING(ctx->se_coord_fmt);
  313. ADVANCE_RING();
  314. }
  315. if (dirty & RADEON_UPLOAD_LINE) {
  316. BEGIN_RING(5);
  317. OUT_RING(CP_PACKET0(RADEON_RE_LINE_PATTERN, 1));
  318. OUT_RING(ctx->re_line_pattern);
  319. OUT_RING(ctx->re_line_state);
  320. OUT_RING(CP_PACKET0(RADEON_SE_LINE_WIDTH, 0));
  321. OUT_RING(ctx->se_line_width);
  322. ADVANCE_RING();
  323. }
  324. if (dirty & RADEON_UPLOAD_BUMPMAP) {
  325. BEGIN_RING(5);
  326. OUT_RING(CP_PACKET0(RADEON_PP_LUM_MATRIX, 0));
  327. OUT_RING(ctx->pp_lum_matrix);
  328. OUT_RING(CP_PACKET0(RADEON_PP_ROT_MATRIX_0, 1));
  329. OUT_RING(ctx->pp_rot_matrix_0);
  330. OUT_RING(ctx->pp_rot_matrix_1);
  331. ADVANCE_RING();
  332. }
  333. if (dirty & RADEON_UPLOAD_MASKS) {
  334. BEGIN_RING(4);
  335. OUT_RING(CP_PACKET0(RADEON_RB3D_STENCILREFMASK, 2));
  336. OUT_RING(ctx->rb3d_stencilrefmask);
  337. OUT_RING(ctx->rb3d_ropcntl);
  338. OUT_RING(ctx->rb3d_planemask);
  339. ADVANCE_RING();
  340. }
  341. if (dirty & RADEON_UPLOAD_VIEWPORT) {
  342. BEGIN_RING(7);
  343. OUT_RING(CP_PACKET0(RADEON_SE_VPORT_XSCALE, 5));
  344. OUT_RING(ctx->se_vport_xscale);
  345. OUT_RING(ctx->se_vport_xoffset);
  346. OUT_RING(ctx->se_vport_yscale);
  347. OUT_RING(ctx->se_vport_yoffset);
  348. OUT_RING(ctx->se_vport_zscale);
  349. OUT_RING(ctx->se_vport_zoffset);
  350. ADVANCE_RING();
  351. }
  352. if (dirty & RADEON_UPLOAD_SETUP) {
  353. BEGIN_RING(4);
  354. OUT_RING(CP_PACKET0(RADEON_SE_CNTL, 0));
  355. OUT_RING(ctx->se_cntl);
  356. OUT_RING(CP_PACKET0(RADEON_SE_CNTL_STATUS, 0));
  357. OUT_RING(ctx->se_cntl_status);
  358. ADVANCE_RING();
  359. }
  360. if (dirty & RADEON_UPLOAD_MISC) {
  361. BEGIN_RING(2);
  362. OUT_RING(CP_PACKET0(RADEON_RE_MISC, 0));
  363. OUT_RING(ctx->re_misc);
  364. ADVANCE_RING();
  365. }
  366. if (dirty & RADEON_UPLOAD_TEX0) {
  367. if (radeon_check_and_fixup_offset(dev_priv, filp_priv,
  368. &tex[0].pp_txoffset)) {
  369. DRM_ERROR("Invalid texture offset for unit 0\n");
  370. return DRM_ERR(EINVAL);
  371. }
  372. BEGIN_RING(9);
  373. OUT_RING(CP_PACKET0(RADEON_PP_TXFILTER_0, 5));
  374. OUT_RING(tex[0].pp_txfilter);
  375. OUT_RING(tex[0].pp_txformat);
  376. OUT_RING(tex[0].pp_txoffset);
  377. OUT_RING(tex[0].pp_txcblend);
  378. OUT_RING(tex[0].pp_txablend);
  379. OUT_RING(tex[0].pp_tfactor);
  380. OUT_RING(CP_PACKET0(RADEON_PP_BORDER_COLOR_0, 0));
  381. OUT_RING(tex[0].pp_border_color);
  382. ADVANCE_RING();
  383. }
  384. if (dirty & RADEON_UPLOAD_TEX1) {
  385. if (radeon_check_and_fixup_offset(dev_priv, filp_priv,
  386. &tex[1].pp_txoffset)) {
  387. DRM_ERROR("Invalid texture offset for unit 1\n");
  388. return DRM_ERR(EINVAL);
  389. }
  390. BEGIN_RING(9);
  391. OUT_RING(CP_PACKET0(RADEON_PP_TXFILTER_1, 5));
  392. OUT_RING(tex[1].pp_txfilter);
  393. OUT_RING(tex[1].pp_txformat);
  394. OUT_RING(tex[1].pp_txoffset);
  395. OUT_RING(tex[1].pp_txcblend);
  396. OUT_RING(tex[1].pp_txablend);
  397. OUT_RING(tex[1].pp_tfactor);
  398. OUT_RING(CP_PACKET0(RADEON_PP_BORDER_COLOR_1, 0));
  399. OUT_RING(tex[1].pp_border_color);
  400. ADVANCE_RING();
  401. }
  402. if (dirty & RADEON_UPLOAD_TEX2) {
  403. if (radeon_check_and_fixup_offset(dev_priv, filp_priv,
  404. &tex[2].pp_txoffset)) {
  405. DRM_ERROR("Invalid texture offset for unit 2\n");
  406. return DRM_ERR(EINVAL);
  407. }
  408. BEGIN_RING(9);
  409. OUT_RING(CP_PACKET0(RADEON_PP_TXFILTER_2, 5));
  410. OUT_RING(tex[2].pp_txfilter);
  411. OUT_RING(tex[2].pp_txformat);
  412. OUT_RING(tex[2].pp_txoffset);
  413. OUT_RING(tex[2].pp_txcblend);
  414. OUT_RING(tex[2].pp_txablend);
  415. OUT_RING(tex[2].pp_tfactor);
  416. OUT_RING(CP_PACKET0(RADEON_PP_BORDER_COLOR_2, 0));
  417. OUT_RING(tex[2].pp_border_color);
  418. ADVANCE_RING();
  419. }
  420. return 0;
  421. }
  422. /* Emit 1.2 state
  423. */
  424. static int radeon_emit_state2(drm_radeon_private_t * dev_priv,
  425. drm_file_t * filp_priv,
  426. drm_radeon_state_t * state)
  427. {
  428. RING_LOCALS;
  429. if (state->dirty & RADEON_UPLOAD_ZBIAS) {
  430. BEGIN_RING(3);
  431. OUT_RING(CP_PACKET0(RADEON_SE_ZBIAS_FACTOR, 1));
  432. OUT_RING(state->context2.se_zbias_factor);
  433. OUT_RING(state->context2.se_zbias_constant);
  434. ADVANCE_RING();
  435. }
  436. return radeon_emit_state(dev_priv, filp_priv, &state->context,
  437. state->tex, state->dirty);
  438. }
  439. /* New (1.3) state mechanism. 3 commands (packet, scalar, vector) in
  440. * 1.3 cmdbuffers allow all previous state to be updated as well as
  441. * the tcl scalar and vector areas.
  442. */
  443. static struct {
  444. int start;
  445. int len;
  446. const char *name;
  447. } packet[RADEON_MAX_STATE_PACKETS] = {
  448. {RADEON_PP_MISC, 7, "RADEON_PP_MISC"},
  449. {RADEON_PP_CNTL, 3, "RADEON_PP_CNTL"},
  450. {RADEON_RB3D_COLORPITCH, 1, "RADEON_RB3D_COLORPITCH"},
  451. {RADEON_RE_LINE_PATTERN, 2, "RADEON_RE_LINE_PATTERN"},
  452. {RADEON_SE_LINE_WIDTH, 1, "RADEON_SE_LINE_WIDTH"},
  453. {RADEON_PP_LUM_MATRIX, 1, "RADEON_PP_LUM_MATRIX"},
  454. {RADEON_PP_ROT_MATRIX_0, 2, "RADEON_PP_ROT_MATRIX_0"},
  455. {RADEON_RB3D_STENCILREFMASK, 3, "RADEON_RB3D_STENCILREFMASK"},
  456. {RADEON_SE_VPORT_XSCALE, 6, "RADEON_SE_VPORT_XSCALE"},
  457. {RADEON_SE_CNTL, 2, "RADEON_SE_CNTL"},
  458. {RADEON_SE_CNTL_STATUS, 1, "RADEON_SE_CNTL_STATUS"},
  459. {RADEON_RE_MISC, 1, "RADEON_RE_MISC"},
  460. {RADEON_PP_TXFILTER_0, 6, "RADEON_PP_TXFILTER_0"},
  461. {RADEON_PP_BORDER_COLOR_0, 1, "RADEON_PP_BORDER_COLOR_0"},
  462. {RADEON_PP_TXFILTER_1, 6, "RADEON_PP_TXFILTER_1"},
  463. {RADEON_PP_BORDER_COLOR_1, 1, "RADEON_PP_BORDER_COLOR_1"},
  464. {RADEON_PP_TXFILTER_2, 6, "RADEON_PP_TXFILTER_2"},
  465. {RADEON_PP_BORDER_COLOR_2, 1, "RADEON_PP_BORDER_COLOR_2"},
  466. {RADEON_SE_ZBIAS_FACTOR, 2, "RADEON_SE_ZBIAS_FACTOR"},
  467. {RADEON_SE_TCL_OUTPUT_VTX_FMT, 11, "RADEON_SE_TCL_OUTPUT_VTX_FMT"},
  468. {RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED, 17,
  469. "RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED"},
  470. {R200_PP_TXCBLEND_0, 4, "R200_PP_TXCBLEND_0"},
  471. {R200_PP_TXCBLEND_1, 4, "R200_PP_TXCBLEND_1"},
  472. {R200_PP_TXCBLEND_2, 4, "R200_PP_TXCBLEND_2"},
  473. {R200_PP_TXCBLEND_3, 4, "R200_PP_TXCBLEND_3"},
  474. {R200_PP_TXCBLEND_4, 4, "R200_PP_TXCBLEND_4"},
  475. {R200_PP_TXCBLEND_5, 4, "R200_PP_TXCBLEND_5"},
  476. {R200_PP_TXCBLEND_6, 4, "R200_PP_TXCBLEND_6"},
  477. {R200_PP_TXCBLEND_7, 4, "R200_PP_TXCBLEND_7"},
  478. {R200_SE_TCL_LIGHT_MODEL_CTL_0, 6, "R200_SE_TCL_LIGHT_MODEL_CTL_0"},
  479. {R200_PP_TFACTOR_0, 6, "R200_PP_TFACTOR_0"},
  480. {R200_SE_VTX_FMT_0, 4, "R200_SE_VTX_FMT_0"},
  481. {R200_SE_VAP_CNTL, 1, "R200_SE_VAP_CNTL"},
  482. {R200_SE_TCL_MATRIX_SEL_0, 5, "R200_SE_TCL_MATRIX_SEL_0"},
  483. {R200_SE_TCL_TEX_PROC_CTL_2, 5, "R200_SE_TCL_TEX_PROC_CTL_2"},
  484. {R200_SE_TCL_UCP_VERT_BLEND_CTL, 1, "R200_SE_TCL_UCP_VERT_BLEND_CTL"},
  485. {R200_PP_TXFILTER_0, 6, "R200_PP_TXFILTER_0"},
  486. {R200_PP_TXFILTER_1, 6, "R200_PP_TXFILTER_1"},
  487. {R200_PP_TXFILTER_2, 6, "R200_PP_TXFILTER_2"},
  488. {R200_PP_TXFILTER_3, 6, "R200_PP_TXFILTER_3"},
  489. {R200_PP_TXFILTER_4, 6, "R200_PP_TXFILTER_4"},
  490. {R200_PP_TXFILTER_5, 6, "R200_PP_TXFILTER_5"},
  491. {R200_PP_TXOFFSET_0, 1, "R200_PP_TXOFFSET_0"},
  492. {R200_PP_TXOFFSET_1, 1, "R200_PP_TXOFFSET_1"},
  493. {R200_PP_TXOFFSET_2, 1, "R200_PP_TXOFFSET_2"},
  494. {R200_PP_TXOFFSET_3, 1, "R200_PP_TXOFFSET_3"},
  495. {R200_PP_TXOFFSET_4, 1, "R200_PP_TXOFFSET_4"},
  496. {R200_PP_TXOFFSET_5, 1, "R200_PP_TXOFFSET_5"},
  497. {R200_SE_VTE_CNTL, 1, "R200_SE_VTE_CNTL"},
  498. {R200_SE_TCL_OUTPUT_VTX_COMP_SEL, 1,
  499. "R200_SE_TCL_OUTPUT_VTX_COMP_SEL"},
  500. {R200_PP_TAM_DEBUG3, 1, "R200_PP_TAM_DEBUG3"},
  501. {R200_PP_CNTL_X, 1, "R200_PP_CNTL_X"},
  502. {R200_RB3D_DEPTHXY_OFFSET, 1, "R200_RB3D_DEPTHXY_OFFSET"},
  503. {R200_RE_AUX_SCISSOR_CNTL, 1, "R200_RE_AUX_SCISSOR_CNTL"},
  504. {R200_RE_SCISSOR_TL_0, 2, "R200_RE_SCISSOR_TL_0"},
  505. {R200_RE_SCISSOR_TL_1, 2, "R200_RE_SCISSOR_TL_1"},
  506. {R200_RE_SCISSOR_TL_2, 2, "R200_RE_SCISSOR_TL_2"},
  507. {R200_SE_VAP_CNTL_STATUS, 1, "R200_SE_VAP_CNTL_STATUS"},
  508. {R200_SE_VTX_STATE_CNTL, 1, "R200_SE_VTX_STATE_CNTL"},
  509. {R200_RE_POINTSIZE, 1, "R200_RE_POINTSIZE"},
  510. {R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0, 4,
  511. "R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0"},
  512. {R200_PP_CUBIC_FACES_0, 1, "R200_PP_CUBIC_FACES_0"}, /* 61 */
  513. {R200_PP_CUBIC_OFFSET_F1_0, 5, "R200_PP_CUBIC_OFFSET_F1_0"}, /* 62 */
  514. {R200_PP_CUBIC_FACES_1, 1, "R200_PP_CUBIC_FACES_1"},
  515. {R200_PP_CUBIC_OFFSET_F1_1, 5, "R200_PP_CUBIC_OFFSET_F1_1"},
  516. {R200_PP_CUBIC_FACES_2, 1, "R200_PP_CUBIC_FACES_2"},
  517. {R200_PP_CUBIC_OFFSET_F1_2, 5, "R200_PP_CUBIC_OFFSET_F1_2"},
  518. {R200_PP_CUBIC_FACES_3, 1, "R200_PP_CUBIC_FACES_3"},
  519. {R200_PP_CUBIC_OFFSET_F1_3, 5, "R200_PP_CUBIC_OFFSET_F1_3"},
  520. {R200_PP_CUBIC_FACES_4, 1, "R200_PP_CUBIC_FACES_4"},
  521. {R200_PP_CUBIC_OFFSET_F1_4, 5, "R200_PP_CUBIC_OFFSET_F1_4"},
  522. {R200_PP_CUBIC_FACES_5, 1, "R200_PP_CUBIC_FACES_5"},
  523. {R200_PP_CUBIC_OFFSET_F1_5, 5, "R200_PP_CUBIC_OFFSET_F1_5"},
  524. {RADEON_PP_TEX_SIZE_0, 2, "RADEON_PP_TEX_SIZE_0"},
  525. {RADEON_PP_TEX_SIZE_1, 2, "RADEON_PP_TEX_SIZE_1"},
  526. {RADEON_PP_TEX_SIZE_2, 2, "RADEON_PP_TEX_SIZE_2"},
  527. {R200_RB3D_BLENDCOLOR, 3, "R200_RB3D_BLENDCOLOR"},
  528. {R200_SE_TCL_POINT_SPRITE_CNTL, 1, "R200_SE_TCL_POINT_SPRITE_CNTL"},
  529. {RADEON_PP_CUBIC_FACES_0, 1, "RADEON_PP_CUBIC_FACES_0"},
  530. {RADEON_PP_CUBIC_OFFSET_T0_0, 5, "RADEON_PP_CUBIC_OFFSET_T0_0"},
  531. {RADEON_PP_CUBIC_FACES_1, 1, "RADEON_PP_CUBIC_FACES_1"},
  532. {RADEON_PP_CUBIC_OFFSET_T1_0, 5, "RADEON_PP_CUBIC_OFFSET_T1_0"},
  533. {RADEON_PP_CUBIC_FACES_2, 1, "RADEON_PP_CUBIC_FACES_2"},
  534. {RADEON_PP_CUBIC_OFFSET_T2_0, 5, "RADEON_PP_CUBIC_OFFSET_T2_0"},
  535. {R200_PP_TRI_PERF, 2, "R200_PP_TRI_PERF"},
  536. {R200_PP_AFS_0, 32, "R200_PP_AFS_0"}, /* 85 */
  537. {R200_PP_AFS_1, 32, "R200_PP_AFS_1"},
  538. {R200_PP_TFACTOR_0, 8, "R200_ATF_TFACTOR"},
  539. {R200_PP_TXFILTER_0, 8, "R200_PP_TXCTLALL_0"},
  540. {R200_PP_TXFILTER_1, 8, "R200_PP_TXCTLALL_1"},
  541. {R200_PP_TXFILTER_2, 8, "R200_PP_TXCTLALL_2"},
  542. {R200_PP_TXFILTER_3, 8, "R200_PP_TXCTLALL_3"},
  543. {R200_PP_TXFILTER_4, 8, "R200_PP_TXCTLALL_4"},
  544. {R200_PP_TXFILTER_5, 8, "R200_PP_TXCTLALL_5"},
  545. };
  546. /* ================================================================
  547. * Performance monitoring functions
  548. */
  549. static void radeon_clear_box(drm_radeon_private_t * dev_priv,
  550. int x, int y, int w, int h, int r, int g, int b)
  551. {
  552. u32 color;
  553. RING_LOCALS;
  554. x += dev_priv->sarea_priv->boxes[0].x1;
  555. y += dev_priv->sarea_priv->boxes[0].y1;
  556. switch (dev_priv->color_fmt) {
  557. case RADEON_COLOR_FORMAT_RGB565:
  558. color = (((r & 0xf8) << 8) |
  559. ((g & 0xfc) << 3) | ((b & 0xf8) >> 3));
  560. break;
  561. case RADEON_COLOR_FORMAT_ARGB8888:
  562. default:
  563. color = (((0xff) << 24) | (r << 16) | (g << 8) | b);
  564. break;
  565. }
  566. BEGIN_RING(4);
  567. RADEON_WAIT_UNTIL_3D_IDLE();
  568. OUT_RING(CP_PACKET0(RADEON_DP_WRITE_MASK, 0));
  569. OUT_RING(0xffffffff);
  570. ADVANCE_RING();
  571. BEGIN_RING(6);
  572. OUT_RING(CP_PACKET3(RADEON_CNTL_PAINT_MULTI, 4));
  573. OUT_RING(RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  574. RADEON_GMC_BRUSH_SOLID_COLOR |
  575. (dev_priv->color_fmt << 8) |
  576. RADEON_GMC_SRC_DATATYPE_COLOR |
  577. RADEON_ROP3_P | RADEON_GMC_CLR_CMP_CNTL_DIS);
  578. if (dev_priv->page_flipping && dev_priv->current_page == 1) {
  579. OUT_RING(dev_priv->front_pitch_offset);
  580. } else {
  581. OUT_RING(dev_priv->back_pitch_offset);
  582. }
  583. OUT_RING(color);
  584. OUT_RING((x << 16) | y);
  585. OUT_RING((w << 16) | h);
  586. ADVANCE_RING();
  587. }
  588. static void radeon_cp_performance_boxes(drm_radeon_private_t * dev_priv)
  589. {
  590. /* Collapse various things into a wait flag -- trying to
  591. * guess if userspase slept -- better just to have them tell us.
  592. */
  593. if (dev_priv->stats.last_frame_reads > 1 ||
  594. dev_priv->stats.last_clear_reads > dev_priv->stats.clears) {
  595. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  596. }
  597. if (dev_priv->stats.freelist_loops) {
  598. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  599. }
  600. /* Purple box for page flipping
  601. */
  602. if (dev_priv->stats.boxes & RADEON_BOX_FLIP)
  603. radeon_clear_box(dev_priv, 4, 4, 8, 8, 255, 0, 255);
  604. /* Red box if we have to wait for idle at any point
  605. */
  606. if (dev_priv->stats.boxes & RADEON_BOX_WAIT_IDLE)
  607. radeon_clear_box(dev_priv, 16, 4, 8, 8, 255, 0, 0);
  608. /* Blue box: lost context?
  609. */
  610. /* Yellow box for texture swaps
  611. */
  612. if (dev_priv->stats.boxes & RADEON_BOX_TEXTURE_LOAD)
  613. radeon_clear_box(dev_priv, 40, 4, 8, 8, 255, 255, 0);
  614. /* Green box if hardware never idles (as far as we can tell)
  615. */
  616. if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE))
  617. radeon_clear_box(dev_priv, 64, 4, 8, 8, 0, 255, 0);
  618. /* Draw bars indicating number of buffers allocated
  619. * (not a great measure, easily confused)
  620. */
  621. if (dev_priv->stats.requested_bufs) {
  622. if (dev_priv->stats.requested_bufs > 100)
  623. dev_priv->stats.requested_bufs = 100;
  624. radeon_clear_box(dev_priv, 4, 16,
  625. dev_priv->stats.requested_bufs, 4,
  626. 196, 128, 128);
  627. }
  628. memset(&dev_priv->stats, 0, sizeof(dev_priv->stats));
  629. }
  630. /* ================================================================
  631. * CP command dispatch functions
  632. */
  633. static void radeon_cp_dispatch_clear(drm_device_t * dev,
  634. drm_radeon_clear_t * clear,
  635. drm_radeon_clear_rect_t * depth_boxes)
  636. {
  637. drm_radeon_private_t *dev_priv = dev->dev_private;
  638. drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
  639. drm_radeon_depth_clear_t *depth_clear = &dev_priv->depth_clear;
  640. int nbox = sarea_priv->nbox;
  641. drm_clip_rect_t *pbox = sarea_priv->boxes;
  642. unsigned int flags = clear->flags;
  643. u32 rb3d_cntl = 0, rb3d_stencilrefmask = 0;
  644. int i;
  645. RING_LOCALS;
  646. DRM_DEBUG("flags = 0x%x\n", flags);
  647. dev_priv->stats.clears++;
  648. if (dev_priv->page_flipping && dev_priv->current_page == 1) {
  649. unsigned int tmp = flags;
  650. flags &= ~(RADEON_FRONT | RADEON_BACK);
  651. if (tmp & RADEON_FRONT)
  652. flags |= RADEON_BACK;
  653. if (tmp & RADEON_BACK)
  654. flags |= RADEON_FRONT;
  655. }
  656. if (flags & (RADEON_FRONT | RADEON_BACK)) {
  657. BEGIN_RING(4);
  658. /* Ensure the 3D stream is idle before doing a
  659. * 2D fill to clear the front or back buffer.
  660. */
  661. RADEON_WAIT_UNTIL_3D_IDLE();
  662. OUT_RING(CP_PACKET0(RADEON_DP_WRITE_MASK, 0));
  663. OUT_RING(clear->color_mask);
  664. ADVANCE_RING();
  665. /* Make sure we restore the 3D state next time.
  666. */
  667. dev_priv->sarea_priv->ctx_owner = 0;
  668. for (i = 0; i < nbox; i++) {
  669. int x = pbox[i].x1;
  670. int y = pbox[i].y1;
  671. int w = pbox[i].x2 - x;
  672. int h = pbox[i].y2 - y;
  673. DRM_DEBUG("dispatch clear %d,%d-%d,%d flags 0x%x\n",
  674. x, y, w, h, flags);
  675. if (flags & RADEON_FRONT) {
  676. BEGIN_RING(6);
  677. OUT_RING(CP_PACKET3
  678. (RADEON_CNTL_PAINT_MULTI, 4));
  679. OUT_RING(RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  680. RADEON_GMC_BRUSH_SOLID_COLOR |
  681. (dev_priv->
  682. color_fmt << 8) |
  683. RADEON_GMC_SRC_DATATYPE_COLOR |
  684. RADEON_ROP3_P |
  685. RADEON_GMC_CLR_CMP_CNTL_DIS);
  686. OUT_RING(dev_priv->front_pitch_offset);
  687. OUT_RING(clear->clear_color);
  688. OUT_RING((x << 16) | y);
  689. OUT_RING((w << 16) | h);
  690. ADVANCE_RING();
  691. }
  692. if (flags & RADEON_BACK) {
  693. BEGIN_RING(6);
  694. OUT_RING(CP_PACKET3
  695. (RADEON_CNTL_PAINT_MULTI, 4));
  696. OUT_RING(RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  697. RADEON_GMC_BRUSH_SOLID_COLOR |
  698. (dev_priv->
  699. color_fmt << 8) |
  700. RADEON_GMC_SRC_DATATYPE_COLOR |
  701. RADEON_ROP3_P |
  702. RADEON_GMC_CLR_CMP_CNTL_DIS);
  703. OUT_RING(dev_priv->back_pitch_offset);
  704. OUT_RING(clear->clear_color);
  705. OUT_RING((x << 16) | y);
  706. OUT_RING((w << 16) | h);
  707. ADVANCE_RING();
  708. }
  709. }
  710. }
  711. /* hyper z clear */
  712. /* no docs available, based on reverse engeneering by Stephane Marchesin */
  713. if ((flags & (RADEON_DEPTH | RADEON_STENCIL))
  714. && (flags & RADEON_CLEAR_FASTZ)) {
  715. int i;
  716. int depthpixperline =
  717. dev_priv->depth_fmt ==
  718. RADEON_DEPTH_FORMAT_16BIT_INT_Z ? (dev_priv->depth_pitch /
  719. 2) : (dev_priv->
  720. depth_pitch / 4);
  721. u32 clearmask;
  722. u32 tempRB3D_DEPTHCLEARVALUE = clear->clear_depth |
  723. ((clear->depth_mask & 0xff) << 24);
  724. /* Make sure we restore the 3D state next time.
  725. * we haven't touched any "normal" state - still need this?
  726. */
  727. dev_priv->sarea_priv->ctx_owner = 0;
  728. if ((dev_priv->flags & CHIP_HAS_HIERZ)
  729. && (flags & RADEON_USE_HIERZ)) {
  730. /* FIXME : reverse engineer that for Rx00 cards */
  731. /* FIXME : the mask supposedly contains low-res z values. So can't set
  732. just to the max (0xff? or actually 0x3fff?), need to take z clear
  733. value into account? */
  734. /* pattern seems to work for r100, though get slight
  735. rendering errors with glxgears. If hierz is not enabled for r100,
  736. only 4 bits which indicate clear (15,16,31,32, all zero) matter, the
  737. other ones are ignored, and the same clear mask can be used. That's
  738. very different behaviour than R200 which needs different clear mask
  739. and different number of tiles to clear if hierz is enabled or not !?!
  740. */
  741. clearmask = (0xff << 22) | (0xff << 6) | 0x003f003f;
  742. } else {
  743. /* clear mask : chooses the clearing pattern.
  744. rv250: could be used to clear only parts of macrotiles
  745. (but that would get really complicated...)?
  746. bit 0 and 1 (either or both of them ?!?!) are used to
  747. not clear tile (or maybe one of the bits indicates if the tile is
  748. compressed or not), bit 2 and 3 to not clear tile 1,...,.
  749. Pattern is as follows:
  750. | 0,1 | 4,5 | 8,9 |12,13|16,17|20,21|24,25|28,29|
  751. bits -------------------------------------------------
  752. | 2,3 | 6,7 |10,11|14,15|18,19|22,23|26,27|30,31|
  753. rv100: clearmask covers 2x8 4x1 tiles, but one clear still
  754. covers 256 pixels ?!?
  755. */
  756. clearmask = 0x0;
  757. }
  758. BEGIN_RING(8);
  759. RADEON_WAIT_UNTIL_2D_IDLE();
  760. OUT_RING_REG(RADEON_RB3D_DEPTHCLEARVALUE,
  761. tempRB3D_DEPTHCLEARVALUE);
  762. /* what offset is this exactly ? */
  763. OUT_RING_REG(RADEON_RB3D_ZMASKOFFSET, 0);
  764. /* need ctlstat, otherwise get some strange black flickering */
  765. OUT_RING_REG(RADEON_RB3D_ZCACHE_CTLSTAT,
  766. RADEON_RB3D_ZC_FLUSH_ALL);
  767. ADVANCE_RING();
  768. for (i = 0; i < nbox; i++) {
  769. int tileoffset, nrtilesx, nrtilesy, j;
  770. /* it looks like r200 needs rv-style clears, at least if hierz is not enabled? */
  771. if ((dev_priv->flags & CHIP_HAS_HIERZ)
  772. && !(dev_priv->microcode_version == UCODE_R200)) {
  773. /* FIXME : figure this out for r200 (when hierz is enabled). Or
  774. maybe r200 actually doesn't need to put the low-res z value into
  775. the tile cache like r100, but just needs to clear the hi-level z-buffer?
  776. Works for R100, both with hierz and without.
  777. R100 seems to operate on 2x1 8x8 tiles, but...
  778. odd: offset/nrtiles need to be 64 pix (4 block) aligned? Potentially
  779. problematic with resolutions which are not 64 pix aligned? */
  780. tileoffset =
  781. ((pbox[i].y1 >> 3) * depthpixperline +
  782. pbox[i].x1) >> 6;
  783. nrtilesx =
  784. ((pbox[i].x2 & ~63) -
  785. (pbox[i].x1 & ~63)) >> 4;
  786. nrtilesy =
  787. (pbox[i].y2 >> 3) - (pbox[i].y1 >> 3);
  788. for (j = 0; j <= nrtilesy; j++) {
  789. BEGIN_RING(4);
  790. OUT_RING(CP_PACKET3
  791. (RADEON_3D_CLEAR_ZMASK, 2));
  792. /* first tile */
  793. OUT_RING(tileoffset * 8);
  794. /* the number of tiles to clear */
  795. OUT_RING(nrtilesx + 4);
  796. /* clear mask : chooses the clearing pattern. */
  797. OUT_RING(clearmask);
  798. ADVANCE_RING();
  799. tileoffset += depthpixperline >> 6;
  800. }
  801. } else if (dev_priv->microcode_version == UCODE_R200) {
  802. /* works for rv250. */
  803. /* find first macro tile (8x2 4x4 z-pixels on rv250) */
  804. tileoffset =
  805. ((pbox[i].y1 >> 3) * depthpixperline +
  806. pbox[i].x1) >> 5;
  807. nrtilesx =
  808. (pbox[i].x2 >> 5) - (pbox[i].x1 >> 5);
  809. nrtilesy =
  810. (pbox[i].y2 >> 3) - (pbox[i].y1 >> 3);
  811. for (j = 0; j <= nrtilesy; j++) {
  812. BEGIN_RING(4);
  813. OUT_RING(CP_PACKET3
  814. (RADEON_3D_CLEAR_ZMASK, 2));
  815. /* first tile */
  816. /* judging by the first tile offset needed, could possibly
  817. directly address/clear 4x4 tiles instead of 8x2 * 4x4
  818. macro tiles, though would still need clear mask for
  819. right/bottom if truely 4x4 granularity is desired ? */
  820. OUT_RING(tileoffset * 16);
  821. /* the number of tiles to clear */
  822. OUT_RING(nrtilesx + 1);
  823. /* clear mask : chooses the clearing pattern. */
  824. OUT_RING(clearmask);
  825. ADVANCE_RING();
  826. tileoffset += depthpixperline >> 5;
  827. }
  828. } else { /* rv 100 */
  829. /* rv100 might not need 64 pix alignment, who knows */
  830. /* offsets are, hmm, weird */
  831. tileoffset =
  832. ((pbox[i].y1 >> 4) * depthpixperline +
  833. pbox[i].x1) >> 6;
  834. nrtilesx =
  835. ((pbox[i].x2 & ~63) -
  836. (pbox[i].x1 & ~63)) >> 4;
  837. nrtilesy =
  838. (pbox[i].y2 >> 4) - (pbox[i].y1 >> 4);
  839. for (j = 0; j <= nrtilesy; j++) {
  840. BEGIN_RING(4);
  841. OUT_RING(CP_PACKET3
  842. (RADEON_3D_CLEAR_ZMASK, 2));
  843. OUT_RING(tileoffset * 128);
  844. /* the number of tiles to clear */
  845. OUT_RING(nrtilesx + 4);
  846. /* clear mask : chooses the clearing pattern. */
  847. OUT_RING(clearmask);
  848. ADVANCE_RING();
  849. tileoffset += depthpixperline >> 6;
  850. }
  851. }
  852. }
  853. /* TODO don't always clear all hi-level z tiles */
  854. if ((dev_priv->flags & CHIP_HAS_HIERZ)
  855. && (dev_priv->microcode_version == UCODE_R200)
  856. && (flags & RADEON_USE_HIERZ))
  857. /* r100 and cards without hierarchical z-buffer have no high-level z-buffer */
  858. /* FIXME : the mask supposedly contains low-res z values. So can't set
  859. just to the max (0xff? or actually 0x3fff?), need to take z clear
  860. value into account? */
  861. {
  862. BEGIN_RING(4);
  863. OUT_RING(CP_PACKET3(RADEON_3D_CLEAR_HIZ, 2));
  864. OUT_RING(0x0); /* First tile */
  865. OUT_RING(0x3cc0);
  866. OUT_RING((0xff << 22) | (0xff << 6) | 0x003f003f);
  867. ADVANCE_RING();
  868. }
  869. }
  870. /* We have to clear the depth and/or stencil buffers by
  871. * rendering a quad into just those buffers. Thus, we have to
  872. * make sure the 3D engine is configured correctly.
  873. */
  874. else if ((dev_priv->microcode_version == UCODE_R200) &&
  875. (flags & (RADEON_DEPTH | RADEON_STENCIL))) {
  876. int tempPP_CNTL;
  877. int tempRE_CNTL;
  878. int tempRB3D_CNTL;
  879. int tempRB3D_ZSTENCILCNTL;
  880. int tempRB3D_STENCILREFMASK;
  881. int tempRB3D_PLANEMASK;
  882. int tempSE_CNTL;
  883. int tempSE_VTE_CNTL;
  884. int tempSE_VTX_FMT_0;
  885. int tempSE_VTX_FMT_1;
  886. int tempSE_VAP_CNTL;
  887. int tempRE_AUX_SCISSOR_CNTL;
  888. tempPP_CNTL = 0;
  889. tempRE_CNTL = 0;
  890. tempRB3D_CNTL = depth_clear->rb3d_cntl;
  891. tempRB3D_ZSTENCILCNTL = depth_clear->rb3d_zstencilcntl;
  892. tempRB3D_STENCILREFMASK = 0x0;
  893. tempSE_CNTL = depth_clear->se_cntl;
  894. /* Disable TCL */
  895. tempSE_VAP_CNTL = ( /* SE_VAP_CNTL__FORCE_W_TO_ONE_MASK | */
  896. (0x9 <<
  897. SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT));
  898. tempRB3D_PLANEMASK = 0x0;
  899. tempRE_AUX_SCISSOR_CNTL = 0x0;
  900. tempSE_VTE_CNTL =
  901. SE_VTE_CNTL__VTX_XY_FMT_MASK | SE_VTE_CNTL__VTX_Z_FMT_MASK;
  902. /* Vertex format (X, Y, Z, W) */
  903. tempSE_VTX_FMT_0 =
  904. SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK |
  905. SE_VTX_FMT_0__VTX_W0_PRESENT_MASK;
  906. tempSE_VTX_FMT_1 = 0x0;
  907. /*
  908. * Depth buffer specific enables
  909. */
  910. if (flags & RADEON_DEPTH) {
  911. /* Enable depth buffer */
  912. tempRB3D_CNTL |= RADEON_Z_ENABLE;
  913. } else {
  914. /* Disable depth buffer */
  915. tempRB3D_CNTL &= ~RADEON_Z_ENABLE;
  916. }
  917. /*
  918. * Stencil buffer specific enables
  919. */
  920. if (flags & RADEON_STENCIL) {
  921. tempRB3D_CNTL |= RADEON_STENCIL_ENABLE;
  922. tempRB3D_STENCILREFMASK = clear->depth_mask;
  923. } else {
  924. tempRB3D_CNTL &= ~RADEON_STENCIL_ENABLE;
  925. tempRB3D_STENCILREFMASK = 0x00000000;
  926. }
  927. if (flags & RADEON_USE_COMP_ZBUF) {
  928. tempRB3D_ZSTENCILCNTL |= RADEON_Z_COMPRESSION_ENABLE |
  929. RADEON_Z_DECOMPRESSION_ENABLE;
  930. }
  931. if (flags & RADEON_USE_HIERZ) {
  932. tempRB3D_ZSTENCILCNTL |= RADEON_Z_HIERARCHY_ENABLE;
  933. }
  934. BEGIN_RING(26);
  935. RADEON_WAIT_UNTIL_2D_IDLE();
  936. OUT_RING_REG(RADEON_PP_CNTL, tempPP_CNTL);
  937. OUT_RING_REG(R200_RE_CNTL, tempRE_CNTL);
  938. OUT_RING_REG(RADEON_RB3D_CNTL, tempRB3D_CNTL);
  939. OUT_RING_REG(RADEON_RB3D_ZSTENCILCNTL, tempRB3D_ZSTENCILCNTL);
  940. OUT_RING_REG(RADEON_RB3D_STENCILREFMASK,
  941. tempRB3D_STENCILREFMASK);
  942. OUT_RING_REG(RADEON_RB3D_PLANEMASK, tempRB3D_PLANEMASK);
  943. OUT_RING_REG(RADEON_SE_CNTL, tempSE_CNTL);
  944. OUT_RING_REG(R200_SE_VTE_CNTL, tempSE_VTE_CNTL);
  945. OUT_RING_REG(R200_SE_VTX_FMT_0, tempSE_VTX_FMT_0);
  946. OUT_RING_REG(R200_SE_VTX_FMT_1, tempSE_VTX_FMT_1);
  947. OUT_RING_REG(R200_SE_VAP_CNTL, tempSE_VAP_CNTL);
  948. OUT_RING_REG(R200_RE_AUX_SCISSOR_CNTL, tempRE_AUX_SCISSOR_CNTL);
  949. ADVANCE_RING();
  950. /* Make sure we restore the 3D state next time.
  951. */
  952. dev_priv->sarea_priv->ctx_owner = 0;
  953. for (i = 0; i < nbox; i++) {
  954. /* Funny that this should be required --
  955. * sets top-left?
  956. */
  957. radeon_emit_clip_rect(dev_priv, &sarea_priv->boxes[i]);
  958. BEGIN_RING(14);
  959. OUT_RING(CP_PACKET3(R200_3D_DRAW_IMMD_2, 12));
  960. OUT_RING((RADEON_PRIM_TYPE_RECT_LIST |
  961. RADEON_PRIM_WALK_RING |
  962. (3 << RADEON_NUM_VERTICES_SHIFT)));
  963. OUT_RING(depth_boxes[i].ui[CLEAR_X1]);
  964. OUT_RING(depth_boxes[i].ui[CLEAR_Y1]);
  965. OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
  966. OUT_RING(0x3f800000);
  967. OUT_RING(depth_boxes[i].ui[CLEAR_X1]);
  968. OUT_RING(depth_boxes[i].ui[CLEAR_Y2]);
  969. OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
  970. OUT_RING(0x3f800000);
  971. OUT_RING(depth_boxes[i].ui[CLEAR_X2]);
  972. OUT_RING(depth_boxes[i].ui[CLEAR_Y2]);
  973. OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
  974. OUT_RING(0x3f800000);
  975. ADVANCE_RING();
  976. }
  977. } else if ((flags & (RADEON_DEPTH | RADEON_STENCIL))) {
  978. int tempRB3D_ZSTENCILCNTL = depth_clear->rb3d_zstencilcntl;
  979. rb3d_cntl = depth_clear->rb3d_cntl;
  980. if (flags & RADEON_DEPTH) {
  981. rb3d_cntl |= RADEON_Z_ENABLE;
  982. } else {
  983. rb3d_cntl &= ~RADEON_Z_ENABLE;
  984. }
  985. if (flags & RADEON_STENCIL) {
  986. rb3d_cntl |= RADEON_STENCIL_ENABLE;
  987. rb3d_stencilrefmask = clear->depth_mask; /* misnamed field */
  988. } else {
  989. rb3d_cntl &= ~RADEON_STENCIL_ENABLE;
  990. rb3d_stencilrefmask = 0x00000000;
  991. }
  992. if (flags & RADEON_USE_COMP_ZBUF) {
  993. tempRB3D_ZSTENCILCNTL |= RADEON_Z_COMPRESSION_ENABLE |
  994. RADEON_Z_DECOMPRESSION_ENABLE;
  995. }
  996. if (flags & RADEON_USE_HIERZ) {
  997. tempRB3D_ZSTENCILCNTL |= RADEON_Z_HIERARCHY_ENABLE;
  998. }
  999. BEGIN_RING(13);
  1000. RADEON_WAIT_UNTIL_2D_IDLE();
  1001. OUT_RING(CP_PACKET0(RADEON_PP_CNTL, 1));
  1002. OUT_RING(0x00000000);
  1003. OUT_RING(rb3d_cntl);
  1004. OUT_RING_REG(RADEON_RB3D_ZSTENCILCNTL, tempRB3D_ZSTENCILCNTL);
  1005. OUT_RING_REG(RADEON_RB3D_STENCILREFMASK, rb3d_stencilrefmask);
  1006. OUT_RING_REG(RADEON_RB3D_PLANEMASK, 0x00000000);
  1007. OUT_RING_REG(RADEON_SE_CNTL, depth_clear->se_cntl);
  1008. ADVANCE_RING();
  1009. /* Make sure we restore the 3D state next time.
  1010. */
  1011. dev_priv->sarea_priv->ctx_owner = 0;
  1012. for (i = 0; i < nbox; i++) {
  1013. /* Funny that this should be required --
  1014. * sets top-left?
  1015. */
  1016. radeon_emit_clip_rect(dev_priv, &sarea_priv->boxes[i]);
  1017. BEGIN_RING(15);
  1018. OUT_RING(CP_PACKET3(RADEON_3D_DRAW_IMMD, 13));
  1019. OUT_RING(RADEON_VTX_Z_PRESENT |
  1020. RADEON_VTX_PKCOLOR_PRESENT);
  1021. OUT_RING((RADEON_PRIM_TYPE_RECT_LIST |
  1022. RADEON_PRIM_WALK_RING |
  1023. RADEON_MAOS_ENABLE |
  1024. RADEON_VTX_FMT_RADEON_MODE |
  1025. (3 << RADEON_NUM_VERTICES_SHIFT)));
  1026. OUT_RING(depth_boxes[i].ui[CLEAR_X1]);
  1027. OUT_RING(depth_boxes[i].ui[CLEAR_Y1]);
  1028. OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
  1029. OUT_RING(0x0);
  1030. OUT_RING(depth_boxes[i].ui[CLEAR_X1]);
  1031. OUT_RING(depth_boxes[i].ui[CLEAR_Y2]);
  1032. OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
  1033. OUT_RING(0x0);
  1034. OUT_RING(depth_boxes[i].ui[CLEAR_X2]);
  1035. OUT_RING(depth_boxes[i].ui[CLEAR_Y2]);
  1036. OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
  1037. OUT_RING(0x0);
  1038. ADVANCE_RING();
  1039. }
  1040. }
  1041. /* Increment the clear counter. The client-side 3D driver must
  1042. * wait on this value before performing the clear ioctl. We
  1043. * need this because the card's so damned fast...
  1044. */
  1045. dev_priv->sarea_priv->last_clear++;
  1046. BEGIN_RING(4);
  1047. RADEON_CLEAR_AGE(dev_priv->sarea_priv->last_clear);
  1048. RADEON_WAIT_UNTIL_IDLE();
  1049. ADVANCE_RING();
  1050. }
  1051. static void radeon_cp_dispatch_swap(drm_device_t * dev)
  1052. {
  1053. drm_radeon_private_t *dev_priv = dev->dev_private;
  1054. drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
  1055. int nbox = sarea_priv->nbox;
  1056. drm_clip_rect_t *pbox = sarea_priv->boxes;
  1057. int i;
  1058. RING_LOCALS;
  1059. DRM_DEBUG("\n");
  1060. /* Do some trivial performance monitoring...
  1061. */
  1062. if (dev_priv->do_boxes)
  1063. radeon_cp_performance_boxes(dev_priv);
  1064. /* Wait for the 3D stream to idle before dispatching the bitblt.
  1065. * This will prevent data corruption between the two streams.
  1066. */
  1067. BEGIN_RING(2);
  1068. RADEON_WAIT_UNTIL_3D_IDLE();
  1069. ADVANCE_RING();
  1070. for (i = 0; i < nbox; i++) {
  1071. int x = pbox[i].x1;
  1072. int y = pbox[i].y1;
  1073. int w = pbox[i].x2 - x;
  1074. int h = pbox[i].y2 - y;
  1075. DRM_DEBUG("dispatch swap %d,%d-%d,%d\n", x, y, w, h);
  1076. BEGIN_RING(7);
  1077. OUT_RING(CP_PACKET3(RADEON_CNTL_BITBLT_MULTI, 5));
  1078. OUT_RING(RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  1079. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  1080. RADEON_GMC_BRUSH_NONE |
  1081. (dev_priv->color_fmt << 8) |
  1082. RADEON_GMC_SRC_DATATYPE_COLOR |
  1083. RADEON_ROP3_S |
  1084. RADEON_DP_SRC_SOURCE_MEMORY |
  1085. RADEON_GMC_CLR_CMP_CNTL_DIS | RADEON_GMC_WR_MSK_DIS);
  1086. /* Make this work even if front & back are flipped:
  1087. */
  1088. if (dev_priv->current_page == 0) {
  1089. OUT_RING(dev_priv->back_pitch_offset);
  1090. OUT_RING(dev_priv->front_pitch_offset);
  1091. } else {
  1092. OUT_RING(dev_priv->front_pitch_offset);
  1093. OUT_RING(dev_priv->back_pitch_offset);
  1094. }
  1095. OUT_RING((x << 16) | y);
  1096. OUT_RING((x << 16) | y);
  1097. OUT_RING((w << 16) | h);
  1098. ADVANCE_RING();
  1099. }
  1100. /* Increment the frame counter. The client-side 3D driver must
  1101. * throttle the framerate by waiting for this value before
  1102. * performing the swapbuffer ioctl.
  1103. */
  1104. dev_priv->sarea_priv->last_frame++;
  1105. BEGIN_RING(4);
  1106. RADEON_FRAME_AGE(dev_priv->sarea_priv->last_frame);
  1107. RADEON_WAIT_UNTIL_2D_IDLE();
  1108. ADVANCE_RING();
  1109. }
  1110. static void radeon_cp_dispatch_flip(drm_device_t * dev)
  1111. {
  1112. drm_radeon_private_t *dev_priv = dev->dev_private;
  1113. drm_sarea_t *sarea = (drm_sarea_t *) dev_priv->sarea->handle;
  1114. int offset = (dev_priv->current_page == 1)
  1115. ? dev_priv->front_offset : dev_priv->back_offset;
  1116. RING_LOCALS;
  1117. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  1118. __FUNCTION__,
  1119. dev_priv->current_page, dev_priv->sarea_priv->pfCurrentPage);
  1120. /* Do some trivial performance monitoring...
  1121. */
  1122. if (dev_priv->do_boxes) {
  1123. dev_priv->stats.boxes |= RADEON_BOX_FLIP;
  1124. radeon_cp_performance_boxes(dev_priv);
  1125. }
  1126. /* Update the frame offsets for both CRTCs
  1127. */
  1128. BEGIN_RING(6);
  1129. RADEON_WAIT_UNTIL_3D_IDLE();
  1130. OUT_RING_REG(RADEON_CRTC_OFFSET,
  1131. ((sarea->frame.y * dev_priv->front_pitch +
  1132. sarea->frame.x * (dev_priv->color_fmt - 2)) & ~7)
  1133. + offset);
  1134. OUT_RING_REG(RADEON_CRTC2_OFFSET, dev_priv->sarea_priv->crtc2_base
  1135. + offset);
  1136. ADVANCE_RING();
  1137. /* Increment the frame counter. The client-side 3D driver must
  1138. * throttle the framerate by waiting for this value before
  1139. * performing the swapbuffer ioctl.
  1140. */
  1141. dev_priv->sarea_priv->last_frame++;
  1142. dev_priv->sarea_priv->pfCurrentPage = dev_priv->current_page =
  1143. 1 - dev_priv->current_page;
  1144. BEGIN_RING(2);
  1145. RADEON_FRAME_AGE(dev_priv->sarea_priv->last_frame);
  1146. ADVANCE_RING();
  1147. }
  1148. static int bad_prim_vertex_nr(int primitive, int nr)
  1149. {
  1150. switch (primitive & RADEON_PRIM_TYPE_MASK) {
  1151. case RADEON_PRIM_TYPE_NONE:
  1152. case RADEON_PRIM_TYPE_POINT:
  1153. return nr < 1;
  1154. case RADEON_PRIM_TYPE_LINE:
  1155. return (nr & 1) || nr == 0;
  1156. case RADEON_PRIM_TYPE_LINE_STRIP:
  1157. return nr < 2;
  1158. case RADEON_PRIM_TYPE_TRI_LIST:
  1159. case RADEON_PRIM_TYPE_3VRT_POINT_LIST:
  1160. case RADEON_PRIM_TYPE_3VRT_LINE_LIST:
  1161. case RADEON_PRIM_TYPE_RECT_LIST:
  1162. return nr % 3 || nr == 0;
  1163. case RADEON_PRIM_TYPE_TRI_FAN:
  1164. case RADEON_PRIM_TYPE_TRI_STRIP:
  1165. return nr < 3;
  1166. default:
  1167. return 1;
  1168. }
  1169. }
  1170. typedef struct {
  1171. unsigned int start;
  1172. unsigned int finish;
  1173. unsigned int prim;
  1174. unsigned int numverts;
  1175. unsigned int offset;
  1176. unsigned int vc_format;
  1177. } drm_radeon_tcl_prim_t;
  1178. static void radeon_cp_dispatch_vertex(drm_device_t * dev,
  1179. drm_buf_t * buf,
  1180. drm_radeon_tcl_prim_t * prim)
  1181. {
  1182. drm_radeon_private_t *dev_priv = dev->dev_private;
  1183. drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
  1184. int offset = dev_priv->gart_buffers_offset + buf->offset + prim->start;
  1185. int numverts = (int)prim->numverts;
  1186. int nbox = sarea_priv->nbox;
  1187. int i = 0;
  1188. RING_LOCALS;
  1189. DRM_DEBUG("hwprim 0x%x vfmt 0x%x %d..%d %d verts\n",
  1190. prim->prim,
  1191. prim->vc_format, prim->start, prim->finish, prim->numverts);
  1192. if (bad_prim_vertex_nr(prim->prim, prim->numverts)) {
  1193. DRM_ERROR("bad prim %x numverts %d\n",
  1194. prim->prim, prim->numverts);
  1195. return;
  1196. }
  1197. do {
  1198. /* Emit the next cliprect */
  1199. if (i < nbox) {
  1200. radeon_emit_clip_rect(dev_priv, &sarea_priv->boxes[i]);
  1201. }
  1202. /* Emit the vertex buffer rendering commands */
  1203. BEGIN_RING(5);
  1204. OUT_RING(CP_PACKET3(RADEON_3D_RNDR_GEN_INDX_PRIM, 3));
  1205. OUT_RING(offset);
  1206. OUT_RING(numverts);
  1207. OUT_RING(prim->vc_format);
  1208. OUT_RING(prim->prim | RADEON_PRIM_WALK_LIST |
  1209. RADEON_COLOR_ORDER_RGBA |
  1210. RADEON_VTX_FMT_RADEON_MODE |
  1211. (numverts << RADEON_NUM_VERTICES_SHIFT));
  1212. ADVANCE_RING();
  1213. i++;
  1214. } while (i < nbox);
  1215. }
  1216. static void radeon_cp_discard_buffer(drm_device_t * dev, drm_buf_t * buf)
  1217. {
  1218. drm_radeon_private_t *dev_priv = dev->dev_private;
  1219. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1220. RING_LOCALS;
  1221. buf_priv->age = ++dev_priv->sarea_priv->last_dispatch;
  1222. /* Emit the vertex buffer age */
  1223. BEGIN_RING(2);
  1224. RADEON_DISPATCH_AGE(buf_priv->age);
  1225. ADVANCE_RING();
  1226. buf->pending = 1;
  1227. buf->used = 0;
  1228. }
  1229. static void radeon_cp_dispatch_indirect(drm_device_t * dev,
  1230. drm_buf_t * buf, int start, int end)
  1231. {
  1232. drm_radeon_private_t *dev_priv = dev->dev_private;
  1233. RING_LOCALS;
  1234. DRM_DEBUG("indirect: buf=%d s=0x%x e=0x%x\n", buf->idx, start, end);
  1235. if (start != end) {
  1236. int offset = (dev_priv->gart_buffers_offset
  1237. + buf->offset + start);
  1238. int dwords = (end - start + 3) / sizeof(u32);
  1239. /* Indirect buffer data must be an even number of
  1240. * dwords, so if we've been given an odd number we must
  1241. * pad the data with a Type-2 CP packet.
  1242. */
  1243. if (dwords & 1) {
  1244. u32 *data = (u32 *)
  1245. ((char *)dev->agp_buffer_map->handle
  1246. + buf->offset + start);
  1247. data[dwords++] = RADEON_CP_PACKET2;
  1248. }
  1249. /* Fire off the indirect buffer */
  1250. BEGIN_RING(3);
  1251. OUT_RING(CP_PACKET0(RADEON_CP_IB_BASE, 1));
  1252. OUT_RING(offset);
  1253. OUT_RING(dwords);
  1254. ADVANCE_RING();
  1255. }
  1256. }
  1257. static void radeon_cp_dispatch_indices(drm_device_t * dev,
  1258. drm_buf_t * elt_buf,
  1259. drm_radeon_tcl_prim_t * prim)
  1260. {
  1261. drm_radeon_private_t *dev_priv = dev->dev_private;
  1262. drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
  1263. int offset = dev_priv->gart_buffers_offset + prim->offset;
  1264. u32 *data;
  1265. int dwords;
  1266. int i = 0;
  1267. int start = prim->start + RADEON_INDEX_PRIM_OFFSET;
  1268. int count = (prim->finish - start) / sizeof(u16);
  1269. int nbox = sarea_priv->nbox;
  1270. DRM_DEBUG("hwprim 0x%x vfmt 0x%x %d..%d offset: %x nr %d\n",
  1271. prim->prim,
  1272. prim->vc_format,
  1273. prim->start, prim->finish, prim->offset, prim->numverts);
  1274. if (bad_prim_vertex_nr(prim->prim, count)) {
  1275. DRM_ERROR("bad prim %x count %d\n", prim->prim, count);
  1276. return;
  1277. }
  1278. if (start >= prim->finish || (prim->start & 0x7)) {
  1279. DRM_ERROR("buffer prim %d\n", prim->prim);
  1280. return;
  1281. }
  1282. dwords = (prim->finish - prim->start + 3) / sizeof(u32);
  1283. data = (u32 *) ((char *)dev->agp_buffer_map->handle +
  1284. elt_buf->offset + prim->start);
  1285. data[0] = CP_PACKET3(RADEON_3D_RNDR_GEN_INDX_PRIM, dwords - 2);
  1286. data[1] = offset;
  1287. data[2] = prim->numverts;
  1288. data[3] = prim->vc_format;
  1289. data[4] = (prim->prim |
  1290. RADEON_PRIM_WALK_IND |
  1291. RADEON_COLOR_ORDER_RGBA |
  1292. RADEON_VTX_FMT_RADEON_MODE |
  1293. (count << RADEON_NUM_VERTICES_SHIFT));
  1294. do {
  1295. if (i < nbox)
  1296. radeon_emit_clip_rect(dev_priv, &sarea_priv->boxes[i]);
  1297. radeon_cp_dispatch_indirect(dev, elt_buf,
  1298. prim->start, prim->finish);
  1299. i++;
  1300. } while (i < nbox);
  1301. }
  1302. #define RADEON_MAX_TEXTURE_SIZE RADEON_BUFFER_SIZE
  1303. static int radeon_cp_dispatch_texture(DRMFILE filp,
  1304. drm_device_t * dev,
  1305. drm_radeon_texture_t * tex,
  1306. drm_radeon_tex_image_t * image)
  1307. {
  1308. drm_radeon_private_t *dev_priv = dev->dev_private;
  1309. drm_file_t *filp_priv;
  1310. drm_buf_t *buf;
  1311. u32 format;
  1312. u32 *buffer;
  1313. const u8 __user *data;
  1314. int size, dwords, tex_width, blit_width, spitch;
  1315. u32 height;
  1316. int i;
  1317. u32 texpitch, microtile;
  1318. u32 offset;
  1319. RING_LOCALS;
  1320. DRM_GET_PRIV_WITH_RETURN(filp_priv, filp);
  1321. if (radeon_check_and_fixup_offset(dev_priv, filp_priv, &tex->offset)) {
  1322. DRM_ERROR("Invalid destination offset\n");
  1323. return DRM_ERR(EINVAL);
  1324. }
  1325. dev_priv->stats.boxes |= RADEON_BOX_TEXTURE_LOAD;
  1326. /* Flush the pixel cache. This ensures no pixel data gets mixed
  1327. * up with the texture data from the host data blit, otherwise
  1328. * part of the texture image may be corrupted.
  1329. */
  1330. BEGIN_RING(4);
  1331. RADEON_FLUSH_CACHE();
  1332. RADEON_WAIT_UNTIL_IDLE();
  1333. ADVANCE_RING();
  1334. /* The compiler won't optimize away a division by a variable,
  1335. * even if the only legal values are powers of two. Thus, we'll
  1336. * use a shift instead.
  1337. */
  1338. switch (tex->format) {
  1339. case RADEON_TXFORMAT_ARGB8888:
  1340. case RADEON_TXFORMAT_RGBA8888:
  1341. format = RADEON_COLOR_FORMAT_ARGB8888;
  1342. tex_width = tex->width * 4;
  1343. blit_width = image->width * 4;
  1344. break;
  1345. case RADEON_TXFORMAT_AI88:
  1346. case RADEON_TXFORMAT_ARGB1555:
  1347. case RADEON_TXFORMAT_RGB565:
  1348. case RADEON_TXFORMAT_ARGB4444:
  1349. case RADEON_TXFORMAT_VYUY422:
  1350. case RADEON_TXFORMAT_YVYU422:
  1351. format = RADEON_COLOR_FORMAT_RGB565;
  1352. tex_width = tex->width * 2;
  1353. blit_width = image->width * 2;
  1354. break;
  1355. case RADEON_TXFORMAT_I8:
  1356. case RADEON_TXFORMAT_RGB332:
  1357. format = RADEON_COLOR_FORMAT_CI8;
  1358. tex_width = tex->width * 1;
  1359. blit_width = image->width * 1;
  1360. break;
  1361. default:
  1362. DRM_ERROR("invalid texture format %d\n", tex->format);
  1363. return DRM_ERR(EINVAL);
  1364. }
  1365. spitch = blit_width >> 6;
  1366. if (spitch == 0 && image->height > 1)
  1367. return DRM_ERR(EINVAL);
  1368. texpitch = tex->pitch;
  1369. if ((texpitch << 22) & RADEON_DST_TILE_MICRO) {
  1370. microtile = 1;
  1371. if (tex_width < 64) {
  1372. texpitch &= ~(RADEON_DST_TILE_MICRO >> 22);
  1373. /* we got tiled coordinates, untile them */
  1374. image->x *= 2;
  1375. }
  1376. } else
  1377. microtile = 0;
  1378. DRM_DEBUG("tex=%dx%d blit=%d\n", tex_width, tex->height, blit_width);
  1379. do {
  1380. DRM_DEBUG("tex: ofs=0x%x p=%d f=%d x=%hd y=%hd w=%hd h=%hd\n",
  1381. tex->offset >> 10, tex->pitch, tex->format,
  1382. image->x, image->y, image->width, image->height);
  1383. /* Make a copy of some parameters in case we have to
  1384. * update them for a multi-pass texture blit.
  1385. */
  1386. height = image->height;
  1387. data = (const u8 __user *)image->data;
  1388. size = height * blit_width;
  1389. if (size > RADEON_MAX_TEXTURE_SIZE) {
  1390. height = RADEON_MAX_TEXTURE_SIZE / blit_width;
  1391. size = height * blit_width;
  1392. } else if (size < 4 && size > 0) {
  1393. size = 4;
  1394. } else if (size == 0) {
  1395. return 0;
  1396. }
  1397. buf = radeon_freelist_get(dev);
  1398. if (0 && !buf) {
  1399. radeon_do_cp_idle(dev_priv);
  1400. buf = radeon_freelist_get(dev);
  1401. }
  1402. if (!buf) {
  1403. DRM_DEBUG("radeon_cp_dispatch_texture: EAGAIN\n");
  1404. if (DRM_COPY_TO_USER(tex->image, image, sizeof(*image)))
  1405. return DRM_ERR(EFAULT);
  1406. return DRM_ERR(EAGAIN);
  1407. }
  1408. /* Dispatch the indirect buffer.
  1409. */
  1410. buffer =
  1411. (u32 *) ((char *)dev->agp_buffer_map->handle + buf->offset);
  1412. dwords = size / 4;
  1413. #define RADEON_COPY_MT(_buf, _data, _width) \
  1414. do { \
  1415. if (DRM_COPY_FROM_USER(_buf, _data, (_width))) {\
  1416. DRM_ERROR("EFAULT on pad, %d bytes\n", (_width)); \
  1417. return DRM_ERR(EFAULT); \
  1418. } \
  1419. } while(0)
  1420. if (microtile) {
  1421. /* texture micro tiling in use, minimum texture width is thus 16 bytes.
  1422. however, we cannot use blitter directly for texture width < 64 bytes,
  1423. since minimum tex pitch is 64 bytes and we need this to match
  1424. the texture width, otherwise the blitter will tile it wrong.
  1425. Thus, tiling manually in this case. Additionally, need to special
  1426. case tex height = 1, since our actual image will have height 2
  1427. and we need to ensure we don't read beyond the texture size
  1428. from user space. */
  1429. if (tex->height == 1) {
  1430. if (tex_width >= 64 || tex_width <= 16) {
  1431. RADEON_COPY_MT(buffer, data,
  1432. (int)(tex_width * sizeof(u32)));
  1433. } else if (tex_width == 32) {
  1434. RADEON_COPY_MT(buffer, data, 16);
  1435. RADEON_COPY_MT(buffer + 8,
  1436. data + 16, 16);
  1437. }
  1438. } else if (tex_width >= 64 || tex_width == 16) {
  1439. RADEON_COPY_MT(buffer, data,
  1440. (int)(dwords * sizeof(u32)));
  1441. } else if (tex_width < 16) {
  1442. for (i = 0; i < tex->height; i++) {
  1443. RADEON_COPY_MT(buffer, data, tex_width);
  1444. buffer += 4;
  1445. data += tex_width;
  1446. }
  1447. } else if (tex_width == 32) {
  1448. /* TODO: make sure this works when not fitting in one buffer
  1449. (i.e. 32bytes x 2048...) */
  1450. for (i = 0; i < tex->height; i += 2) {
  1451. RADEON_COPY_MT(buffer, data, 16);
  1452. data += 16;
  1453. RADEON_COPY_MT(buffer + 8, data, 16);
  1454. data += 16;
  1455. RADEON_COPY_MT(buffer + 4, data, 16);
  1456. data += 16;
  1457. RADEON_COPY_MT(buffer + 12, data, 16);
  1458. data += 16;
  1459. buffer += 16;
  1460. }
  1461. }
  1462. } else {
  1463. if (tex_width >= 32) {
  1464. /* Texture image width is larger than the minimum, so we
  1465. * can upload it directly.
  1466. */
  1467. RADEON_COPY_MT(buffer, data,
  1468. (int)(dwords * sizeof(u32)));
  1469. } else {
  1470. /* Texture image width is less than the minimum, so we
  1471. * need to pad out each image scanline to the minimum
  1472. * width.
  1473. */
  1474. for (i = 0; i < tex->height; i++) {
  1475. RADEON_COPY_MT(buffer, data, tex_width);
  1476. buffer += 8;
  1477. data += tex_width;
  1478. }
  1479. }
  1480. }
  1481. #undef RADEON_COPY_MT
  1482. buf->filp = filp;
  1483. buf->used = size;
  1484. offset = dev_priv->gart_buffers_offset + buf->offset;
  1485. BEGIN_RING(9);
  1486. OUT_RING(CP_PACKET3(RADEON_CNTL_BITBLT_MULTI, 5));
  1487. OUT_RING(RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  1488. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  1489. RADEON_GMC_BRUSH_NONE |
  1490. (format << 8) |
  1491. RADEON_GMC_SRC_DATATYPE_COLOR |
  1492. RADEON_ROP3_S |
  1493. RADEON_DP_SRC_SOURCE_MEMORY |
  1494. RADEON_GMC_CLR_CMP_CNTL_DIS | RADEON_GMC_WR_MSK_DIS);
  1495. OUT_RING((spitch << 22) | (offset >> 10));
  1496. OUT_RING((texpitch << 22) | (tex->offset >> 10));
  1497. OUT_RING(0);
  1498. OUT_RING((image->x << 16) | image->y);
  1499. OUT_RING((image->width << 16) | height);
  1500. RADEON_WAIT_UNTIL_2D_IDLE();
  1501. ADVANCE_RING();
  1502. radeon_cp_discard_buffer(dev, buf);
  1503. /* Update the input parameters for next time */
  1504. image->y += height;
  1505. image->height -= height;
  1506. image->data = (const u8 __user *)image->data + size;
  1507. } while (image->height > 0);
  1508. /* Flush the pixel cache after the blit completes. This ensures
  1509. * the texture data is written out to memory before rendering
  1510. * continues.
  1511. */
  1512. BEGIN_RING(4);
  1513. RADEON_FLUSH_CACHE();
  1514. RADEON_WAIT_UNTIL_2D_IDLE();
  1515. ADVANCE_RING();
  1516. return 0;
  1517. }
  1518. static void radeon_cp_dispatch_stipple(drm_device_t * dev, u32 * stipple)
  1519. {
  1520. drm_radeon_private_t *dev_priv = dev->dev_private;
  1521. int i;
  1522. RING_LOCALS;
  1523. DRM_DEBUG("\n");
  1524. BEGIN_RING(35);
  1525. OUT_RING(CP_PACKET0(RADEON_RE_STIPPLE_ADDR, 0));
  1526. OUT_RING(0x00000000);
  1527. OUT_RING(CP_PACKET0_TABLE(RADEON_RE_STIPPLE_DATA, 31));
  1528. for (i = 0; i < 32; i++) {
  1529. OUT_RING(stipple[i]);
  1530. }
  1531. ADVANCE_RING();
  1532. }
  1533. static void radeon_apply_surface_regs(int surf_index,
  1534. drm_radeon_private_t *dev_priv)
  1535. {
  1536. if (!dev_priv->mmio)
  1537. return;
  1538. radeon_do_cp_idle(dev_priv);
  1539. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * surf_index,
  1540. dev_priv->surfaces[surf_index].flags);
  1541. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND + 16 * surf_index,
  1542. dev_priv->surfaces[surf_index].lower);
  1543. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND + 16 * surf_index,
  1544. dev_priv->surfaces[surf_index].upper);
  1545. }
  1546. /* Allocates a virtual surface
  1547. * doesn't always allocate a real surface, will stretch an existing
  1548. * surface when possible.
  1549. *
  1550. * Note that refcount can be at most 2, since during a free refcount=3
  1551. * might mean we have to allocate a new surface which might not always
  1552. * be available.
  1553. * For example : we allocate three contigous surfaces ABC. If B is
  1554. * freed, we suddenly need two surfaces to store A and C, which might
  1555. * not always be available.
  1556. */
  1557. static int alloc_surface(drm_radeon_surface_alloc_t *new,
  1558. drm_radeon_private_t *dev_priv, DRMFILE filp)
  1559. {
  1560. struct radeon_virt_surface *s;
  1561. int i;
  1562. int virt_surface_index;
  1563. uint32_t new_upper, new_lower;
  1564. new_lower = new->address;
  1565. new_upper = new_lower + new->size - 1;
  1566. /* sanity check */
  1567. if ((new_lower >= new_upper) || (new->flags == 0) || (new->size == 0) ||
  1568. ((new_upper & RADEON_SURF_ADDRESS_FIXED_MASK) !=
  1569. RADEON_SURF_ADDRESS_FIXED_MASK)
  1570. || ((new_lower & RADEON_SURF_ADDRESS_FIXED_MASK) != 0))
  1571. return -1;
  1572. /* make sure there is no overlap with existing surfaces */
  1573. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1574. if ((dev_priv->surfaces[i].refcount != 0) &&
  1575. (((new_lower >= dev_priv->surfaces[i].lower) &&
  1576. (new_lower < dev_priv->surfaces[i].upper)) ||
  1577. ((new_lower < dev_priv->surfaces[i].lower) &&
  1578. (new_upper > dev_priv->surfaces[i].lower)))) {
  1579. return -1;
  1580. }
  1581. }
  1582. /* find a virtual surface */
  1583. for (i = 0; i < 2 * RADEON_MAX_SURFACES; i++)
  1584. if (dev_priv->virt_surfaces[i].filp == 0)
  1585. break;
  1586. if (i == 2 * RADEON_MAX_SURFACES) {
  1587. return -1;
  1588. }
  1589. virt_surface_index = i;
  1590. /* try to reuse an existing surface */
  1591. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1592. /* extend before */
  1593. if ((dev_priv->surfaces[i].refcount == 1) &&
  1594. (new->flags == dev_priv->surfaces[i].flags) &&
  1595. (new_upper + 1 == dev_priv->surfaces[i].lower)) {
  1596. s = &(dev_priv->virt_surfaces[virt_surface_index]);
  1597. s->surface_index = i;
  1598. s->lower = new_lower;
  1599. s->upper = new_upper;
  1600. s->flags = new->flags;
  1601. s->filp = filp;
  1602. dev_priv->surfaces[i].refcount++;
  1603. dev_priv->surfaces[i].lower = s->lower;
  1604. radeon_apply_surface_regs(s->surface_index, dev_priv);
  1605. return virt_surface_index;
  1606. }
  1607. /* extend after */
  1608. if ((dev_priv->surfaces[i].refcount == 1) &&
  1609. (new->flags == dev_priv->surfaces[i].flags) &&
  1610. (new_lower == dev_priv->surfaces[i].upper + 1)) {
  1611. s = &(dev_priv->virt_surfaces[virt_surface_index]);
  1612. s->surface_index = i;
  1613. s->lower = new_lower;
  1614. s->upper = new_upper;
  1615. s->flags = new->flags;
  1616. s->filp = filp;
  1617. dev_priv->surfaces[i].refcount++;
  1618. dev_priv->surfaces[i].upper = s->upper;
  1619. radeon_apply_surface_regs(s->surface_index, dev_priv);
  1620. return virt_surface_index;
  1621. }
  1622. }
  1623. /* okay, we need a new one */
  1624. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1625. if (dev_priv->surfaces[i].refcount == 0) {
  1626. s = &(dev_priv->virt_surfaces[virt_surface_index]);
  1627. s->surface_index = i;
  1628. s->lower = new_lower;
  1629. s->upper = new_upper;
  1630. s->flags = new->flags;
  1631. s->filp = filp;
  1632. dev_priv->surfaces[i].refcount = 1;
  1633. dev_priv->surfaces[i].lower = s->lower;
  1634. dev_priv->surfaces[i].upper = s->upper;
  1635. dev_priv->surfaces[i].flags = s->flags;
  1636. radeon_apply_surface_regs(s->surface_index, dev_priv);
  1637. return virt_surface_index;
  1638. }
  1639. }
  1640. /* we didn't find anything */
  1641. return -1;
  1642. }
  1643. static int free_surface(DRMFILE filp, drm_radeon_private_t * dev_priv,
  1644. int lower)
  1645. {
  1646. struct radeon_virt_surface *s;
  1647. int i;
  1648. /* find the virtual surface */
  1649. for (i = 0; i < 2 * RADEON_MAX_SURFACES; i++) {
  1650. s = &(dev_priv->virt_surfaces[i]);
  1651. if (s->filp) {
  1652. if ((lower == s->lower) && (filp == s->filp)) {
  1653. if (dev_priv->surfaces[s->surface_index].
  1654. lower == s->lower)
  1655. dev_priv->surfaces[s->surface_index].
  1656. lower = s->upper;
  1657. if (dev_priv->surfaces[s->surface_index].
  1658. upper == s->upper)
  1659. dev_priv->surfaces[s->surface_index].
  1660. upper = s->lower;
  1661. dev_priv->surfaces[s->surface_index].refcount--;
  1662. if (dev_priv->surfaces[s->surface_index].
  1663. refcount == 0)
  1664. dev_priv->surfaces[s->surface_index].
  1665. flags = 0;
  1666. s->filp = NULL;
  1667. radeon_apply_surface_regs(s->surface_index,
  1668. dev_priv);
  1669. return 0;
  1670. }
  1671. }
  1672. }
  1673. return 1;
  1674. }
  1675. static void radeon_surfaces_release(DRMFILE filp,
  1676. drm_radeon_private_t * dev_priv)
  1677. {
  1678. int i;
  1679. for (i = 0; i < 2 * RADEON_MAX_SURFACES; i++) {
  1680. if (dev_priv->virt_surfaces[i].filp == filp)
  1681. free_surface(filp, dev_priv,
  1682. dev_priv->virt_surfaces[i].lower);
  1683. }
  1684. }
  1685. /* ================================================================
  1686. * IOCTL functions
  1687. */
  1688. static int radeon_surface_alloc(DRM_IOCTL_ARGS)
  1689. {
  1690. DRM_DEVICE;
  1691. drm_radeon_private_t *dev_priv = dev->dev_private;
  1692. drm_radeon_surface_alloc_t alloc;
  1693. if (!dev_priv) {
  1694. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  1695. return DRM_ERR(EINVAL);
  1696. }
  1697. DRM_COPY_FROM_USER_IOCTL(alloc,
  1698. (drm_radeon_surface_alloc_t __user *) data,
  1699. sizeof(alloc));
  1700. if (alloc_surface(&alloc, dev_priv, filp) == -1)
  1701. return DRM_ERR(EINVAL);
  1702. else
  1703. return 0;
  1704. }
  1705. static int radeon_surface_free(DRM_IOCTL_ARGS)
  1706. {
  1707. DRM_DEVICE;
  1708. drm_radeon_private_t *dev_priv = dev->dev_private;
  1709. drm_radeon_surface_free_t memfree;
  1710. if (!dev_priv) {
  1711. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  1712. return DRM_ERR(EINVAL);
  1713. }
  1714. DRM_COPY_FROM_USER_IOCTL(memfree, (drm_radeon_mem_free_t __user *) data,
  1715. sizeof(memfree));
  1716. if (free_surface(filp, dev_priv, memfree.address))
  1717. return DRM_ERR(EINVAL);
  1718. else
  1719. return 0;
  1720. }
  1721. static int radeon_cp_clear(DRM_IOCTL_ARGS)
  1722. {
  1723. DRM_DEVICE;
  1724. drm_radeon_private_t *dev_priv = dev->dev_private;
  1725. drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
  1726. drm_radeon_clear_t clear;
  1727. drm_radeon_clear_rect_t depth_boxes[RADEON_NR_SAREA_CLIPRECTS];
  1728. DRM_DEBUG("\n");
  1729. LOCK_TEST_WITH_RETURN(dev, filp);
  1730. DRM_COPY_FROM_USER_IOCTL(clear, (drm_radeon_clear_t __user *) data,
  1731. sizeof(clear));
  1732. RING_SPACE_TEST_WITH_RETURN(dev_priv);
  1733. if (sarea_priv->nbox > RADEON_NR_SAREA_CLIPRECTS)
  1734. sarea_priv->nbox = RADEON_NR_SAREA_CLIPRECTS;
  1735. if (DRM_COPY_FROM_USER(&depth_boxes, clear.depth_boxes,
  1736. sarea_priv->nbox * sizeof(depth_boxes[0])))
  1737. return DRM_ERR(EFAULT);
  1738. radeon_cp_dispatch_clear(dev, &clear, depth_boxes);
  1739. COMMIT_RING();
  1740. return 0;
  1741. }
  1742. /* Not sure why this isn't set all the time:
  1743. */
  1744. static int radeon_do_init_pageflip(drm_device_t * dev)
  1745. {
  1746. drm_radeon_private_t *dev_priv = dev->dev_private;
  1747. RING_LOCALS;
  1748. DRM_DEBUG("\n");
  1749. BEGIN_RING(6);
  1750. RADEON_WAIT_UNTIL_3D_IDLE();
  1751. OUT_RING(CP_PACKET0(RADEON_CRTC_OFFSET_CNTL, 0));
  1752. OUT_RING(RADEON_READ(RADEON_CRTC_OFFSET_CNTL) |
  1753. RADEON_CRTC_OFFSET_FLIP_CNTL);
  1754. OUT_RING(CP_PACKET0(RADEON_CRTC2_OFFSET_CNTL, 0));
  1755. OUT_RING(RADEON_READ(RADEON_CRTC2_OFFSET_CNTL) |
  1756. RADEON_CRTC_OFFSET_FLIP_CNTL);
  1757. ADVANCE_RING();
  1758. dev_priv->page_flipping = 1;
  1759. dev_priv->current_page = 0;
  1760. dev_priv->sarea_priv->pfCurrentPage = dev_priv->current_page;
  1761. return 0;
  1762. }
  1763. /* Called whenever a client dies, from drm_release.
  1764. * NOTE: Lock isn't necessarily held when this is called!
  1765. */
  1766. static int radeon_do_cleanup_pageflip(drm_device_t * dev)
  1767. {
  1768. drm_radeon_private_t *dev_priv = dev->dev_private;
  1769. DRM_DEBUG("\n");
  1770. if (dev_priv->current_page != 0)
  1771. radeon_cp_dispatch_flip(dev);
  1772. dev_priv->page_flipping = 0;
  1773. return 0;
  1774. }
  1775. /* Swapping and flipping are different operations, need different ioctls.
  1776. * They can & should be intermixed to support multiple 3d windows.
  1777. */
  1778. static int radeon_cp_flip(DRM_IOCTL_ARGS)
  1779. {
  1780. DRM_DEVICE;
  1781. drm_radeon_private_t *dev_priv = dev->dev_private;
  1782. DRM_DEBUG("\n");
  1783. LOCK_TEST_WITH_RETURN(dev, filp);
  1784. RING_SPACE_TEST_WITH_RETURN(dev_priv);
  1785. if (!dev_priv->page_flipping)
  1786. radeon_do_init_pageflip(dev);
  1787. radeon_cp_dispatch_flip(dev);
  1788. COMMIT_RING();
  1789. return 0;
  1790. }
  1791. static int radeon_cp_swap(DRM_IOCTL_ARGS)
  1792. {
  1793. DRM_DEVICE;
  1794. drm_radeon_private_t *dev_priv = dev->dev_private;
  1795. drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
  1796. DRM_DEBUG("\n");
  1797. LOCK_TEST_WITH_RETURN(dev, filp);
  1798. RING_SPACE_TEST_WITH_RETURN(dev_priv);
  1799. if (sarea_priv->nbox > RADEON_NR_SAREA_CLIPRECTS)
  1800. sarea_priv->nbox = RADEON_NR_SAREA_CLIPRECTS;
  1801. radeon_cp_dispatch_swap(dev);
  1802. dev_priv->sarea_priv->ctx_owner = 0;
  1803. COMMIT_RING();
  1804. return 0;
  1805. }
  1806. static int radeon_cp_vertex(DRM_IOCTL_ARGS)
  1807. {
  1808. DRM_DEVICE;
  1809. drm_radeon_private_t *dev_priv = dev->dev_private;
  1810. drm_file_t *filp_priv;
  1811. drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
  1812. drm_device_dma_t *dma = dev->dma;
  1813. drm_buf_t *buf;
  1814. drm_radeon_vertex_t vertex;
  1815. drm_radeon_tcl_prim_t prim;
  1816. LOCK_TEST_WITH_RETURN(dev, filp);
  1817. if (!dev_priv) {
  1818. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  1819. return DRM_ERR(EINVAL);
  1820. }
  1821. DRM_GET_PRIV_WITH_RETURN(filp_priv, filp);
  1822. DRM_COPY_FROM_USER_IOCTL(vertex, (drm_radeon_vertex_t __user *) data,
  1823. sizeof(vertex));
  1824. DRM_DEBUG("pid=%d index=%d count=%d discard=%d\n",
  1825. DRM_CURRENTPID, vertex.idx, vertex.count, vertex.discard);
  1826. if (vertex.idx < 0 || vertex.idx >= dma->buf_count) {
  1827. DRM_ERROR("buffer index %d (of %d max)\n",
  1828. vertex.idx, dma->buf_count - 1);
  1829. return DRM_ERR(EINVAL);
  1830. }
  1831. if (vertex.prim < 0 || vertex.prim > RADEON_PRIM_TYPE_3VRT_LINE_LIST) {
  1832. DRM_ERROR("buffer prim %d\n", vertex.prim);
  1833. return DRM_ERR(EINVAL);
  1834. }
  1835. RING_SPACE_TEST_WITH_RETURN(dev_priv);
  1836. VB_AGE_TEST_WITH_RETURN(dev_priv);
  1837. buf = dma->buflist[vertex.idx];
  1838. if (buf->filp != filp) {
  1839. DRM_ERROR("process %d using buffer owned by %p\n",
  1840. DRM_CURRENTPID, buf->filp);
  1841. return DRM_ERR(EINVAL);
  1842. }
  1843. if (buf->pending) {
  1844. DRM_ERROR("sending pending buffer %d\n", vertex.idx);
  1845. return DRM_ERR(EINVAL);
  1846. }
  1847. /* Build up a prim_t record:
  1848. */
  1849. if (vertex.count) {
  1850. buf->used = vertex.count; /* not used? */
  1851. if (sarea_priv->dirty & ~RADEON_UPLOAD_CLIPRECTS) {
  1852. if (radeon_emit_state(dev_priv, filp_priv,
  1853. &sarea_priv->context_state,
  1854. sarea_priv->tex_state,
  1855. sarea_priv->dirty)) {
  1856. DRM_ERROR("radeon_emit_state failed\n");
  1857. return DRM_ERR(EINVAL);
  1858. }
  1859. sarea_priv->dirty &= ~(RADEON_UPLOAD_TEX0IMAGES |
  1860. RADEON_UPLOAD_TEX1IMAGES |
  1861. RADEON_UPLOAD_TEX2IMAGES |
  1862. RADEON_REQUIRE_QUIESCENCE);
  1863. }
  1864. prim.start = 0;
  1865. prim.finish = vertex.count; /* unused */
  1866. prim.prim = vertex.prim;
  1867. prim.numverts = vertex.count;
  1868. prim.vc_format = dev_priv->sarea_priv->vc_format;
  1869. radeon_cp_dispatch_vertex(dev, buf, &prim);
  1870. }
  1871. if (vertex.discard) {
  1872. radeon_cp_discard_buffer(dev, buf);
  1873. }
  1874. COMMIT_RING();
  1875. return 0;
  1876. }
  1877. static int radeon_cp_indices(DRM_IOCTL_ARGS)
  1878. {
  1879. DRM_DEVICE;
  1880. drm_radeon_private_t *dev_priv = dev->dev_private;
  1881. drm_file_t *filp_priv;
  1882. drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
  1883. drm_device_dma_t *dma = dev->dma;
  1884. drm_buf_t *buf;
  1885. drm_radeon_indices_t elts;
  1886. drm_radeon_tcl_prim_t prim;
  1887. int count;
  1888. LOCK_TEST_WITH_RETURN(dev, filp);
  1889. if (!dev_priv) {
  1890. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  1891. return DRM_ERR(EINVAL);
  1892. }
  1893. DRM_GET_PRIV_WITH_RETURN(filp_priv, filp);
  1894. DRM_COPY_FROM_USER_IOCTL(elts, (drm_radeon_indices_t __user *) data,
  1895. sizeof(elts));
  1896. DRM_DEBUG("pid=%d index=%d start=%d end=%d discard=%d\n",
  1897. DRM_CURRENTPID, elts.idx, elts.start, elts.end, elts.discard);
  1898. if (elts.idx < 0 || elts.idx >= dma->buf_count) {
  1899. DRM_ERROR("buffer index %d (of %d max)\n",
  1900. elts.idx, dma->buf_count - 1);
  1901. return DRM_ERR(EINVAL);
  1902. }
  1903. if (elts.prim < 0 || elts.prim > RADEON_PRIM_TYPE_3VRT_LINE_LIST) {
  1904. DRM_ERROR("buffer prim %d\n", elts.prim);
  1905. return DRM_ERR(EINVAL);
  1906. }
  1907. RING_SPACE_TEST_WITH_RETURN(dev_priv);
  1908. VB_AGE_TEST_WITH_RETURN(dev_priv);
  1909. buf = dma->buflist[elts.idx];
  1910. if (buf->filp != filp) {
  1911. DRM_ERROR("process %d using buffer owned by %p\n",
  1912. DRM_CURRENTPID, buf->filp);
  1913. return DRM_ERR(EINVAL);
  1914. }
  1915. if (buf->pending) {
  1916. DRM_ERROR("sending pending buffer %d\n", elts.idx);
  1917. return DRM_ERR(EINVAL);
  1918. }
  1919. count = (elts.end - elts.start) / sizeof(u16);
  1920. elts.start -= RADEON_INDEX_PRIM_OFFSET;
  1921. if (elts.start & 0x7) {
  1922. DRM_ERROR("misaligned buffer 0x%x\n", elts.start);
  1923. return DRM_ERR(EINVAL);
  1924. }
  1925. if (elts.start < buf->used) {
  1926. DRM_ERROR("no header 0x%x - 0x%x\n", elts.start, buf->used);
  1927. return DRM_ERR(EINVAL);
  1928. }
  1929. buf->used = elts.end;
  1930. if (sarea_priv->dirty & ~RADEON_UPLOAD_CLIPRECTS) {
  1931. if (radeon_emit_state(dev_priv, filp_priv,
  1932. &sarea_priv->context_state,
  1933. sarea_priv->tex_state,
  1934. sarea_priv->dirty)) {
  1935. DRM_ERROR("radeon_emit_state failed\n");
  1936. return DRM_ERR(EINVAL);
  1937. }
  1938. sarea_priv->dirty &= ~(RADEON_UPLOAD_TEX0IMAGES |
  1939. RADEON_UPLOAD_TEX1IMAGES |
  1940. RADEON_UPLOAD_TEX2IMAGES |
  1941. RADEON_REQUIRE_QUIESCENCE);
  1942. }
  1943. /* Build up a prim_t record:
  1944. */
  1945. prim.start = elts.start;
  1946. prim.finish = elts.end;
  1947. prim.prim = elts.prim;
  1948. prim.offset = 0; /* offset from start of dma buffers */
  1949. prim.numverts = RADEON_MAX_VB_VERTS; /* duh */
  1950. prim.vc_format = dev_priv->sarea_priv->vc_format;
  1951. radeon_cp_dispatch_indices(dev, buf, &prim);
  1952. if (elts.discard) {
  1953. radeon_cp_discard_buffer(dev, buf);
  1954. }
  1955. COMMIT_RING();
  1956. return 0;
  1957. }
  1958. static int radeon_cp_texture(DRM_IOCTL_ARGS)
  1959. {
  1960. DRM_DEVICE;
  1961. drm_radeon_private_t *dev_priv = dev->dev_private;
  1962. drm_radeon_texture_t tex;
  1963. drm_radeon_tex_image_t image;
  1964. int ret;
  1965. LOCK_TEST_WITH_RETURN(dev, filp);
  1966. DRM_COPY_FROM_USER_IOCTL(tex, (drm_radeon_texture_t __user *) data,
  1967. sizeof(tex));
  1968. if (tex.image == NULL) {
  1969. DRM_ERROR("null texture image!\n");
  1970. return DRM_ERR(EINVAL);
  1971. }
  1972. if (DRM_COPY_FROM_USER(&image,
  1973. (drm_radeon_tex_image_t __user *) tex.image,
  1974. sizeof(image)))
  1975. return DRM_ERR(EFAULT);
  1976. RING_SPACE_TEST_WITH_RETURN(dev_priv);
  1977. VB_AGE_TEST_WITH_RETURN(dev_priv);
  1978. ret = radeon_cp_dispatch_texture(filp, dev, &tex, &image);
  1979. COMMIT_RING();
  1980. return ret;
  1981. }
  1982. static int radeon_cp_stipple(DRM_IOCTL_ARGS)
  1983. {
  1984. DRM_DEVICE;
  1985. drm_radeon_private_t *dev_priv = dev->dev_private;
  1986. drm_radeon_stipple_t stipple;
  1987. u32 mask[32];
  1988. LOCK_TEST_WITH_RETURN(dev, filp);
  1989. DRM_COPY_FROM_USER_IOCTL(stipple, (drm_radeon_stipple_t __user *) data,
  1990. sizeof(stipple));
  1991. if (DRM_COPY_FROM_USER(&mask, stipple.mask, 32 * sizeof(u32)))
  1992. return DRM_ERR(EFAULT);
  1993. RING_SPACE_TEST_WITH_RETURN(dev_priv);
  1994. radeon_cp_dispatch_stipple(dev, mask);
  1995. COMMIT_RING();
  1996. return 0;
  1997. }
  1998. static int radeon_cp_indirect(DRM_IOCTL_ARGS)
  1999. {
  2000. DRM_DEVICE;
  2001. drm_radeon_private_t *dev_priv = dev->dev_private;
  2002. drm_device_dma_t *dma = dev->dma;
  2003. drm_buf_t *buf;
  2004. drm_radeon_indirect_t indirect;
  2005. RING_LOCALS;
  2006. LOCK_TEST_WITH_RETURN(dev, filp);
  2007. if (!dev_priv) {
  2008. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  2009. return DRM_ERR(EINVAL);
  2010. }
  2011. DRM_COPY_FROM_USER_IOCTL(indirect,
  2012. (drm_radeon_indirect_t __user *) data,
  2013. sizeof(indirect));
  2014. DRM_DEBUG("indirect: idx=%d s=%d e=%d d=%d\n",
  2015. indirect.idx, indirect.start, indirect.end, indirect.discard);
  2016. if (indirect.idx < 0 || indirect.idx >= dma->buf_count) {
  2017. DRM_ERROR("buffer index %d (of %d max)\n",
  2018. indirect.idx, dma->buf_count - 1);
  2019. return DRM_ERR(EINVAL);
  2020. }
  2021. buf = dma->buflist[indirect.idx];
  2022. if (buf->filp != filp) {
  2023. DRM_ERROR("process %d using buffer owned by %p\n",
  2024. DRM_CURRENTPID, buf->filp);
  2025. return DRM_ERR(EINVAL);
  2026. }
  2027. if (buf->pending) {
  2028. DRM_ERROR("sending pending buffer %d\n", indirect.idx);
  2029. return DRM_ERR(EINVAL);
  2030. }
  2031. if (indirect.start < buf->used) {
  2032. DRM_ERROR("reusing indirect: start=0x%x actual=0x%x\n",
  2033. indirect.start, buf->used);
  2034. return DRM_ERR(EINVAL);
  2035. }
  2036. RING_SPACE_TEST_WITH_RETURN(dev_priv);
  2037. VB_AGE_TEST_WITH_RETURN(dev_priv);
  2038. buf->used = indirect.end;
  2039. /* Wait for the 3D stream to idle before the indirect buffer
  2040. * containing 2D acceleration commands is processed.
  2041. */
  2042. BEGIN_RING(2);
  2043. RADEON_WAIT_UNTIL_3D_IDLE();
  2044. ADVANCE_RING();
  2045. /* Dispatch the indirect buffer full of commands from the
  2046. * X server. This is insecure and is thus only available to
  2047. * privileged clients.
  2048. */
  2049. radeon_cp_dispatch_indirect(dev, buf, indirect.start, indirect.end);
  2050. if (indirect.discard) {
  2051. radeon_cp_discard_buffer(dev, buf);
  2052. }
  2053. COMMIT_RING();
  2054. return 0;
  2055. }
  2056. static int radeon_cp_vertex2(DRM_IOCTL_ARGS)
  2057. {
  2058. DRM_DEVICE;
  2059. drm_radeon_private_t *dev_priv = dev->dev_private;
  2060. drm_file_t *filp_priv;
  2061. drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
  2062. drm_device_dma_t *dma = dev->dma;
  2063. drm_buf_t *buf;
  2064. drm_radeon_vertex2_t vertex;
  2065. int i;
  2066. unsigned char laststate;
  2067. LOCK_TEST_WITH_RETURN(dev, filp);
  2068. if (!dev_priv) {
  2069. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  2070. return DRM_ERR(EINVAL);
  2071. }
  2072. DRM_GET_PRIV_WITH_RETURN(filp_priv, filp);
  2073. DRM_COPY_FROM_USER_IOCTL(vertex, (drm_radeon_vertex2_t __user *) data,
  2074. sizeof(vertex));
  2075. DRM_DEBUG("pid=%d index=%d discard=%d\n",
  2076. DRM_CURRENTPID, vertex.idx, vertex.discard);
  2077. if (vertex.idx < 0 || vertex.idx >= dma->buf_count) {
  2078. DRM_ERROR("buffer index %d (of %d max)\n",
  2079. vertex.idx, dma->buf_count - 1);
  2080. return DRM_ERR(EINVAL);
  2081. }
  2082. RING_SPACE_TEST_WITH_RETURN(dev_priv);
  2083. VB_AGE_TEST_WITH_RETURN(dev_priv);
  2084. buf = dma->buflist[vertex.idx];
  2085. if (buf->filp != filp) {
  2086. DRM_ERROR("process %d using buffer owned by %p\n",
  2087. DRM_CURRENTPID, buf->filp);
  2088. return DRM_ERR(EINVAL);
  2089. }
  2090. if (buf->pending) {
  2091. DRM_ERROR("sending pending buffer %d\n", vertex.idx);
  2092. return DRM_ERR(EINVAL);
  2093. }
  2094. if (sarea_priv->nbox > RADEON_NR_SAREA_CLIPRECTS)
  2095. return DRM_ERR(EINVAL);
  2096. for (laststate = 0xff, i = 0; i < vertex.nr_prims; i++) {
  2097. drm_radeon_prim_t prim;
  2098. drm_radeon_tcl_prim_t tclprim;
  2099. if (DRM_COPY_FROM_USER(&prim, &vertex.prim[i], sizeof(prim)))
  2100. return DRM_ERR(EFAULT);
  2101. if (prim.stateidx != laststate) {
  2102. drm_radeon_state_t state;
  2103. if (DRM_COPY_FROM_USER(&state,
  2104. &vertex.state[prim.stateidx],
  2105. sizeof(state)))
  2106. return DRM_ERR(EFAULT);
  2107. if (radeon_emit_state2(dev_priv, filp_priv, &state)) {
  2108. DRM_ERROR("radeon_emit_state2 failed\n");
  2109. return DRM_ERR(EINVAL);
  2110. }
  2111. laststate = prim.stateidx;
  2112. }
  2113. tclprim.start = prim.start;
  2114. tclprim.finish = prim.finish;
  2115. tclprim.prim = prim.prim;
  2116. tclprim.vc_format = prim.vc_format;
  2117. if (prim.prim & RADEON_PRIM_WALK_IND) {
  2118. tclprim.offset = prim.numverts * 64;
  2119. tclprim.numverts = RADEON_MAX_VB_VERTS; /* duh */
  2120. radeon_cp_dispatch_indices(dev, buf, &tclprim);
  2121. } else {
  2122. tclprim.numverts = prim.numverts;
  2123. tclprim.offset = 0; /* not used */
  2124. radeon_cp_dispatch_vertex(dev, buf, &tclprim);
  2125. }
  2126. if (sarea_priv->nbox == 1)
  2127. sarea_priv->nbox = 0;
  2128. }
  2129. if (vertex.discard) {
  2130. radeon_cp_discard_buffer(dev, buf);
  2131. }
  2132. COMMIT_RING();
  2133. return 0;
  2134. }
  2135. static int radeon_emit_packets(drm_radeon_private_t * dev_priv,
  2136. drm_file_t * filp_priv,
  2137. drm_radeon_cmd_header_t header,
  2138. drm_radeon_kcmd_buffer_t *cmdbuf)
  2139. {
  2140. int id = (int)header.packet.packet_id;
  2141. int sz, reg;
  2142. int *data = (int *)cmdbuf->buf;
  2143. RING_LOCALS;
  2144. if (id >= RADEON_MAX_STATE_PACKETS)
  2145. return DRM_ERR(EINVAL);
  2146. sz = packet[id].len;
  2147. reg = packet[id].start;
  2148. if (sz * sizeof(int) > cmdbuf->bufsz) {
  2149. DRM_ERROR("Packet size provided larger than data provided\n");
  2150. return DRM_ERR(EINVAL);
  2151. }
  2152. if (radeon_check_and_fixup_packets(dev_priv, filp_priv, id, data)) {
  2153. DRM_ERROR("Packet verification failed\n");
  2154. return DRM_ERR(EINVAL);
  2155. }
  2156. BEGIN_RING(sz + 1);
  2157. OUT_RING(CP_PACKET0(reg, (sz - 1)));
  2158. OUT_RING_TABLE(data, sz);
  2159. ADVANCE_RING();
  2160. cmdbuf->buf += sz * sizeof(int);
  2161. cmdbuf->bufsz -= sz * sizeof(int);
  2162. return 0;
  2163. }
  2164. static __inline__ int radeon_emit_scalars(drm_radeon_private_t *dev_priv,
  2165. drm_radeon_cmd_header_t header,
  2166. drm_radeon_kcmd_buffer_t *cmdbuf)
  2167. {
  2168. int sz = header.scalars.count;
  2169. int start = header.scalars.offset;
  2170. int stride = header.scalars.stride;
  2171. RING_LOCALS;
  2172. BEGIN_RING(3 + sz);
  2173. OUT_RING(CP_PACKET0(RADEON_SE_TCL_SCALAR_INDX_REG, 0));
  2174. OUT_RING(start | (stride << RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT));
  2175. OUT_RING(CP_PACKET0_TABLE(RADEON_SE_TCL_SCALAR_DATA_REG, sz - 1));
  2176. OUT_RING_TABLE(cmdbuf->buf, sz);
  2177. ADVANCE_RING();
  2178. cmdbuf->buf += sz * sizeof(int);
  2179. cmdbuf->bufsz -= sz * sizeof(int);
  2180. return 0;
  2181. }
  2182. /* God this is ugly
  2183. */
  2184. static __inline__ int radeon_emit_scalars2(drm_radeon_private_t *dev_priv,
  2185. drm_radeon_cmd_header_t header,
  2186. drm_radeon_kcmd_buffer_t *cmdbuf)
  2187. {
  2188. int sz = header.scalars.count;
  2189. int start = ((unsigned int)header.scalars.offset) + 0x100;
  2190. int stride = header.scalars.stride;
  2191. RING_LOCALS;
  2192. BEGIN_RING(3 + sz);
  2193. OUT_RING(CP_PACKET0(RADEON_SE_TCL_SCALAR_INDX_REG, 0));
  2194. OUT_RING(start | (stride << RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT));
  2195. OUT_RING(CP_PACKET0_TABLE(RADEON_SE_TCL_SCALAR_DATA_REG, sz - 1));
  2196. OUT_RING_TABLE(cmdbuf->buf, sz);
  2197. ADVANCE_RING();
  2198. cmdbuf->buf += sz * sizeof(int);
  2199. cmdbuf->bufsz -= sz * sizeof(int);
  2200. return 0;
  2201. }
  2202. static __inline__ int radeon_emit_vectors(drm_radeon_private_t *dev_priv,
  2203. drm_radeon_cmd_header_t header,
  2204. drm_radeon_kcmd_buffer_t *cmdbuf)
  2205. {
  2206. int sz = header.vectors.count;
  2207. int start = header.vectors.offset;
  2208. int stride = header.vectors.stride;
  2209. RING_LOCALS;
  2210. BEGIN_RING(3 + sz);
  2211. OUT_RING(CP_PACKET0(RADEON_SE_TCL_VECTOR_INDX_REG, 0));
  2212. OUT_RING(start | (stride << RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT));
  2213. OUT_RING(CP_PACKET0_TABLE(RADEON_SE_TCL_VECTOR_DATA_REG, (sz - 1)));
  2214. OUT_RING_TABLE(cmdbuf->buf, sz);
  2215. ADVANCE_RING();
  2216. cmdbuf->buf += sz * sizeof(int);
  2217. cmdbuf->bufsz -= sz * sizeof(int);
  2218. return 0;
  2219. }
  2220. static int radeon_emit_packet3(drm_device_t * dev,
  2221. drm_file_t * filp_priv,
  2222. drm_radeon_kcmd_buffer_t *cmdbuf)
  2223. {
  2224. drm_radeon_private_t *dev_priv = dev->dev_private;
  2225. unsigned int cmdsz;
  2226. int ret;
  2227. RING_LOCALS;
  2228. DRM_DEBUG("\n");
  2229. if ((ret = radeon_check_and_fixup_packet3(dev_priv, filp_priv,
  2230. cmdbuf, &cmdsz))) {
  2231. DRM_ERROR("Packet verification failed\n");
  2232. return ret;
  2233. }
  2234. BEGIN_RING(cmdsz);
  2235. OUT_RING_TABLE(cmdbuf->buf, cmdsz);
  2236. ADVANCE_RING();
  2237. cmdbuf->buf += cmdsz * 4;
  2238. cmdbuf->bufsz -= cmdsz * 4;
  2239. return 0;
  2240. }
  2241. static int radeon_emit_packet3_cliprect(drm_device_t *dev,
  2242. drm_file_t *filp_priv,
  2243. drm_radeon_kcmd_buffer_t *cmdbuf,
  2244. int orig_nbox)
  2245. {
  2246. drm_radeon_private_t *dev_priv = dev->dev_private;
  2247. drm_clip_rect_t box;
  2248. unsigned int cmdsz;
  2249. int ret;
  2250. drm_clip_rect_t __user *boxes = cmdbuf->boxes;
  2251. int i = 0;
  2252. RING_LOCALS;
  2253. DRM_DEBUG("\n");
  2254. if ((ret = radeon_check_and_fixup_packet3(dev_priv, filp_priv,
  2255. cmdbuf, &cmdsz))) {
  2256. DRM_ERROR("Packet verification failed\n");
  2257. return ret;
  2258. }
  2259. if (!orig_nbox)
  2260. goto out;
  2261. do {
  2262. if (i < cmdbuf->nbox) {
  2263. if (DRM_COPY_FROM_USER(&box, &boxes[i], sizeof(box)))
  2264. return DRM_ERR(EFAULT);
  2265. /* FIXME The second and subsequent times round
  2266. * this loop, send a WAIT_UNTIL_3D_IDLE before
  2267. * calling emit_clip_rect(). This fixes a
  2268. * lockup on fast machines when sending
  2269. * several cliprects with a cmdbuf, as when
  2270. * waving a 2D window over a 3D
  2271. * window. Something in the commands from user
  2272. * space seems to hang the card when they're
  2273. * sent several times in a row. That would be
  2274. * the correct place to fix it but this works
  2275. * around it until I can figure that out - Tim
  2276. * Smith */
  2277. if (i) {
  2278. BEGIN_RING(2);
  2279. RADEON_WAIT_UNTIL_3D_IDLE();
  2280. ADVANCE_RING();
  2281. }
  2282. radeon_emit_clip_rect(dev_priv, &box);
  2283. }
  2284. BEGIN_RING(cmdsz);
  2285. OUT_RING_TABLE(cmdbuf->buf, cmdsz);
  2286. ADVANCE_RING();
  2287. } while (++i < cmdbuf->nbox);
  2288. if (cmdbuf->nbox == 1)
  2289. cmdbuf->nbox = 0;
  2290. out:
  2291. cmdbuf->buf += cmdsz * 4;
  2292. cmdbuf->bufsz -= cmdsz * 4;
  2293. return 0;
  2294. }
  2295. static int radeon_emit_wait(drm_device_t * dev, int flags)
  2296. {
  2297. drm_radeon_private_t *dev_priv = dev->dev_private;
  2298. RING_LOCALS;
  2299. DRM_DEBUG("%s: %x\n", __FUNCTION__, flags);
  2300. switch (flags) {
  2301. case RADEON_WAIT_2D:
  2302. BEGIN_RING(2);
  2303. RADEON_WAIT_UNTIL_2D_IDLE();
  2304. ADVANCE_RING();
  2305. break;
  2306. case RADEON_WAIT_3D:
  2307. BEGIN_RING(2);
  2308. RADEON_WAIT_UNTIL_3D_IDLE();
  2309. ADVANCE_RING();
  2310. break;
  2311. case RADEON_WAIT_2D | RADEON_WAIT_3D:
  2312. BEGIN_RING(2);
  2313. RADEON_WAIT_UNTIL_IDLE();
  2314. ADVANCE_RING();
  2315. break;
  2316. default:
  2317. return DRM_ERR(EINVAL);
  2318. }
  2319. return 0;
  2320. }
  2321. static int radeon_cp_cmdbuf(DRM_IOCTL_ARGS)
  2322. {
  2323. DRM_DEVICE;
  2324. drm_radeon_private_t *dev_priv = dev->dev_private;
  2325. drm_file_t *filp_priv;
  2326. drm_device_dma_t *dma = dev->dma;
  2327. drm_buf_t *buf = NULL;
  2328. int idx;
  2329. drm_radeon_kcmd_buffer_t cmdbuf;
  2330. drm_radeon_cmd_header_t header;
  2331. int orig_nbox, orig_bufsz;
  2332. char *kbuf = NULL;
  2333. LOCK_TEST_WITH_RETURN(dev, filp);
  2334. if (!dev_priv) {
  2335. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  2336. return DRM_ERR(EINVAL);
  2337. }
  2338. DRM_GET_PRIV_WITH_RETURN(filp_priv, filp);
  2339. DRM_COPY_FROM_USER_IOCTL(cmdbuf,
  2340. (drm_radeon_cmd_buffer_t __user *) data,
  2341. sizeof(cmdbuf));
  2342. RING_SPACE_TEST_WITH_RETURN(dev_priv);
  2343. VB_AGE_TEST_WITH_RETURN(dev_priv);
  2344. if (cmdbuf.bufsz > 64 * 1024 || cmdbuf.bufsz < 0) {
  2345. return DRM_ERR(EINVAL);
  2346. }
  2347. /* Allocate an in-kernel area and copy in the cmdbuf. Do this to avoid
  2348. * races between checking values and using those values in other code,
  2349. * and simply to avoid a lot of function calls to copy in data.
  2350. */
  2351. orig_bufsz = cmdbuf.bufsz;
  2352. if (orig_bufsz != 0) {
  2353. kbuf = drm_alloc(cmdbuf.bufsz, DRM_MEM_DRIVER);
  2354. if (kbuf == NULL)
  2355. return DRM_ERR(ENOMEM);
  2356. if (DRM_COPY_FROM_USER(kbuf, (void __user *)cmdbuf.buf,
  2357. cmdbuf.bufsz)) {
  2358. drm_free(kbuf, orig_bufsz, DRM_MEM_DRIVER);
  2359. return DRM_ERR(EFAULT);
  2360. }
  2361. cmdbuf.buf = kbuf;
  2362. }
  2363. orig_nbox = cmdbuf.nbox;
  2364. if (dev_priv->microcode_version == UCODE_R300) {
  2365. int temp;
  2366. temp = r300_do_cp_cmdbuf(dev, filp, filp_priv, &cmdbuf);
  2367. if (orig_bufsz != 0)
  2368. drm_free(kbuf, orig_bufsz, DRM_MEM_DRIVER);
  2369. return temp;
  2370. }
  2371. /* microcode_version != r300 */
  2372. while (cmdbuf.bufsz >= sizeof(header)) {
  2373. header.i = *(int *)cmdbuf.buf;
  2374. cmdbuf.buf += sizeof(header);
  2375. cmdbuf.bufsz -= sizeof(header);
  2376. switch (header.header.cmd_type) {
  2377. case RADEON_CMD_PACKET:
  2378. DRM_DEBUG("RADEON_CMD_PACKET\n");
  2379. if (radeon_emit_packets
  2380. (dev_priv, filp_priv, header, &cmdbuf)) {
  2381. DRM_ERROR("radeon_emit_packets failed\n");
  2382. goto err;
  2383. }
  2384. break;
  2385. case RADEON_CMD_SCALARS:
  2386. DRM_DEBUG("RADEON_CMD_SCALARS\n");
  2387. if (radeon_emit_scalars(dev_priv, header, &cmdbuf)) {
  2388. DRM_ERROR("radeon_emit_scalars failed\n");
  2389. goto err;
  2390. }
  2391. break;
  2392. case RADEON_CMD_VECTORS:
  2393. DRM_DEBUG("RADEON_CMD_VECTORS\n");
  2394. if (radeon_emit_vectors(dev_priv, header, &cmdbuf)) {
  2395. DRM_ERROR("radeon_emit_vectors failed\n");
  2396. goto err;
  2397. }
  2398. break;
  2399. case RADEON_CMD_DMA_DISCARD:
  2400. DRM_DEBUG("RADEON_CMD_DMA_DISCARD\n");
  2401. idx = header.dma.buf_idx;
  2402. if (idx < 0 || idx >= dma->buf_count) {
  2403. DRM_ERROR("buffer index %d (of %d max)\n",
  2404. idx, dma->buf_count - 1);
  2405. goto err;
  2406. }
  2407. buf = dma->buflist[idx];
  2408. if (buf->filp != filp || buf->pending) {
  2409. DRM_ERROR("bad buffer %p %p %d\n",
  2410. buf->filp, filp, buf->pending);
  2411. goto err;
  2412. }
  2413. radeon_cp_discard_buffer(dev, buf);
  2414. break;
  2415. case RADEON_CMD_PACKET3:
  2416. DRM_DEBUG("RADEON_CMD_PACKET3\n");
  2417. if (radeon_emit_packet3(dev, filp_priv, &cmdbuf)) {
  2418. DRM_ERROR("radeon_emit_packet3 failed\n");
  2419. goto err;
  2420. }
  2421. break;
  2422. case RADEON_CMD_PACKET3_CLIP:
  2423. DRM_DEBUG("RADEON_CMD_PACKET3_CLIP\n");
  2424. if (radeon_emit_packet3_cliprect
  2425. (dev, filp_priv, &cmdbuf, orig_nbox)) {
  2426. DRM_ERROR("radeon_emit_packet3_clip failed\n");
  2427. goto err;
  2428. }
  2429. break;
  2430. case RADEON_CMD_SCALARS2:
  2431. DRM_DEBUG("RADEON_CMD_SCALARS2\n");
  2432. if (radeon_emit_scalars2(dev_priv, header, &cmdbuf)) {
  2433. DRM_ERROR("radeon_emit_scalars2 failed\n");
  2434. goto err;
  2435. }
  2436. break;
  2437. case RADEON_CMD_WAIT:
  2438. DRM_DEBUG("RADEON_CMD_WAIT\n");
  2439. if (radeon_emit_wait(dev, header.wait.flags)) {
  2440. DRM_ERROR("radeon_emit_wait failed\n");
  2441. goto err;
  2442. }
  2443. break;
  2444. default:
  2445. DRM_ERROR("bad cmd_type %d at %p\n",
  2446. header.header.cmd_type,
  2447. cmdbuf.buf - sizeof(header));
  2448. goto err;
  2449. }
  2450. }
  2451. if (orig_bufsz != 0)
  2452. drm_free(kbuf, orig_bufsz, DRM_MEM_DRIVER);
  2453. DRM_DEBUG("DONE\n");
  2454. COMMIT_RING();
  2455. return 0;
  2456. err:
  2457. if (orig_bufsz != 0)
  2458. drm_free(kbuf, orig_bufsz, DRM_MEM_DRIVER);
  2459. return DRM_ERR(EINVAL);
  2460. }
  2461. static int radeon_cp_getparam(DRM_IOCTL_ARGS)
  2462. {
  2463. DRM_DEVICE;
  2464. drm_radeon_private_t *dev_priv = dev->dev_private;
  2465. drm_radeon_getparam_t param;
  2466. int value;
  2467. if (!dev_priv) {
  2468. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  2469. return DRM_ERR(EINVAL);
  2470. }
  2471. DRM_COPY_FROM_USER_IOCTL(param, (drm_radeon_getparam_t __user *) data,
  2472. sizeof(param));
  2473. DRM_DEBUG("pid=%d\n", DRM_CURRENTPID);
  2474. switch (param.param) {
  2475. case RADEON_PARAM_GART_BUFFER_OFFSET:
  2476. value = dev_priv->gart_buffers_offset;
  2477. break;
  2478. case RADEON_PARAM_LAST_FRAME:
  2479. dev_priv->stats.last_frame_reads++;
  2480. value = GET_SCRATCH(0);
  2481. break;
  2482. case RADEON_PARAM_LAST_DISPATCH:
  2483. value = GET_SCRATCH(1);
  2484. break;
  2485. case RADEON_PARAM_LAST_CLEAR:
  2486. dev_priv->stats.last_clear_reads++;
  2487. value = GET_SCRATCH(2);
  2488. break;
  2489. case RADEON_PARAM_IRQ_NR:
  2490. value = dev->irq;
  2491. break;
  2492. case RADEON_PARAM_GART_BASE:
  2493. value = dev_priv->gart_vm_start;
  2494. break;
  2495. case RADEON_PARAM_REGISTER_HANDLE:
  2496. value = dev_priv->mmio->offset;
  2497. break;
  2498. case RADEON_PARAM_STATUS_HANDLE:
  2499. value = dev_priv->ring_rptr_offset;
  2500. break;
  2501. #if BITS_PER_LONG == 32
  2502. /*
  2503. * This ioctl() doesn't work on 64-bit platforms because hw_lock is a
  2504. * pointer which can't fit into an int-sized variable. According to
  2505. * Michel Dänzer, the ioctl() is only used on embedded platforms, so
  2506. * not supporting it shouldn't be a problem. If the same functionality
  2507. * is needed on 64-bit platforms, a new ioctl() would have to be added,
  2508. * so backwards-compatibility for the embedded platforms can be
  2509. * maintained. --davidm 4-Feb-2004.
  2510. */
  2511. case RADEON_PARAM_SAREA_HANDLE:
  2512. /* The lock is the first dword in the sarea. */
  2513. value = (long)dev->lock.hw_lock;
  2514. break;
  2515. #endif
  2516. case RADEON_PARAM_GART_TEX_HANDLE:
  2517. value = dev_priv->gart_textures_offset;
  2518. break;
  2519. case RADEON_PARAM_CARD_TYPE:
  2520. if (dev_priv->flags & CHIP_IS_PCIE)
  2521. value = RADEON_CARD_PCIE;
  2522. else if (dev_priv->flags & CHIP_IS_AGP)
  2523. value = RADEON_CARD_AGP;
  2524. else
  2525. value = RADEON_CARD_PCI;
  2526. break;
  2527. default:
  2528. return DRM_ERR(EINVAL);
  2529. }
  2530. if (DRM_COPY_TO_USER(param.value, &value, sizeof(int))) {
  2531. DRM_ERROR("copy_to_user\n");
  2532. return DRM_ERR(EFAULT);
  2533. }
  2534. return 0;
  2535. }
  2536. static int radeon_cp_setparam(DRM_IOCTL_ARGS)
  2537. {
  2538. DRM_DEVICE;
  2539. drm_radeon_private_t *dev_priv = dev->dev_private;
  2540. drm_file_t *filp_priv;
  2541. drm_radeon_setparam_t sp;
  2542. struct drm_radeon_driver_file_fields *radeon_priv;
  2543. if (!dev_priv) {
  2544. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  2545. return DRM_ERR(EINVAL);
  2546. }
  2547. DRM_GET_PRIV_WITH_RETURN(filp_priv, filp);
  2548. DRM_COPY_FROM_USER_IOCTL(sp, (drm_radeon_setparam_t __user *) data,
  2549. sizeof(sp));
  2550. switch (sp.param) {
  2551. case RADEON_SETPARAM_FB_LOCATION:
  2552. radeon_priv = filp_priv->driver_priv;
  2553. radeon_priv->radeon_fb_delta = dev_priv->fb_location - sp.value;
  2554. break;
  2555. case RADEON_SETPARAM_SWITCH_TILING:
  2556. if (sp.value == 0) {
  2557. DRM_DEBUG("color tiling disabled\n");
  2558. dev_priv->front_pitch_offset &= ~RADEON_DST_TILE_MACRO;
  2559. dev_priv->back_pitch_offset &= ~RADEON_DST_TILE_MACRO;
  2560. dev_priv->sarea_priv->tiling_enabled = 0;
  2561. } else if (sp.value == 1) {
  2562. DRM_DEBUG("color tiling enabled\n");
  2563. dev_priv->front_pitch_offset |= RADEON_DST_TILE_MACRO;
  2564. dev_priv->back_pitch_offset |= RADEON_DST_TILE_MACRO;
  2565. dev_priv->sarea_priv->tiling_enabled = 1;
  2566. }
  2567. break;
  2568. case RADEON_SETPARAM_PCIGART_LOCATION:
  2569. dev_priv->pcigart_offset = sp.value;
  2570. break;
  2571. default:
  2572. DRM_DEBUG("Invalid parameter %d\n", sp.param);
  2573. return DRM_ERR(EINVAL);
  2574. }
  2575. return 0;
  2576. }
  2577. /* When a client dies:
  2578. * - Check for and clean up flipped page state
  2579. * - Free any alloced GART memory.
  2580. * - Free any alloced radeon surfaces.
  2581. *
  2582. * DRM infrastructure takes care of reclaiming dma buffers.
  2583. */
  2584. void radeon_driver_preclose(drm_device_t * dev, DRMFILE filp)
  2585. {
  2586. if (dev->dev_private) {
  2587. drm_radeon_private_t *dev_priv = dev->dev_private;
  2588. if (dev_priv->page_flipping) {
  2589. radeon_do_cleanup_pageflip(dev);
  2590. }
  2591. radeon_mem_release(filp, dev_priv->gart_heap);
  2592. radeon_mem_release(filp, dev_priv->fb_heap);
  2593. radeon_surfaces_release(filp, dev_priv);
  2594. }
  2595. }
  2596. void radeon_driver_lastclose(drm_device_t * dev)
  2597. {
  2598. radeon_do_release(dev);
  2599. }
  2600. int radeon_driver_open(drm_device_t * dev, drm_file_t * filp_priv)
  2601. {
  2602. drm_radeon_private_t *dev_priv = dev->dev_private;
  2603. struct drm_radeon_driver_file_fields *radeon_priv;
  2604. DRM_DEBUG("\n");
  2605. radeon_priv =
  2606. (struct drm_radeon_driver_file_fields *)
  2607. drm_alloc(sizeof(*radeon_priv), DRM_MEM_FILES);
  2608. if (!radeon_priv)
  2609. return -ENOMEM;
  2610. filp_priv->driver_priv = radeon_priv;
  2611. if (dev_priv)
  2612. radeon_priv->radeon_fb_delta = dev_priv->fb_location;
  2613. else
  2614. radeon_priv->radeon_fb_delta = 0;
  2615. return 0;
  2616. }
  2617. void radeon_driver_postclose(drm_device_t * dev, drm_file_t * filp_priv)
  2618. {
  2619. struct drm_radeon_driver_file_fields *radeon_priv =
  2620. filp_priv->driver_priv;
  2621. drm_free(radeon_priv, sizeof(*radeon_priv), DRM_MEM_FILES);
  2622. }
  2623. drm_ioctl_desc_t radeon_ioctls[] = {
  2624. [DRM_IOCTL_NR(DRM_RADEON_CP_INIT)] = {radeon_cp_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  2625. [DRM_IOCTL_NR(DRM_RADEON_CP_START)] = {radeon_cp_start, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  2626. [DRM_IOCTL_NR(DRM_RADEON_CP_STOP)] = {radeon_cp_stop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  2627. [DRM_IOCTL_NR(DRM_RADEON_CP_RESET)] = {radeon_cp_reset, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  2628. [DRM_IOCTL_NR(DRM_RADEON_CP_IDLE)] = {radeon_cp_idle, DRM_AUTH},
  2629. [DRM_IOCTL_NR(DRM_RADEON_CP_RESUME)] = {radeon_cp_resume, DRM_AUTH},
  2630. [DRM_IOCTL_NR(DRM_RADEON_RESET)] = {radeon_engine_reset, DRM_AUTH},
  2631. [DRM_IOCTL_NR(DRM_RADEON_FULLSCREEN)] = {radeon_fullscreen, DRM_AUTH},
  2632. [DRM_IOCTL_NR(DRM_RADEON_SWAP)] = {radeon_cp_swap, DRM_AUTH},
  2633. [DRM_IOCTL_NR(DRM_RADEON_CLEAR)] = {radeon_cp_clear, DRM_AUTH},
  2634. [DRM_IOCTL_NR(DRM_RADEON_VERTEX)] = {radeon_cp_vertex, DRM_AUTH},
  2635. [DRM_IOCTL_NR(DRM_RADEON_INDICES)] = {radeon_cp_indices, DRM_AUTH},
  2636. [DRM_IOCTL_NR(DRM_RADEON_TEXTURE)] = {radeon_cp_texture, DRM_AUTH},
  2637. [DRM_IOCTL_NR(DRM_RADEON_STIPPLE)] = {radeon_cp_stipple, DRM_AUTH},
  2638. [DRM_IOCTL_NR(DRM_RADEON_INDIRECT)] = {radeon_cp_indirect, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  2639. [DRM_IOCTL_NR(DRM_RADEON_VERTEX2)] = {radeon_cp_vertex2, DRM_AUTH},
  2640. [DRM_IOCTL_NR(DRM_RADEON_CMDBUF)] = {radeon_cp_cmdbuf, DRM_AUTH},
  2641. [DRM_IOCTL_NR(DRM_RADEON_GETPARAM)] = {radeon_cp_getparam, DRM_AUTH},
  2642. [DRM_IOCTL_NR(DRM_RADEON_FLIP)] = {radeon_cp_flip, DRM_AUTH},
  2643. [DRM_IOCTL_NR(DRM_RADEON_ALLOC)] = {radeon_mem_alloc, DRM_AUTH},
  2644. [DRM_IOCTL_NR(DRM_RADEON_FREE)] = {radeon_mem_free, DRM_AUTH},
  2645. [DRM_IOCTL_NR(DRM_RADEON_INIT_HEAP)] = {radeon_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  2646. [DRM_IOCTL_NR(DRM_RADEON_IRQ_EMIT)] = {radeon_irq_emit, DRM_AUTH},
  2647. [DRM_IOCTL_NR(DRM_RADEON_IRQ_WAIT)] = {radeon_irq_wait, DRM_AUTH},
  2648. [DRM_IOCTL_NR(DRM_RADEON_SETPARAM)] = {radeon_cp_setparam, DRM_AUTH},
  2649. [DRM_IOCTL_NR(DRM_RADEON_SURF_ALLOC)] = {radeon_surface_alloc, DRM_AUTH},
  2650. [DRM_IOCTL_NR(DRM_RADEON_SURF_FREE)] = {radeon_surface_free, DRM_AUTH}
  2651. };
  2652. int radeon_max_ioctl = DRM_ARRAY_SIZE(radeon_ioctls);