radeon_drv.h 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116
  1. /* radeon_drv.h -- Private header for radeon driver -*- linux-c -*-
  2. *
  3. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * All rights reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the "Software"),
  9. * to deal in the Software without restriction, including without limitation
  10. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  11. * and/or sell copies of the Software, and to permit persons to whom the
  12. * Software is furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the next
  15. * paragraph) shall be included in all copies or substantial portions of the
  16. * Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  22. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  23. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  24. * DEALINGS IN THE SOFTWARE.
  25. *
  26. * Authors:
  27. * Kevin E. Martin <martin@valinux.com>
  28. * Gareth Hughes <gareth@valinux.com>
  29. */
  30. #ifndef __RADEON_DRV_H__
  31. #define __RADEON_DRV_H__
  32. /* General customization:
  33. */
  34. #define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others."
  35. #define DRIVER_NAME "radeon"
  36. #define DRIVER_DESC "ATI Radeon"
  37. #define DRIVER_DATE "20051229"
  38. /* Interface history:
  39. *
  40. * 1.1 - ??
  41. * 1.2 - Add vertex2 ioctl (keith)
  42. * - Add stencil capability to clear ioctl (gareth, keith)
  43. * - Increase MAX_TEXTURE_LEVELS (brian)
  44. * 1.3 - Add cmdbuf ioctl (keith)
  45. * - Add support for new radeon packets (keith)
  46. * - Add getparam ioctl (keith)
  47. * - Add flip-buffers ioctl, deprecate fullscreen foo (keith).
  48. * 1.4 - Add scratch registers to get_param ioctl.
  49. * 1.5 - Add r200 packets to cmdbuf ioctl
  50. * - Add r200 function to init ioctl
  51. * - Add 'scalar2' instruction to cmdbuf
  52. * 1.6 - Add static GART memory manager
  53. * Add irq handler (won't be turned on unless X server knows to)
  54. * Add irq ioctls and irq_active getparam.
  55. * Add wait command for cmdbuf ioctl
  56. * Add GART offset query for getparam
  57. * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5]
  58. * and R200_PP_CUBIC_OFFSET_F1_[0..5].
  59. * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and
  60. * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian)
  61. * 1.8 - Remove need to call cleanup ioctls on last client exit (keith)
  62. * Add 'GET' queries for starting additional clients on different VT's.
  63. * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl.
  64. * Add texture rectangle support for r100.
  65. * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which
  66. * clients use to tell the DRM where they think the framebuffer is
  67. * located in the card's address space
  68. * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color
  69. * and GL_EXT_blend_[func|equation]_separate on r200
  70. * 1.12- Add R300 CP microcode support - this just loads the CP on r300
  71. * (No 3D support yet - just microcode loading).
  72. * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters
  73. * - Add hyperz support, add hyperz flags to clear ioctl.
  74. * 1.14- Add support for color tiling
  75. * - Add R100/R200 surface allocation/free support
  76. * 1.15- Add support for texture micro tiling
  77. * - Add support for r100 cube maps
  78. * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear
  79. * texture filtering on r200
  80. * 1.17- Add initial support for R300 (3D).
  81. * 1.18- Add support for GL_ATI_fragment_shader, new packets
  82. * R200_EMIT_PP_AFS_0/1, R200_EMIT_PP_TXCTLALL_0-5 (replaces
  83. * R200_EMIT_PP_TXFILTER_0-5, 2 more regs) and R200_EMIT_ATF_TFACTOR
  84. * (replaces R200_EMIT_TFACTOR_0 (8 consts instead of 6)
  85. * 1.19- Add support for gart table in FB memory and PCIE r300
  86. * 1.20- Add support for r300 texrect
  87. * 1.21- Add support for card type getparam
  88. */
  89. #define DRIVER_MAJOR 1
  90. #define DRIVER_MINOR 21
  91. #define DRIVER_PATCHLEVEL 0
  92. /*
  93. * Radeon chip families
  94. */
  95. enum radeon_family {
  96. CHIP_R100,
  97. CHIP_RS100,
  98. CHIP_RV100,
  99. CHIP_RV200,
  100. CHIP_R200,
  101. CHIP_RS200,
  102. CHIP_R250,
  103. CHIP_RS250,
  104. CHIP_RV250,
  105. CHIP_RV280,
  106. CHIP_R300,
  107. CHIP_RS300,
  108. CHIP_R350,
  109. CHIP_RV350,
  110. CHIP_R420,
  111. CHIP_LAST,
  112. };
  113. enum radeon_cp_microcode_version {
  114. UCODE_R100,
  115. UCODE_R200,
  116. UCODE_R300,
  117. };
  118. /*
  119. * Chip flags
  120. */
  121. enum radeon_chip_flags {
  122. CHIP_FAMILY_MASK = 0x0000ffffUL,
  123. CHIP_FLAGS_MASK = 0xffff0000UL,
  124. CHIP_IS_MOBILITY = 0x00010000UL,
  125. CHIP_IS_IGP = 0x00020000UL,
  126. CHIP_SINGLE_CRTC = 0x00040000UL,
  127. CHIP_IS_AGP = 0x00080000UL,
  128. CHIP_HAS_HIERZ = 0x00100000UL,
  129. CHIP_IS_PCIE = 0x00200000UL,
  130. };
  131. #define GET_RING_HEAD(dev_priv) DRM_READ32( (dev_priv)->ring_rptr, 0 )
  132. #define SET_RING_HEAD(dev_priv,val) DRM_WRITE32( (dev_priv)->ring_rptr, 0, (val) )
  133. typedef struct drm_radeon_freelist {
  134. unsigned int age;
  135. drm_buf_t *buf;
  136. struct drm_radeon_freelist *next;
  137. struct drm_radeon_freelist *prev;
  138. } drm_radeon_freelist_t;
  139. typedef struct drm_radeon_ring_buffer {
  140. u32 *start;
  141. u32 *end;
  142. int size;
  143. int size_l2qw;
  144. u32 tail;
  145. u32 tail_mask;
  146. int space;
  147. int high_mark;
  148. } drm_radeon_ring_buffer_t;
  149. typedef struct drm_radeon_depth_clear_t {
  150. u32 rb3d_cntl;
  151. u32 rb3d_zstencilcntl;
  152. u32 se_cntl;
  153. } drm_radeon_depth_clear_t;
  154. struct drm_radeon_driver_file_fields {
  155. int64_t radeon_fb_delta;
  156. };
  157. struct mem_block {
  158. struct mem_block *next;
  159. struct mem_block *prev;
  160. int start;
  161. int size;
  162. DRMFILE filp; /* 0: free, -1: heap, other: real files */
  163. };
  164. struct radeon_surface {
  165. int refcount;
  166. u32 lower;
  167. u32 upper;
  168. u32 flags;
  169. };
  170. struct radeon_virt_surface {
  171. int surface_index;
  172. u32 lower;
  173. u32 upper;
  174. u32 flags;
  175. DRMFILE filp;
  176. };
  177. typedef struct drm_radeon_private {
  178. drm_radeon_ring_buffer_t ring;
  179. drm_radeon_sarea_t *sarea_priv;
  180. u32 fb_location;
  181. int gart_size;
  182. u32 gart_vm_start;
  183. unsigned long gart_buffers_offset;
  184. int cp_mode;
  185. int cp_running;
  186. drm_radeon_freelist_t *head;
  187. drm_radeon_freelist_t *tail;
  188. int last_buf;
  189. volatile u32 *scratch;
  190. int writeback_works;
  191. int usec_timeout;
  192. int microcode_version;
  193. struct {
  194. u32 boxes;
  195. int freelist_timeouts;
  196. int freelist_loops;
  197. int requested_bufs;
  198. int last_frame_reads;
  199. int last_clear_reads;
  200. int clears;
  201. int texture_uploads;
  202. } stats;
  203. int do_boxes;
  204. int page_flipping;
  205. int current_page;
  206. u32 color_fmt;
  207. unsigned int front_offset;
  208. unsigned int front_pitch;
  209. unsigned int back_offset;
  210. unsigned int back_pitch;
  211. u32 depth_fmt;
  212. unsigned int depth_offset;
  213. unsigned int depth_pitch;
  214. u32 front_pitch_offset;
  215. u32 back_pitch_offset;
  216. u32 depth_pitch_offset;
  217. drm_radeon_depth_clear_t depth_clear;
  218. unsigned long ring_offset;
  219. unsigned long ring_rptr_offset;
  220. unsigned long buffers_offset;
  221. unsigned long gart_textures_offset;
  222. drm_local_map_t *sarea;
  223. drm_local_map_t *mmio;
  224. drm_local_map_t *cp_ring;
  225. drm_local_map_t *ring_rptr;
  226. drm_local_map_t *gart_textures;
  227. struct mem_block *gart_heap;
  228. struct mem_block *fb_heap;
  229. /* SW interrupt */
  230. wait_queue_head_t swi_queue;
  231. atomic_t swi_emitted;
  232. struct radeon_surface surfaces[RADEON_MAX_SURFACES];
  233. struct radeon_virt_surface virt_surfaces[2 * RADEON_MAX_SURFACES];
  234. unsigned long pcigart_offset;
  235. drm_ati_pcigart_info gart_info;
  236. /* starting from here on, data is preserved accross an open */
  237. uint32_t flags; /* see radeon_chip_flags */
  238. } drm_radeon_private_t;
  239. typedef struct drm_radeon_buf_priv {
  240. u32 age;
  241. } drm_radeon_buf_priv_t;
  242. typedef struct drm_radeon_kcmd_buffer {
  243. int bufsz;
  244. char *buf;
  245. int nbox;
  246. drm_clip_rect_t __user *boxes;
  247. } drm_radeon_kcmd_buffer_t;
  248. extern int radeon_no_wb;
  249. extern drm_ioctl_desc_t radeon_ioctls[];
  250. extern int radeon_max_ioctl;
  251. /* radeon_cp.c */
  252. extern int radeon_cp_init(DRM_IOCTL_ARGS);
  253. extern int radeon_cp_start(DRM_IOCTL_ARGS);
  254. extern int radeon_cp_stop(DRM_IOCTL_ARGS);
  255. extern int radeon_cp_reset(DRM_IOCTL_ARGS);
  256. extern int radeon_cp_idle(DRM_IOCTL_ARGS);
  257. extern int radeon_cp_resume(DRM_IOCTL_ARGS);
  258. extern int radeon_engine_reset(DRM_IOCTL_ARGS);
  259. extern int radeon_fullscreen(DRM_IOCTL_ARGS);
  260. extern int radeon_cp_buffers(DRM_IOCTL_ARGS);
  261. extern void radeon_freelist_reset(drm_device_t * dev);
  262. extern drm_buf_t *radeon_freelist_get(drm_device_t * dev);
  263. extern int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n);
  264. extern int radeon_do_cp_idle(drm_radeon_private_t * dev_priv);
  265. extern int radeon_driver_preinit(struct drm_device *dev, unsigned long flags);
  266. extern int radeon_presetup(struct drm_device *dev);
  267. extern int radeon_driver_postcleanup(struct drm_device *dev);
  268. extern int radeon_mem_alloc(DRM_IOCTL_ARGS);
  269. extern int radeon_mem_free(DRM_IOCTL_ARGS);
  270. extern int radeon_mem_init_heap(DRM_IOCTL_ARGS);
  271. extern void radeon_mem_takedown(struct mem_block **heap);
  272. extern void radeon_mem_release(DRMFILE filp, struct mem_block *heap);
  273. /* radeon_irq.c */
  274. extern int radeon_irq_emit(DRM_IOCTL_ARGS);
  275. extern int radeon_irq_wait(DRM_IOCTL_ARGS);
  276. extern void radeon_do_release(drm_device_t * dev);
  277. extern int radeon_driver_vblank_wait(drm_device_t * dev,
  278. unsigned int *sequence);
  279. extern irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS);
  280. extern void radeon_driver_irq_preinstall(drm_device_t * dev);
  281. extern void radeon_driver_irq_postinstall(drm_device_t * dev);
  282. extern void radeon_driver_irq_uninstall(drm_device_t * dev);
  283. extern int radeon_driver_load(struct drm_device *dev, unsigned long flags);
  284. extern int radeon_driver_unload(struct drm_device *dev);
  285. extern int radeon_driver_firstopen(struct drm_device *dev);
  286. extern void radeon_driver_preclose(drm_device_t * dev, DRMFILE filp);
  287. extern void radeon_driver_postclose(drm_device_t * dev, drm_file_t * filp);
  288. extern void radeon_driver_lastclose(drm_device_t * dev);
  289. extern int radeon_driver_open(drm_device_t * dev, drm_file_t * filp_priv);
  290. extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd,
  291. unsigned long arg);
  292. /* r300_cmdbuf.c */
  293. extern void r300_init_reg_flags(void);
  294. extern int r300_do_cp_cmdbuf(drm_device_t * dev, DRMFILE filp,
  295. drm_file_t * filp_priv,
  296. drm_radeon_kcmd_buffer_t * cmdbuf);
  297. /* Flags for stats.boxes
  298. */
  299. #define RADEON_BOX_DMA_IDLE 0x1
  300. #define RADEON_BOX_RING_FULL 0x2
  301. #define RADEON_BOX_FLIP 0x4
  302. #define RADEON_BOX_WAIT_IDLE 0x8
  303. #define RADEON_BOX_TEXTURE_LOAD 0x10
  304. /* Register definitions, register access macros and drmAddMap constants
  305. * for Radeon kernel driver.
  306. */
  307. #define RADEON_AGP_COMMAND 0x0f60
  308. #define RADEON_AGP_COMMAND_PCI_CONFIG 0x0060 /* offset in PCI config */
  309. # define RADEON_AGP_ENABLE (1<<8)
  310. #define RADEON_AUX_SCISSOR_CNTL 0x26f0
  311. # define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24)
  312. # define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25)
  313. # define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26)
  314. # define RADEON_SCISSOR_0_ENABLE (1 << 28)
  315. # define RADEON_SCISSOR_1_ENABLE (1 << 29)
  316. # define RADEON_SCISSOR_2_ENABLE (1 << 30)
  317. #define RADEON_BUS_CNTL 0x0030
  318. # define RADEON_BUS_MASTER_DIS (1 << 6)
  319. #define RADEON_CLOCK_CNTL_DATA 0x000c
  320. # define RADEON_PLL_WR_EN (1 << 7)
  321. #define RADEON_CLOCK_CNTL_INDEX 0x0008
  322. #define RADEON_CONFIG_APER_SIZE 0x0108
  323. #define RADEON_CONFIG_MEMSIZE 0x00f8
  324. #define RADEON_CRTC_OFFSET 0x0224
  325. #define RADEON_CRTC_OFFSET_CNTL 0x0228
  326. # define RADEON_CRTC_TILE_EN (1 << 15)
  327. # define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16)
  328. #define RADEON_CRTC2_OFFSET 0x0324
  329. #define RADEON_CRTC2_OFFSET_CNTL 0x0328
  330. #define RADEON_PCIE_INDEX 0x0030
  331. #define RADEON_PCIE_DATA 0x0034
  332. #define RADEON_PCIE_TX_GART_CNTL 0x10
  333. # define RADEON_PCIE_TX_GART_EN (1 << 0)
  334. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_PASS_THRU (0<<1)
  335. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_CLAMP_LO (1<<1)
  336. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD (3<<1)
  337. # define RADEON_PCIE_TX_GART_MODE_32_128_CACHE (0<<3)
  338. # define RADEON_PCIE_TX_GART_MODE_8_4_128_CACHE (1<<3)
  339. # define RADEON_PCIE_TX_GART_CHK_RW_VALID_EN (1<<5)
  340. # define RADEON_PCIE_TX_GART_INVALIDATE_TLB (1<<8)
  341. #define RADEON_PCIE_TX_DISCARD_RD_ADDR_LO 0x11
  342. #define RADEON_PCIE_TX_DISCARD_RD_ADDR_HI 0x12
  343. #define RADEON_PCIE_TX_GART_BASE 0x13
  344. #define RADEON_PCIE_TX_GART_START_LO 0x14
  345. #define RADEON_PCIE_TX_GART_START_HI 0x15
  346. #define RADEON_PCIE_TX_GART_END_LO 0x16
  347. #define RADEON_PCIE_TX_GART_END_HI 0x17
  348. #define RADEON_MPP_TB_CONFIG 0x01c0
  349. #define RADEON_MEM_CNTL 0x0140
  350. #define RADEON_MEM_SDRAM_MODE_REG 0x0158
  351. #define RADEON_AGP_BASE 0x0170
  352. #define RADEON_RB3D_COLOROFFSET 0x1c40
  353. #define RADEON_RB3D_COLORPITCH 0x1c48
  354. #define RADEON_DP_GUI_MASTER_CNTL 0x146c
  355. # define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
  356. # define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
  357. # define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4)
  358. # define RADEON_GMC_BRUSH_NONE (15 << 4)
  359. # define RADEON_GMC_DST_16BPP (4 << 8)
  360. # define RADEON_GMC_DST_24BPP (5 << 8)
  361. # define RADEON_GMC_DST_32BPP (6 << 8)
  362. # define RADEON_GMC_DST_DATATYPE_SHIFT 8
  363. # define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12)
  364. # define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24)
  365. # define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24)
  366. # define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28)
  367. # define RADEON_GMC_WR_MSK_DIS (1 << 30)
  368. # define RADEON_ROP3_S 0x00cc0000
  369. # define RADEON_ROP3_P 0x00f00000
  370. #define RADEON_DP_WRITE_MASK 0x16cc
  371. #define RADEON_DST_PITCH_OFFSET 0x142c
  372. #define RADEON_DST_PITCH_OFFSET_C 0x1c80
  373. # define RADEON_DST_TILE_LINEAR (0 << 30)
  374. # define RADEON_DST_TILE_MACRO (1 << 30)
  375. # define RADEON_DST_TILE_MICRO (2 << 30)
  376. # define RADEON_DST_TILE_BOTH (3 << 30)
  377. #define RADEON_SCRATCH_REG0 0x15e0
  378. #define RADEON_SCRATCH_REG1 0x15e4
  379. #define RADEON_SCRATCH_REG2 0x15e8
  380. #define RADEON_SCRATCH_REG3 0x15ec
  381. #define RADEON_SCRATCH_REG4 0x15f0
  382. #define RADEON_SCRATCH_REG5 0x15f4
  383. #define RADEON_SCRATCH_UMSK 0x0770
  384. #define RADEON_SCRATCH_ADDR 0x0774
  385. #define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x))
  386. #define GET_SCRATCH( x ) (dev_priv->writeback_works \
  387. ? DRM_READ32( dev_priv->ring_rptr, RADEON_SCRATCHOFF(x) ) \
  388. : RADEON_READ( RADEON_SCRATCH_REG0 + 4*(x) ) )
  389. #define RADEON_GEN_INT_CNTL 0x0040
  390. # define RADEON_CRTC_VBLANK_MASK (1 << 0)
  391. # define RADEON_GUI_IDLE_INT_ENABLE (1 << 19)
  392. # define RADEON_SW_INT_ENABLE (1 << 25)
  393. #define RADEON_GEN_INT_STATUS 0x0044
  394. # define RADEON_CRTC_VBLANK_STAT (1 << 0)
  395. # define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0)
  396. # define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19)
  397. # define RADEON_SW_INT_TEST (1 << 25)
  398. # define RADEON_SW_INT_TEST_ACK (1 << 25)
  399. # define RADEON_SW_INT_FIRE (1 << 26)
  400. #define RADEON_HOST_PATH_CNTL 0x0130
  401. # define RADEON_HDP_SOFT_RESET (1 << 26)
  402. # define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28)
  403. # define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28)
  404. #define RADEON_ISYNC_CNTL 0x1724
  405. # define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)
  406. # define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)
  407. # define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)
  408. # define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)
  409. # define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)
  410. # define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
  411. #define RADEON_RBBM_GUICNTL 0x172c
  412. # define RADEON_HOST_DATA_SWAP_NONE (0 << 0)
  413. # define RADEON_HOST_DATA_SWAP_16BIT (1 << 0)
  414. # define RADEON_HOST_DATA_SWAP_32BIT (2 << 0)
  415. # define RADEON_HOST_DATA_SWAP_HDW (3 << 0)
  416. #define RADEON_MC_AGP_LOCATION 0x014c
  417. #define RADEON_MC_FB_LOCATION 0x0148
  418. #define RADEON_MCLK_CNTL 0x0012
  419. # define RADEON_FORCEON_MCLKA (1 << 16)
  420. # define RADEON_FORCEON_MCLKB (1 << 17)
  421. # define RADEON_FORCEON_YCLKA (1 << 18)
  422. # define RADEON_FORCEON_YCLKB (1 << 19)
  423. # define RADEON_FORCEON_MC (1 << 20)
  424. # define RADEON_FORCEON_AIC (1 << 21)
  425. #define RADEON_PP_BORDER_COLOR_0 0x1d40
  426. #define RADEON_PP_BORDER_COLOR_1 0x1d44
  427. #define RADEON_PP_BORDER_COLOR_2 0x1d48
  428. #define RADEON_PP_CNTL 0x1c38
  429. # define RADEON_SCISSOR_ENABLE (1 << 1)
  430. #define RADEON_PP_LUM_MATRIX 0x1d00
  431. #define RADEON_PP_MISC 0x1c14
  432. #define RADEON_PP_ROT_MATRIX_0 0x1d58
  433. #define RADEON_PP_TXFILTER_0 0x1c54
  434. #define RADEON_PP_TXOFFSET_0 0x1c5c
  435. #define RADEON_PP_TXFILTER_1 0x1c6c
  436. #define RADEON_PP_TXFILTER_2 0x1c84
  437. #define RADEON_RB2D_DSTCACHE_CTLSTAT 0x342c
  438. # define RADEON_RB2D_DC_FLUSH (3 << 0)
  439. # define RADEON_RB2D_DC_FREE (3 << 2)
  440. # define RADEON_RB2D_DC_FLUSH_ALL 0xf
  441. # define RADEON_RB2D_DC_BUSY (1 << 31)
  442. #define RADEON_RB3D_CNTL 0x1c3c
  443. # define RADEON_ALPHA_BLEND_ENABLE (1 << 0)
  444. # define RADEON_PLANE_MASK_ENABLE (1 << 1)
  445. # define RADEON_DITHER_ENABLE (1 << 2)
  446. # define RADEON_ROUND_ENABLE (1 << 3)
  447. # define RADEON_SCALE_DITHER_ENABLE (1 << 4)
  448. # define RADEON_DITHER_INIT (1 << 5)
  449. # define RADEON_ROP_ENABLE (1 << 6)
  450. # define RADEON_STENCIL_ENABLE (1 << 7)
  451. # define RADEON_Z_ENABLE (1 << 8)
  452. # define RADEON_ZBLOCK16 (1 << 15)
  453. #define RADEON_RB3D_DEPTHOFFSET 0x1c24
  454. #define RADEON_RB3D_DEPTHCLEARVALUE 0x3230
  455. #define RADEON_RB3D_DEPTHPITCH 0x1c28
  456. #define RADEON_RB3D_PLANEMASK 0x1d84
  457. #define RADEON_RB3D_STENCILREFMASK 0x1d7c
  458. #define RADEON_RB3D_ZCACHE_MODE 0x3250
  459. #define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254
  460. # define RADEON_RB3D_ZC_FLUSH (1 << 0)
  461. # define RADEON_RB3D_ZC_FREE (1 << 2)
  462. # define RADEON_RB3D_ZC_FLUSH_ALL 0x5
  463. # define RADEON_RB3D_ZC_BUSY (1 << 31)
  464. #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
  465. # define RADEON_Z_TEST_MASK (7 << 4)
  466. # define RADEON_Z_TEST_ALWAYS (7 << 4)
  467. # define RADEON_Z_HIERARCHY_ENABLE (1 << 8)
  468. # define RADEON_STENCIL_TEST_ALWAYS (7 << 12)
  469. # define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16)
  470. # define RADEON_STENCIL_ZPASS_REPLACE (2 << 20)
  471. # define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24)
  472. # define RADEON_Z_COMPRESSION_ENABLE (1 << 28)
  473. # define RADEON_FORCE_Z_DIRTY (1 << 29)
  474. # define RADEON_Z_WRITE_ENABLE (1 << 30)
  475. # define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31)
  476. #define RADEON_RBBM_SOFT_RESET 0x00f0
  477. # define RADEON_SOFT_RESET_CP (1 << 0)
  478. # define RADEON_SOFT_RESET_HI (1 << 1)
  479. # define RADEON_SOFT_RESET_SE (1 << 2)
  480. # define RADEON_SOFT_RESET_RE (1 << 3)
  481. # define RADEON_SOFT_RESET_PP (1 << 4)
  482. # define RADEON_SOFT_RESET_E2 (1 << 5)
  483. # define RADEON_SOFT_RESET_RB (1 << 6)
  484. # define RADEON_SOFT_RESET_HDP (1 << 7)
  485. #define RADEON_RBBM_STATUS 0x0e40
  486. # define RADEON_RBBM_FIFOCNT_MASK 0x007f
  487. # define RADEON_RBBM_ACTIVE (1 << 31)
  488. #define RADEON_RE_LINE_PATTERN 0x1cd0
  489. #define RADEON_RE_MISC 0x26c4
  490. #define RADEON_RE_TOP_LEFT 0x26c0
  491. #define RADEON_RE_WIDTH_HEIGHT 0x1c44
  492. #define RADEON_RE_STIPPLE_ADDR 0x1cc8
  493. #define RADEON_RE_STIPPLE_DATA 0x1ccc
  494. #define RADEON_SCISSOR_TL_0 0x1cd8
  495. #define RADEON_SCISSOR_BR_0 0x1cdc
  496. #define RADEON_SCISSOR_TL_1 0x1ce0
  497. #define RADEON_SCISSOR_BR_1 0x1ce4
  498. #define RADEON_SCISSOR_TL_2 0x1ce8
  499. #define RADEON_SCISSOR_BR_2 0x1cec
  500. #define RADEON_SE_COORD_FMT 0x1c50
  501. #define RADEON_SE_CNTL 0x1c4c
  502. # define RADEON_FFACE_CULL_CW (0 << 0)
  503. # define RADEON_BFACE_SOLID (3 << 1)
  504. # define RADEON_FFACE_SOLID (3 << 3)
  505. # define RADEON_FLAT_SHADE_VTX_LAST (3 << 6)
  506. # define RADEON_DIFFUSE_SHADE_FLAT (1 << 8)
  507. # define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8)
  508. # define RADEON_ALPHA_SHADE_FLAT (1 << 10)
  509. # define RADEON_ALPHA_SHADE_GOURAUD (2 << 10)
  510. # define RADEON_SPECULAR_SHADE_FLAT (1 << 12)
  511. # define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12)
  512. # define RADEON_FOG_SHADE_FLAT (1 << 14)
  513. # define RADEON_FOG_SHADE_GOURAUD (2 << 14)
  514. # define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24)
  515. # define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25)
  516. # define RADEON_VTX_PIX_CENTER_OGL (1 << 27)
  517. # define RADEON_ROUND_MODE_TRUNC (0 << 28)
  518. # define RADEON_ROUND_PREC_8TH_PIX (1 << 30)
  519. #define RADEON_SE_CNTL_STATUS 0x2140
  520. #define RADEON_SE_LINE_WIDTH 0x1db8
  521. #define RADEON_SE_VPORT_XSCALE 0x1d98
  522. #define RADEON_SE_ZBIAS_FACTOR 0x1db0
  523. #define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210
  524. #define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254
  525. #define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200
  526. # define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16
  527. # define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28
  528. #define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204
  529. #define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208
  530. # define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16
  531. #define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C
  532. #define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8
  533. #define RADEON_SURFACE_ACCESS_CLR 0x0bfc
  534. #define RADEON_SURFACE_CNTL 0x0b00
  535. # define RADEON_SURF_TRANSLATION_DIS (1 << 8)
  536. # define RADEON_NONSURF_AP0_SWP_MASK (3 << 20)
  537. # define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20)
  538. # define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20)
  539. # define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20)
  540. # define RADEON_NONSURF_AP1_SWP_MASK (3 << 22)
  541. # define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22)
  542. # define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22)
  543. # define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22)
  544. #define RADEON_SURFACE0_INFO 0x0b0c
  545. # define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0)
  546. # define RADEON_SURF_TILE_MODE_MASK (3 << 16)
  547. # define RADEON_SURF_TILE_MODE_MACRO (0 << 16)
  548. # define RADEON_SURF_TILE_MODE_MICRO (1 << 16)
  549. # define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16)
  550. # define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16)
  551. #define RADEON_SURFACE0_LOWER_BOUND 0x0b04
  552. #define RADEON_SURFACE0_UPPER_BOUND 0x0b08
  553. # define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0)
  554. #define RADEON_SURFACE1_INFO 0x0b1c
  555. #define RADEON_SURFACE1_LOWER_BOUND 0x0b14
  556. #define RADEON_SURFACE1_UPPER_BOUND 0x0b18
  557. #define RADEON_SURFACE2_INFO 0x0b2c
  558. #define RADEON_SURFACE2_LOWER_BOUND 0x0b24
  559. #define RADEON_SURFACE2_UPPER_BOUND 0x0b28
  560. #define RADEON_SURFACE3_INFO 0x0b3c
  561. #define RADEON_SURFACE3_LOWER_BOUND 0x0b34
  562. #define RADEON_SURFACE3_UPPER_BOUND 0x0b38
  563. #define RADEON_SURFACE4_INFO 0x0b4c
  564. #define RADEON_SURFACE4_LOWER_BOUND 0x0b44
  565. #define RADEON_SURFACE4_UPPER_BOUND 0x0b48
  566. #define RADEON_SURFACE5_INFO 0x0b5c
  567. #define RADEON_SURFACE5_LOWER_BOUND 0x0b54
  568. #define RADEON_SURFACE5_UPPER_BOUND 0x0b58
  569. #define RADEON_SURFACE6_INFO 0x0b6c
  570. #define RADEON_SURFACE6_LOWER_BOUND 0x0b64
  571. #define RADEON_SURFACE6_UPPER_BOUND 0x0b68
  572. #define RADEON_SURFACE7_INFO 0x0b7c
  573. #define RADEON_SURFACE7_LOWER_BOUND 0x0b74
  574. #define RADEON_SURFACE7_UPPER_BOUND 0x0b78
  575. #define RADEON_SW_SEMAPHORE 0x013c
  576. #define RADEON_WAIT_UNTIL 0x1720
  577. # define RADEON_WAIT_CRTC_PFLIP (1 << 0)
  578. # define RADEON_WAIT_2D_IDLE (1 << 14)
  579. # define RADEON_WAIT_3D_IDLE (1 << 15)
  580. # define RADEON_WAIT_2D_IDLECLEAN (1 << 16)
  581. # define RADEON_WAIT_3D_IDLECLEAN (1 << 17)
  582. # define RADEON_WAIT_HOST_IDLECLEAN (1 << 18)
  583. #define RADEON_RB3D_ZMASKOFFSET 0x3234
  584. #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
  585. # define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0)
  586. # define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0)
  587. /* CP registers */
  588. #define RADEON_CP_ME_RAM_ADDR 0x07d4
  589. #define RADEON_CP_ME_RAM_RADDR 0x07d8
  590. #define RADEON_CP_ME_RAM_DATAH 0x07dc
  591. #define RADEON_CP_ME_RAM_DATAL 0x07e0
  592. #define RADEON_CP_RB_BASE 0x0700
  593. #define RADEON_CP_RB_CNTL 0x0704
  594. # define RADEON_BUF_SWAP_32BIT (2 << 16)
  595. #define RADEON_CP_RB_RPTR_ADDR 0x070c
  596. #define RADEON_CP_RB_RPTR 0x0710
  597. #define RADEON_CP_RB_WPTR 0x0714
  598. #define RADEON_CP_RB_WPTR_DELAY 0x0718
  599. # define RADEON_PRE_WRITE_TIMER_SHIFT 0
  600. # define RADEON_PRE_WRITE_LIMIT_SHIFT 23
  601. #define RADEON_CP_IB_BASE 0x0738
  602. #define RADEON_CP_CSQ_CNTL 0x0740
  603. # define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0)
  604. # define RADEON_CSQ_PRIDIS_INDDIS (0 << 28)
  605. # define RADEON_CSQ_PRIPIO_INDDIS (1 << 28)
  606. # define RADEON_CSQ_PRIBM_INDDIS (2 << 28)
  607. # define RADEON_CSQ_PRIPIO_INDBM (3 << 28)
  608. # define RADEON_CSQ_PRIBM_INDBM (4 << 28)
  609. # define RADEON_CSQ_PRIPIO_INDPIO (15 << 28)
  610. #define RADEON_AIC_CNTL 0x01d0
  611. # define RADEON_PCIGART_TRANSLATE_EN (1 << 0)
  612. #define RADEON_AIC_STAT 0x01d4
  613. #define RADEON_AIC_PT_BASE 0x01d8
  614. #define RADEON_AIC_LO_ADDR 0x01dc
  615. #define RADEON_AIC_HI_ADDR 0x01e0
  616. #define RADEON_AIC_TLB_ADDR 0x01e4
  617. #define RADEON_AIC_TLB_DATA 0x01e8
  618. /* CP command packets */
  619. #define RADEON_CP_PACKET0 0x00000000
  620. # define RADEON_ONE_REG_WR (1 << 15)
  621. #define RADEON_CP_PACKET1 0x40000000
  622. #define RADEON_CP_PACKET2 0x80000000
  623. #define RADEON_CP_PACKET3 0xC0000000
  624. # define RADEON_CP_NOP 0x00001000
  625. # define RADEON_CP_NEXT_CHAR 0x00001900
  626. # define RADEON_CP_PLY_NEXTSCAN 0x00001D00
  627. # define RADEON_CP_SET_SCISSORS 0x00001E00
  628. /* GEN_INDX_PRIM is unsupported starting with R300 */
  629. # define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300
  630. # define RADEON_WAIT_FOR_IDLE 0x00002600
  631. # define RADEON_3D_DRAW_VBUF 0x00002800
  632. # define RADEON_3D_DRAW_IMMD 0x00002900
  633. # define RADEON_3D_DRAW_INDX 0x00002A00
  634. # define RADEON_CP_LOAD_PALETTE 0x00002C00
  635. # define RADEON_3D_LOAD_VBPNTR 0x00002F00
  636. # define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000
  637. # define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100
  638. # define RADEON_3D_CLEAR_ZMASK 0x00003200
  639. # define RADEON_CP_INDX_BUFFER 0x00003300
  640. # define RADEON_CP_3D_DRAW_VBUF_2 0x00003400
  641. # define RADEON_CP_3D_DRAW_IMMD_2 0x00003500
  642. # define RADEON_CP_3D_DRAW_INDX_2 0x00003600
  643. # define RADEON_3D_CLEAR_HIZ 0x00003700
  644. # define RADEON_CP_3D_CLEAR_CMASK 0x00003802
  645. # define RADEON_CNTL_HOSTDATA_BLT 0x00009400
  646. # define RADEON_CNTL_PAINT_MULTI 0x00009A00
  647. # define RADEON_CNTL_BITBLT_MULTI 0x00009B00
  648. # define RADEON_CNTL_SET_SCISSORS 0xC0001E00
  649. #define RADEON_CP_PACKET_MASK 0xC0000000
  650. #define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000
  651. #define RADEON_CP_PACKET0_REG_MASK 0x000007ff
  652. #define RADEON_CP_PACKET1_REG0_MASK 0x000007ff
  653. #define RADEON_CP_PACKET1_REG1_MASK 0x003ff800
  654. #define RADEON_VTX_Z_PRESENT (1 << 31)
  655. #define RADEON_VTX_PKCOLOR_PRESENT (1 << 3)
  656. #define RADEON_PRIM_TYPE_NONE (0 << 0)
  657. #define RADEON_PRIM_TYPE_POINT (1 << 0)
  658. #define RADEON_PRIM_TYPE_LINE (2 << 0)
  659. #define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0)
  660. #define RADEON_PRIM_TYPE_TRI_LIST (4 << 0)
  661. #define RADEON_PRIM_TYPE_TRI_FAN (5 << 0)
  662. #define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0)
  663. #define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0)
  664. #define RADEON_PRIM_TYPE_RECT_LIST (8 << 0)
  665. #define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
  666. #define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
  667. #define RADEON_PRIM_TYPE_MASK 0xf
  668. #define RADEON_PRIM_WALK_IND (1 << 4)
  669. #define RADEON_PRIM_WALK_LIST (2 << 4)
  670. #define RADEON_PRIM_WALK_RING (3 << 4)
  671. #define RADEON_COLOR_ORDER_BGRA (0 << 6)
  672. #define RADEON_COLOR_ORDER_RGBA (1 << 6)
  673. #define RADEON_MAOS_ENABLE (1 << 7)
  674. #define RADEON_VTX_FMT_R128_MODE (0 << 8)
  675. #define RADEON_VTX_FMT_RADEON_MODE (1 << 8)
  676. #define RADEON_NUM_VERTICES_SHIFT 16
  677. #define RADEON_COLOR_FORMAT_CI8 2
  678. #define RADEON_COLOR_FORMAT_ARGB1555 3
  679. #define RADEON_COLOR_FORMAT_RGB565 4
  680. #define RADEON_COLOR_FORMAT_ARGB8888 6
  681. #define RADEON_COLOR_FORMAT_RGB332 7
  682. #define RADEON_COLOR_FORMAT_RGB8 9
  683. #define RADEON_COLOR_FORMAT_ARGB4444 15
  684. #define RADEON_TXFORMAT_I8 0
  685. #define RADEON_TXFORMAT_AI88 1
  686. #define RADEON_TXFORMAT_RGB332 2
  687. #define RADEON_TXFORMAT_ARGB1555 3
  688. #define RADEON_TXFORMAT_RGB565 4
  689. #define RADEON_TXFORMAT_ARGB4444 5
  690. #define RADEON_TXFORMAT_ARGB8888 6
  691. #define RADEON_TXFORMAT_RGBA8888 7
  692. #define RADEON_TXFORMAT_Y8 8
  693. #define RADEON_TXFORMAT_VYUY422 10
  694. #define RADEON_TXFORMAT_YVYU422 11
  695. #define RADEON_TXFORMAT_DXT1 12
  696. #define RADEON_TXFORMAT_DXT23 14
  697. #define RADEON_TXFORMAT_DXT45 15
  698. #define R200_PP_TXCBLEND_0 0x2f00
  699. #define R200_PP_TXCBLEND_1 0x2f10
  700. #define R200_PP_TXCBLEND_2 0x2f20
  701. #define R200_PP_TXCBLEND_3 0x2f30
  702. #define R200_PP_TXCBLEND_4 0x2f40
  703. #define R200_PP_TXCBLEND_5 0x2f50
  704. #define R200_PP_TXCBLEND_6 0x2f60
  705. #define R200_PP_TXCBLEND_7 0x2f70
  706. #define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268
  707. #define R200_PP_TFACTOR_0 0x2ee0
  708. #define R200_SE_VTX_FMT_0 0x2088
  709. #define R200_SE_VAP_CNTL 0x2080
  710. #define R200_SE_TCL_MATRIX_SEL_0 0x2230
  711. #define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8
  712. #define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0
  713. #define R200_PP_TXFILTER_5 0x2ca0
  714. #define R200_PP_TXFILTER_4 0x2c80
  715. #define R200_PP_TXFILTER_3 0x2c60
  716. #define R200_PP_TXFILTER_2 0x2c40
  717. #define R200_PP_TXFILTER_1 0x2c20
  718. #define R200_PP_TXFILTER_0 0x2c00
  719. #define R200_PP_TXOFFSET_5 0x2d78
  720. #define R200_PP_TXOFFSET_4 0x2d60
  721. #define R200_PP_TXOFFSET_3 0x2d48
  722. #define R200_PP_TXOFFSET_2 0x2d30
  723. #define R200_PP_TXOFFSET_1 0x2d18
  724. #define R200_PP_TXOFFSET_0 0x2d00
  725. #define R200_PP_CUBIC_FACES_0 0x2c18
  726. #define R200_PP_CUBIC_FACES_1 0x2c38
  727. #define R200_PP_CUBIC_FACES_2 0x2c58
  728. #define R200_PP_CUBIC_FACES_3 0x2c78
  729. #define R200_PP_CUBIC_FACES_4 0x2c98
  730. #define R200_PP_CUBIC_FACES_5 0x2cb8
  731. #define R200_PP_CUBIC_OFFSET_F1_0 0x2d04
  732. #define R200_PP_CUBIC_OFFSET_F2_0 0x2d08
  733. #define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c
  734. #define R200_PP_CUBIC_OFFSET_F4_0 0x2d10
  735. #define R200_PP_CUBIC_OFFSET_F5_0 0x2d14
  736. #define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c
  737. #define R200_PP_CUBIC_OFFSET_F2_1 0x2d20
  738. #define R200_PP_CUBIC_OFFSET_F3_1 0x2d24
  739. #define R200_PP_CUBIC_OFFSET_F4_1 0x2d28
  740. #define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c
  741. #define R200_PP_CUBIC_OFFSET_F1_2 0x2d34
  742. #define R200_PP_CUBIC_OFFSET_F2_2 0x2d38
  743. #define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c
  744. #define R200_PP_CUBIC_OFFSET_F4_2 0x2d40
  745. #define R200_PP_CUBIC_OFFSET_F5_2 0x2d44
  746. #define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c
  747. #define R200_PP_CUBIC_OFFSET_F2_3 0x2d50
  748. #define R200_PP_CUBIC_OFFSET_F3_3 0x2d54
  749. #define R200_PP_CUBIC_OFFSET_F4_3 0x2d58
  750. #define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c
  751. #define R200_PP_CUBIC_OFFSET_F1_4 0x2d64
  752. #define R200_PP_CUBIC_OFFSET_F2_4 0x2d68
  753. #define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c
  754. #define R200_PP_CUBIC_OFFSET_F4_4 0x2d70
  755. #define R200_PP_CUBIC_OFFSET_F5_4 0x2d74
  756. #define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c
  757. #define R200_PP_CUBIC_OFFSET_F2_5 0x2d80
  758. #define R200_PP_CUBIC_OFFSET_F3_5 0x2d84
  759. #define R200_PP_CUBIC_OFFSET_F4_5 0x2d88
  760. #define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c
  761. #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
  762. #define R200_SE_VTE_CNTL 0x20b0
  763. #define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250
  764. #define R200_PP_TAM_DEBUG3 0x2d9c
  765. #define R200_PP_CNTL_X 0x2cc4
  766. #define R200_SE_VAP_CNTL_STATUS 0x2140
  767. #define R200_RE_SCISSOR_TL_0 0x1cd8
  768. #define R200_RE_SCISSOR_TL_1 0x1ce0
  769. #define R200_RE_SCISSOR_TL_2 0x1ce8
  770. #define R200_RB3D_DEPTHXY_OFFSET 0x1d60
  771. #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
  772. #define R200_SE_VTX_STATE_CNTL 0x2180
  773. #define R200_RE_POINTSIZE 0x2648
  774. #define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254
  775. #define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */
  776. #define RADEON_PP_TEX_SIZE_1 0x1d0c
  777. #define RADEON_PP_TEX_SIZE_2 0x1d14
  778. #define RADEON_PP_CUBIC_FACES_0 0x1d24
  779. #define RADEON_PP_CUBIC_FACES_1 0x1d28
  780. #define RADEON_PP_CUBIC_FACES_2 0x1d2c
  781. #define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */
  782. #define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00
  783. #define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14
  784. #define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001
  785. #define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000
  786. #define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012
  787. #define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100
  788. #define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200
  789. #define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001
  790. #define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002
  791. #define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b
  792. #define R200_3D_DRAW_IMMD_2 0xC0003500
  793. #define R200_SE_VTX_FMT_1 0x208c
  794. #define R200_RE_CNTL 0x1c50
  795. #define R200_RB3D_BLENDCOLOR 0x3218
  796. #define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4
  797. #define R200_PP_TRI_PERF 0x2cf8
  798. #define R200_PP_AFS_0 0x2f80
  799. #define R200_PP_AFS_1 0x2f00 /* same as txcblend_0 */
  800. /* Constants */
  801. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  802. #define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0
  803. #define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1
  804. #define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2
  805. #define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3
  806. #define RADEON_LAST_DISPATCH 1
  807. #define RADEON_MAX_VB_AGE 0x7fffffff
  808. #define RADEON_MAX_VB_VERTS (0xffff)
  809. #define RADEON_RING_HIGH_MARK 128
  810. #define RADEON_PCIGART_TABLE_SIZE (32*1024)
  811. #define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
  812. #define RADEON_WRITE(reg,val) DRM_WRITE32( dev_priv->mmio, (reg), (val) )
  813. #define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
  814. #define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
  815. #define RADEON_WRITE_PLL( addr, val ) \
  816. do { \
  817. RADEON_WRITE8( RADEON_CLOCK_CNTL_INDEX, \
  818. ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \
  819. RADEON_WRITE( RADEON_CLOCK_CNTL_DATA, (val) ); \
  820. } while (0)
  821. #define RADEON_WRITE_PCIE( addr, val ) \
  822. do { \
  823. RADEON_WRITE8( RADEON_PCIE_INDEX, \
  824. ((addr) & 0xff)); \
  825. RADEON_WRITE( RADEON_PCIE_DATA, (val) ); \
  826. } while (0)
  827. #define CP_PACKET0( reg, n ) \
  828. (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
  829. #define CP_PACKET0_TABLE( reg, n ) \
  830. (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2))
  831. #define CP_PACKET1( reg0, reg1 ) \
  832. (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2))
  833. #define CP_PACKET2() \
  834. (RADEON_CP_PACKET2)
  835. #define CP_PACKET3( pkt, n ) \
  836. (RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
  837. /* ================================================================
  838. * Engine control helper macros
  839. */
  840. #define RADEON_WAIT_UNTIL_2D_IDLE() do { \
  841. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  842. OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
  843. RADEON_WAIT_HOST_IDLECLEAN) ); \
  844. } while (0)
  845. #define RADEON_WAIT_UNTIL_3D_IDLE() do { \
  846. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  847. OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \
  848. RADEON_WAIT_HOST_IDLECLEAN) ); \
  849. } while (0)
  850. #define RADEON_WAIT_UNTIL_IDLE() do { \
  851. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  852. OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
  853. RADEON_WAIT_3D_IDLECLEAN | \
  854. RADEON_WAIT_HOST_IDLECLEAN) ); \
  855. } while (0)
  856. #define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \
  857. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  858. OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \
  859. } while (0)
  860. #define RADEON_FLUSH_CACHE() do { \
  861. OUT_RING( CP_PACKET0( RADEON_RB2D_DSTCACHE_CTLSTAT, 0 ) ); \
  862. OUT_RING( RADEON_RB2D_DC_FLUSH ); \
  863. } while (0)
  864. #define RADEON_PURGE_CACHE() do { \
  865. OUT_RING( CP_PACKET0( RADEON_RB2D_DSTCACHE_CTLSTAT, 0 ) ); \
  866. OUT_RING( RADEON_RB2D_DC_FLUSH_ALL ); \
  867. } while (0)
  868. #define RADEON_FLUSH_ZCACHE() do { \
  869. OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
  870. OUT_RING( RADEON_RB3D_ZC_FLUSH ); \
  871. } while (0)
  872. #define RADEON_PURGE_ZCACHE() do { \
  873. OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
  874. OUT_RING( RADEON_RB3D_ZC_FLUSH_ALL ); \
  875. } while (0)
  876. /* ================================================================
  877. * Misc helper macros
  878. */
  879. /* Perfbox functionality only.
  880. */
  881. #define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
  882. do { \
  883. if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \
  884. u32 head = GET_RING_HEAD( dev_priv ); \
  885. if (head == dev_priv->ring.tail) \
  886. dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \
  887. } \
  888. } while (0)
  889. #define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
  890. do { \
  891. drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv; \
  892. if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \
  893. int __ret = radeon_do_cp_idle( dev_priv ); \
  894. if ( __ret ) return __ret; \
  895. sarea_priv->last_dispatch = 0; \
  896. radeon_freelist_reset( dev ); \
  897. } \
  898. } while (0)
  899. #define RADEON_DISPATCH_AGE( age ) do { \
  900. OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \
  901. OUT_RING( age ); \
  902. } while (0)
  903. #define RADEON_FRAME_AGE( age ) do { \
  904. OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \
  905. OUT_RING( age ); \
  906. } while (0)
  907. #define RADEON_CLEAR_AGE( age ) do { \
  908. OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \
  909. OUT_RING( age ); \
  910. } while (0)
  911. /* ================================================================
  912. * Ring control
  913. */
  914. #define RADEON_VERBOSE 0
  915. #define RING_LOCALS int write, _nr; unsigned int mask; u32 *ring;
  916. #define BEGIN_RING( n ) do { \
  917. if ( RADEON_VERBOSE ) { \
  918. DRM_INFO( "BEGIN_RING( %d ) in %s\n", \
  919. n, __FUNCTION__ ); \
  920. } \
  921. if ( dev_priv->ring.space <= (n) * sizeof(u32) ) { \
  922. COMMIT_RING(); \
  923. radeon_wait_ring( dev_priv, (n) * sizeof(u32) ); \
  924. } \
  925. _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
  926. ring = dev_priv->ring.start; \
  927. write = dev_priv->ring.tail; \
  928. mask = dev_priv->ring.tail_mask; \
  929. } while (0)
  930. #define ADVANCE_RING() do { \
  931. if ( RADEON_VERBOSE ) { \
  932. DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
  933. write, dev_priv->ring.tail ); \
  934. } \
  935. if (((dev_priv->ring.tail + _nr) & mask) != write) { \
  936. DRM_ERROR( \
  937. "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
  938. ((dev_priv->ring.tail + _nr) & mask), \
  939. write, __LINE__); \
  940. } else \
  941. dev_priv->ring.tail = write; \
  942. } while (0)
  943. #define COMMIT_RING() do { \
  944. /* Flush writes to ring */ \
  945. DRM_MEMORYBARRIER(); \
  946. GET_RING_HEAD( dev_priv ); \
  947. RADEON_WRITE( RADEON_CP_RB_WPTR, dev_priv->ring.tail ); \
  948. /* read from PCI bus to ensure correct posting */ \
  949. RADEON_READ( RADEON_CP_RB_RPTR ); \
  950. } while (0)
  951. #define OUT_RING( x ) do { \
  952. if ( RADEON_VERBOSE ) { \
  953. DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
  954. (unsigned int)(x), write ); \
  955. } \
  956. ring[write++] = (x); \
  957. write &= mask; \
  958. } while (0)
  959. #define OUT_RING_REG( reg, val ) do { \
  960. OUT_RING( CP_PACKET0( reg, 0 ) ); \
  961. OUT_RING( val ); \
  962. } while (0)
  963. #define OUT_RING_TABLE( tab, sz ) do { \
  964. int _size = (sz); \
  965. int *_tab = (int *)(tab); \
  966. \
  967. if (write + _size > mask) { \
  968. int _i = (mask+1) - write; \
  969. _size -= _i; \
  970. while (_i > 0 ) { \
  971. *(int *)(ring + write) = *_tab++; \
  972. write++; \
  973. _i--; \
  974. } \
  975. write = 0; \
  976. _tab += _i; \
  977. } \
  978. while (_size > 0) { \
  979. *(ring + write) = *_tab++; \
  980. write++; \
  981. _size--; \
  982. } \
  983. write &= mask; \
  984. } while (0)
  985. #endif /* __RADEON_DRV_H__ */