i915_dma.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. /* Really want an OS-independent resettable timer. Would like to have
  33. * this loop run for (eg) 3 sec, but have the timer reset every time
  34. * the head pointer changes, so that EBUSY only happens if the ring
  35. * actually stalls for (eg) 3 seconds.
  36. */
  37. int i915_wait_ring(drm_device_t * dev, int n, const char *caller)
  38. {
  39. drm_i915_private_t *dev_priv = dev->dev_private;
  40. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  41. u32 last_head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  42. int i;
  43. for (i = 0; i < 10000; i++) {
  44. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  45. ring->space = ring->head - (ring->tail + 8);
  46. if (ring->space < 0)
  47. ring->space += ring->Size;
  48. if (ring->space >= n)
  49. return 0;
  50. dev_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  51. if (ring->head != last_head)
  52. i = 0;
  53. last_head = ring->head;
  54. }
  55. return DRM_ERR(EBUSY);
  56. }
  57. void i915_kernel_lost_context(drm_device_t * dev)
  58. {
  59. drm_i915_private_t *dev_priv = dev->dev_private;
  60. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  61. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  62. ring->tail = I915_READ(LP_RING + RING_TAIL) & TAIL_ADDR;
  63. ring->space = ring->head - (ring->tail + 8);
  64. if (ring->space < 0)
  65. ring->space += ring->Size;
  66. if (ring->head == ring->tail)
  67. dev_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  68. }
  69. static int i915_dma_cleanup(drm_device_t * dev)
  70. {
  71. /* Make sure interrupts are disabled here because the uninstall ioctl
  72. * may not have been called from userspace and after dev_private
  73. * is freed, it's too late.
  74. */
  75. if (dev->irq)
  76. drm_irq_uninstall(dev);
  77. if (dev->dev_private) {
  78. drm_i915_private_t *dev_priv =
  79. (drm_i915_private_t *) dev->dev_private;
  80. if (dev_priv->ring.virtual_start) {
  81. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  82. }
  83. if (dev_priv->status_page_dmah) {
  84. drm_pci_free(dev, dev_priv->status_page_dmah);
  85. /* Need to rewrite hardware status page */
  86. I915_WRITE(0x02080, 0x1ffff000);
  87. }
  88. drm_free(dev->dev_private, sizeof(drm_i915_private_t),
  89. DRM_MEM_DRIVER);
  90. dev->dev_private = NULL;
  91. }
  92. return 0;
  93. }
  94. static int i915_initialize(drm_device_t * dev,
  95. drm_i915_private_t * dev_priv,
  96. drm_i915_init_t * init)
  97. {
  98. memset(dev_priv, 0, sizeof(drm_i915_private_t));
  99. DRM_GETSAREA();
  100. if (!dev_priv->sarea) {
  101. DRM_ERROR("can not find sarea!\n");
  102. dev->dev_private = (void *)dev_priv;
  103. i915_dma_cleanup(dev);
  104. return DRM_ERR(EINVAL);
  105. }
  106. dev_priv->mmio_map = drm_core_findmap(dev, init->mmio_offset);
  107. if (!dev_priv->mmio_map) {
  108. dev->dev_private = (void *)dev_priv;
  109. i915_dma_cleanup(dev);
  110. DRM_ERROR("can not find mmio map!\n");
  111. return DRM_ERR(EINVAL);
  112. }
  113. dev_priv->sarea_priv = (drm_i915_sarea_t *)
  114. ((u8 *) dev_priv->sarea->handle + init->sarea_priv_offset);
  115. dev_priv->ring.Start = init->ring_start;
  116. dev_priv->ring.End = init->ring_end;
  117. dev_priv->ring.Size = init->ring_size;
  118. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  119. dev_priv->ring.map.offset = init->ring_start;
  120. dev_priv->ring.map.size = init->ring_size;
  121. dev_priv->ring.map.type = 0;
  122. dev_priv->ring.map.flags = 0;
  123. dev_priv->ring.map.mtrr = 0;
  124. drm_core_ioremap(&dev_priv->ring.map, dev);
  125. if (dev_priv->ring.map.handle == NULL) {
  126. dev->dev_private = (void *)dev_priv;
  127. i915_dma_cleanup(dev);
  128. DRM_ERROR("can not ioremap virtual address for"
  129. " ring buffer\n");
  130. return DRM_ERR(ENOMEM);
  131. }
  132. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  133. dev_priv->back_offset = init->back_offset;
  134. dev_priv->front_offset = init->front_offset;
  135. dev_priv->current_page = 0;
  136. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  137. /* We are using separate values as placeholders for mechanisms for
  138. * private backbuffer/depthbuffer usage.
  139. */
  140. dev_priv->use_mi_batchbuffer_start = 0;
  141. /* Allow hardware batchbuffers unless told otherwise.
  142. */
  143. dev_priv->allow_batchbuffer = 1;
  144. /* Program Hardware Status Page */
  145. dev_priv->status_page_dmah = drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE,
  146. 0xffffffff);
  147. if (!dev_priv->status_page_dmah) {
  148. dev->dev_private = (void *)dev_priv;
  149. i915_dma_cleanup(dev);
  150. DRM_ERROR("Can not allocate hardware status page\n");
  151. return DRM_ERR(ENOMEM);
  152. }
  153. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  154. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  155. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  156. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  157. I915_WRITE(0x02080, dev_priv->dma_status_page);
  158. DRM_DEBUG("Enabled hardware status page\n");
  159. dev->dev_private = (void *)dev_priv;
  160. return 0;
  161. }
  162. static int i915_dma_resume(drm_device_t * dev)
  163. {
  164. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  165. DRM_DEBUG("%s\n", __FUNCTION__);
  166. if (!dev_priv->sarea) {
  167. DRM_ERROR("can not find sarea!\n");
  168. return DRM_ERR(EINVAL);
  169. }
  170. if (!dev_priv->mmio_map) {
  171. DRM_ERROR("can not find mmio map!\n");
  172. return DRM_ERR(EINVAL);
  173. }
  174. if (dev_priv->ring.map.handle == NULL) {
  175. DRM_ERROR("can not ioremap virtual address for"
  176. " ring buffer\n");
  177. return DRM_ERR(ENOMEM);
  178. }
  179. /* Program Hardware Status Page */
  180. if (!dev_priv->hw_status_page) {
  181. DRM_ERROR("Can not find hardware status page\n");
  182. return DRM_ERR(EINVAL);
  183. }
  184. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  185. I915_WRITE(0x02080, dev_priv->dma_status_page);
  186. DRM_DEBUG("Enabled hardware status page\n");
  187. return 0;
  188. }
  189. static int i915_dma_init(DRM_IOCTL_ARGS)
  190. {
  191. DRM_DEVICE;
  192. drm_i915_private_t *dev_priv;
  193. drm_i915_init_t init;
  194. int retcode = 0;
  195. DRM_COPY_FROM_USER_IOCTL(init, (drm_i915_init_t __user *) data,
  196. sizeof(init));
  197. switch (init.func) {
  198. case I915_INIT_DMA:
  199. dev_priv = drm_alloc(sizeof(drm_i915_private_t),
  200. DRM_MEM_DRIVER);
  201. if (dev_priv == NULL)
  202. return DRM_ERR(ENOMEM);
  203. retcode = i915_initialize(dev, dev_priv, &init);
  204. break;
  205. case I915_CLEANUP_DMA:
  206. retcode = i915_dma_cleanup(dev);
  207. break;
  208. case I915_RESUME_DMA:
  209. retcode = i915_dma_resume(dev);
  210. break;
  211. default:
  212. retcode = -EINVAL;
  213. break;
  214. }
  215. return retcode;
  216. }
  217. /* Implement basically the same security restrictions as hardware does
  218. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  219. *
  220. * Most of the calculations below involve calculating the size of a
  221. * particular instruction. It's important to get the size right as
  222. * that tells us where the next instruction to check is. Any illegal
  223. * instruction detected will be given a size of zero, which is a
  224. * signal to abort the rest of the buffer.
  225. */
  226. static int do_validate_cmd(int cmd)
  227. {
  228. switch (((cmd >> 29) & 0x7)) {
  229. case 0x0:
  230. switch ((cmd >> 23) & 0x3f) {
  231. case 0x0:
  232. return 1; /* MI_NOOP */
  233. case 0x4:
  234. return 1; /* MI_FLUSH */
  235. default:
  236. return 0; /* disallow everything else */
  237. }
  238. break;
  239. case 0x1:
  240. return 0; /* reserved */
  241. case 0x2:
  242. return (cmd & 0xff) + 2; /* 2d commands */
  243. case 0x3:
  244. if (((cmd >> 24) & 0x1f) <= 0x18)
  245. return 1;
  246. switch ((cmd >> 24) & 0x1f) {
  247. case 0x1c:
  248. return 1;
  249. case 0x1d:
  250. switch ((cmd >> 16) & 0xff) {
  251. case 0x3:
  252. return (cmd & 0x1f) + 2;
  253. case 0x4:
  254. return (cmd & 0xf) + 2;
  255. default:
  256. return (cmd & 0xffff) + 2;
  257. }
  258. case 0x1e:
  259. if (cmd & (1 << 23))
  260. return (cmd & 0xffff) + 1;
  261. else
  262. return 1;
  263. case 0x1f:
  264. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  265. return (cmd & 0x1ffff) + 2;
  266. else if (cmd & (1 << 17)) /* indirect random */
  267. if ((cmd & 0xffff) == 0)
  268. return 0; /* unknown length, too hard */
  269. else
  270. return (((cmd & 0xffff) + 1) / 2) + 1;
  271. else
  272. return 2; /* indirect sequential */
  273. default:
  274. return 0;
  275. }
  276. default:
  277. return 0;
  278. }
  279. return 0;
  280. }
  281. static int validate_cmd(int cmd)
  282. {
  283. int ret = do_validate_cmd(cmd);
  284. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  285. return ret;
  286. }
  287. static int i915_emit_cmds(drm_device_t * dev, int __user * buffer, int dwords)
  288. {
  289. drm_i915_private_t *dev_priv = dev->dev_private;
  290. int i;
  291. RING_LOCALS;
  292. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  293. return DRM_ERR(EINVAL);
  294. BEGIN_LP_RING(((dwords+1)&~1));
  295. for (i = 0; i < dwords;) {
  296. int cmd, sz;
  297. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i], sizeof(cmd)))
  298. return DRM_ERR(EINVAL);
  299. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  300. return DRM_ERR(EINVAL);
  301. OUT_RING(cmd);
  302. while (++i, --sz) {
  303. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i],
  304. sizeof(cmd))) {
  305. return DRM_ERR(EINVAL);
  306. }
  307. OUT_RING(cmd);
  308. }
  309. }
  310. if (dwords & 1)
  311. OUT_RING(0);
  312. ADVANCE_LP_RING();
  313. return 0;
  314. }
  315. static int i915_emit_box(drm_device_t * dev,
  316. drm_clip_rect_t __user * boxes,
  317. int i, int DR1, int DR4)
  318. {
  319. drm_i915_private_t *dev_priv = dev->dev_private;
  320. drm_clip_rect_t box;
  321. RING_LOCALS;
  322. if (DRM_COPY_FROM_USER_UNCHECKED(&box, &boxes[i], sizeof(box))) {
  323. return EFAULT;
  324. }
  325. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  326. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  327. box.x1, box.y1, box.x2, box.y2);
  328. return DRM_ERR(EINVAL);
  329. }
  330. BEGIN_LP_RING(6);
  331. OUT_RING(GFX_OP_DRAWRECT_INFO);
  332. OUT_RING(DR1);
  333. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  334. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  335. OUT_RING(DR4);
  336. OUT_RING(0);
  337. ADVANCE_LP_RING();
  338. return 0;
  339. }
  340. static void i915_emit_breadcrumb(drm_device_t *dev)
  341. {
  342. drm_i915_private_t *dev_priv = dev->dev_private;
  343. RING_LOCALS;
  344. dev_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  345. BEGIN_LP_RING(4);
  346. OUT_RING(CMD_STORE_DWORD_IDX);
  347. OUT_RING(20);
  348. OUT_RING(dev_priv->counter);
  349. OUT_RING(0);
  350. ADVANCE_LP_RING();
  351. }
  352. static int i915_dispatch_cmdbuffer(drm_device_t * dev,
  353. drm_i915_cmdbuffer_t * cmd)
  354. {
  355. int nbox = cmd->num_cliprects;
  356. int i = 0, count, ret;
  357. if (cmd->sz & 0x3) {
  358. DRM_ERROR("alignment");
  359. return DRM_ERR(EINVAL);
  360. }
  361. i915_kernel_lost_context(dev);
  362. count = nbox ? nbox : 1;
  363. for (i = 0; i < count; i++) {
  364. if (i < nbox) {
  365. ret = i915_emit_box(dev, cmd->cliprects, i,
  366. cmd->DR1, cmd->DR4);
  367. if (ret)
  368. return ret;
  369. }
  370. ret = i915_emit_cmds(dev, (int __user *)cmd->buf, cmd->sz / 4);
  371. if (ret)
  372. return ret;
  373. }
  374. i915_emit_breadcrumb(dev);
  375. return 0;
  376. }
  377. static int i915_dispatch_batchbuffer(drm_device_t * dev,
  378. drm_i915_batchbuffer_t * batch)
  379. {
  380. drm_i915_private_t *dev_priv = dev->dev_private;
  381. drm_clip_rect_t __user *boxes = batch->cliprects;
  382. int nbox = batch->num_cliprects;
  383. int i = 0, count;
  384. RING_LOCALS;
  385. if ((batch->start | batch->used) & 0x7) {
  386. DRM_ERROR("alignment");
  387. return DRM_ERR(EINVAL);
  388. }
  389. i915_kernel_lost_context(dev);
  390. count = nbox ? nbox : 1;
  391. for (i = 0; i < count; i++) {
  392. if (i < nbox) {
  393. int ret = i915_emit_box(dev, boxes, i,
  394. batch->DR1, batch->DR4);
  395. if (ret)
  396. return ret;
  397. }
  398. if (dev_priv->use_mi_batchbuffer_start) {
  399. BEGIN_LP_RING(2);
  400. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  401. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  402. ADVANCE_LP_RING();
  403. } else {
  404. BEGIN_LP_RING(4);
  405. OUT_RING(MI_BATCH_BUFFER);
  406. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  407. OUT_RING(batch->start + batch->used - 4);
  408. OUT_RING(0);
  409. ADVANCE_LP_RING();
  410. }
  411. }
  412. dev_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  413. i915_emit_breadcrumb(dev);
  414. return 0;
  415. }
  416. static int i915_dispatch_flip(drm_device_t * dev)
  417. {
  418. drm_i915_private_t *dev_priv = dev->dev_private;
  419. RING_LOCALS;
  420. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  421. __FUNCTION__,
  422. dev_priv->current_page,
  423. dev_priv->sarea_priv->pf_current_page);
  424. i915_kernel_lost_context(dev);
  425. BEGIN_LP_RING(2);
  426. OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
  427. OUT_RING(0);
  428. ADVANCE_LP_RING();
  429. BEGIN_LP_RING(6);
  430. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  431. OUT_RING(0);
  432. if (dev_priv->current_page == 0) {
  433. OUT_RING(dev_priv->back_offset);
  434. dev_priv->current_page = 1;
  435. } else {
  436. OUT_RING(dev_priv->front_offset);
  437. dev_priv->current_page = 0;
  438. }
  439. OUT_RING(0);
  440. ADVANCE_LP_RING();
  441. BEGIN_LP_RING(2);
  442. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  443. OUT_RING(0);
  444. ADVANCE_LP_RING();
  445. dev_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  446. BEGIN_LP_RING(4);
  447. OUT_RING(CMD_STORE_DWORD_IDX);
  448. OUT_RING(20);
  449. OUT_RING(dev_priv->counter);
  450. OUT_RING(0);
  451. ADVANCE_LP_RING();
  452. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  453. return 0;
  454. }
  455. static int i915_quiescent(drm_device_t * dev)
  456. {
  457. drm_i915_private_t *dev_priv = dev->dev_private;
  458. i915_kernel_lost_context(dev);
  459. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __FUNCTION__);
  460. }
  461. static int i915_flush_ioctl(DRM_IOCTL_ARGS)
  462. {
  463. DRM_DEVICE;
  464. LOCK_TEST_WITH_RETURN(dev, filp);
  465. return i915_quiescent(dev);
  466. }
  467. static int i915_batchbuffer(DRM_IOCTL_ARGS)
  468. {
  469. DRM_DEVICE;
  470. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  471. u32 *hw_status = dev_priv->hw_status_page;
  472. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  473. dev_priv->sarea_priv;
  474. drm_i915_batchbuffer_t batch;
  475. int ret;
  476. if (!dev_priv->allow_batchbuffer) {
  477. DRM_ERROR("Batchbuffer ioctl disabled\n");
  478. return DRM_ERR(EINVAL);
  479. }
  480. DRM_COPY_FROM_USER_IOCTL(batch, (drm_i915_batchbuffer_t __user *) data,
  481. sizeof(batch));
  482. DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
  483. batch.start, batch.used, batch.num_cliprects);
  484. LOCK_TEST_WITH_RETURN(dev, filp);
  485. if (batch.num_cliprects && DRM_VERIFYAREA_READ(batch.cliprects,
  486. batch.num_cliprects *
  487. sizeof(drm_clip_rect_t)))
  488. return DRM_ERR(EFAULT);
  489. ret = i915_dispatch_batchbuffer(dev, &batch);
  490. sarea_priv->last_dispatch = (int)hw_status[5];
  491. return ret;
  492. }
  493. static int i915_cmdbuffer(DRM_IOCTL_ARGS)
  494. {
  495. DRM_DEVICE;
  496. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  497. u32 *hw_status = dev_priv->hw_status_page;
  498. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  499. dev_priv->sarea_priv;
  500. drm_i915_cmdbuffer_t cmdbuf;
  501. int ret;
  502. DRM_COPY_FROM_USER_IOCTL(cmdbuf, (drm_i915_cmdbuffer_t __user *) data,
  503. sizeof(cmdbuf));
  504. DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  505. cmdbuf.buf, cmdbuf.sz, cmdbuf.num_cliprects);
  506. LOCK_TEST_WITH_RETURN(dev, filp);
  507. if (cmdbuf.num_cliprects &&
  508. DRM_VERIFYAREA_READ(cmdbuf.cliprects,
  509. cmdbuf.num_cliprects *
  510. sizeof(drm_clip_rect_t))) {
  511. DRM_ERROR("Fault accessing cliprects\n");
  512. return DRM_ERR(EFAULT);
  513. }
  514. ret = i915_dispatch_cmdbuffer(dev, &cmdbuf);
  515. if (ret) {
  516. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  517. return ret;
  518. }
  519. sarea_priv->last_dispatch = (int)hw_status[5];
  520. return 0;
  521. }
  522. static int i915_flip_bufs(DRM_IOCTL_ARGS)
  523. {
  524. DRM_DEVICE;
  525. DRM_DEBUG("%s\n", __FUNCTION__);
  526. LOCK_TEST_WITH_RETURN(dev, filp);
  527. return i915_dispatch_flip(dev);
  528. }
  529. static int i915_getparam(DRM_IOCTL_ARGS)
  530. {
  531. DRM_DEVICE;
  532. drm_i915_private_t *dev_priv = dev->dev_private;
  533. drm_i915_getparam_t param;
  534. int value;
  535. if (!dev_priv) {
  536. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  537. return DRM_ERR(EINVAL);
  538. }
  539. DRM_COPY_FROM_USER_IOCTL(param, (drm_i915_getparam_t __user *) data,
  540. sizeof(param));
  541. switch (param.param) {
  542. case I915_PARAM_IRQ_ACTIVE:
  543. value = dev->irq ? 1 : 0;
  544. break;
  545. case I915_PARAM_ALLOW_BATCHBUFFER:
  546. value = dev_priv->allow_batchbuffer ? 1 : 0;
  547. break;
  548. case I915_PARAM_LAST_DISPATCH:
  549. value = READ_BREADCRUMB(dev_priv);
  550. break;
  551. default:
  552. DRM_ERROR("Unknown parameter %d\n", param.param);
  553. return DRM_ERR(EINVAL);
  554. }
  555. if (DRM_COPY_TO_USER(param.value, &value, sizeof(int))) {
  556. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  557. return DRM_ERR(EFAULT);
  558. }
  559. return 0;
  560. }
  561. static int i915_setparam(DRM_IOCTL_ARGS)
  562. {
  563. DRM_DEVICE;
  564. drm_i915_private_t *dev_priv = dev->dev_private;
  565. drm_i915_setparam_t param;
  566. if (!dev_priv) {
  567. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  568. return DRM_ERR(EINVAL);
  569. }
  570. DRM_COPY_FROM_USER_IOCTL(param, (drm_i915_setparam_t __user *) data,
  571. sizeof(param));
  572. switch (param.param) {
  573. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  574. dev_priv->use_mi_batchbuffer_start = param.value;
  575. break;
  576. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  577. dev_priv->tex_lru_log_granularity = param.value;
  578. break;
  579. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  580. dev_priv->allow_batchbuffer = param.value;
  581. break;
  582. default:
  583. DRM_ERROR("unknown parameter %d\n", param.param);
  584. return DRM_ERR(EINVAL);
  585. }
  586. return 0;
  587. }
  588. int i915_driver_load(drm_device_t *dev, unsigned long flags)
  589. {
  590. /* i915 has 4 more counters */
  591. dev->counters += 4;
  592. dev->types[6] = _DRM_STAT_IRQ;
  593. dev->types[7] = _DRM_STAT_PRIMARY;
  594. dev->types[8] = _DRM_STAT_SECONDARY;
  595. dev->types[9] = _DRM_STAT_DMA;
  596. return 0;
  597. }
  598. void i915_driver_lastclose(drm_device_t * dev)
  599. {
  600. if (dev->dev_private) {
  601. drm_i915_private_t *dev_priv = dev->dev_private;
  602. i915_mem_takedown(&(dev_priv->agp_heap));
  603. }
  604. i915_dma_cleanup(dev);
  605. }
  606. void i915_driver_preclose(drm_device_t * dev, DRMFILE filp)
  607. {
  608. if (dev->dev_private) {
  609. drm_i915_private_t *dev_priv = dev->dev_private;
  610. i915_mem_release(dev, filp, dev_priv->agp_heap);
  611. }
  612. }
  613. drm_ioctl_desc_t i915_ioctls[] = {
  614. [DRM_IOCTL_NR(DRM_I915_INIT)] = {i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  615. [DRM_IOCTL_NR(DRM_I915_FLUSH)] = {i915_flush_ioctl, DRM_AUTH},
  616. [DRM_IOCTL_NR(DRM_I915_FLIP)] = {i915_flip_bufs, DRM_AUTH},
  617. [DRM_IOCTL_NR(DRM_I915_BATCHBUFFER)] = {i915_batchbuffer, DRM_AUTH},
  618. [DRM_IOCTL_NR(DRM_I915_IRQ_EMIT)] = {i915_irq_emit, DRM_AUTH},
  619. [DRM_IOCTL_NR(DRM_I915_IRQ_WAIT)] = {i915_irq_wait, DRM_AUTH},
  620. [DRM_IOCTL_NR(DRM_I915_GETPARAM)] = {i915_getparam, DRM_AUTH},
  621. [DRM_IOCTL_NR(DRM_I915_SETPARAM)] = {i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  622. [DRM_IOCTL_NR(DRM_I915_ALLOC)] = {i915_mem_alloc, DRM_AUTH},
  623. [DRM_IOCTL_NR(DRM_I915_FREE)] = {i915_mem_free, DRM_AUTH},
  624. [DRM_IOCTL_NR(DRM_I915_INIT_HEAP)] = {i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  625. [DRM_IOCTL_NR(DRM_I915_CMDBUFFER)] = {i915_cmdbuffer, DRM_AUTH},
  626. [DRM_IOCTL_NR(DRM_I915_DESTROY_HEAP)] = { i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY }
  627. };
  628. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  629. /**
  630. * Determine if the device really is AGP or not.
  631. *
  632. * All Intel graphics chipsets are treated as AGP, even if they are really
  633. * PCI-e.
  634. *
  635. * \param dev The device to be tested.
  636. *
  637. * \returns
  638. * A value of 1 is always retured to indictate every i9x5 is AGP.
  639. */
  640. int i915_driver_device_is_agp(drm_device_t * dev)
  641. {
  642. return 1;
  643. }