drm.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636
  1. /**
  2. * \file drm.h
  3. * Header for the Direct Rendering Manager
  4. *
  5. * \author Rickard E. (Rik) Faith <faith@valinux.com>
  6. *
  7. * \par Acknowledgments:
  8. * Dec 1999, Richard Henderson <rth@twiddle.net>, move to generic \c cmpxchg.
  9. */
  10. /*
  11. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  12. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  13. * All rights reserved.
  14. *
  15. * Permission is hereby granted, free of charge, to any person obtaining a
  16. * copy of this software and associated documentation files (the "Software"),
  17. * to deal in the Software without restriction, including without limitation
  18. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  19. * and/or sell copies of the Software, and to permit persons to whom the
  20. * Software is furnished to do so, subject to the following conditions:
  21. *
  22. * The above copyright notice and this permission notice (including the next
  23. * paragraph) shall be included in all copies or substantial portions of the
  24. * Software.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  27. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  28. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  29. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  30. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  31. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  32. * OTHER DEALINGS IN THE SOFTWARE.
  33. */
  34. #ifndef _DRM_H_
  35. #define _DRM_H_
  36. #if defined(__linux__)
  37. #if defined(__KERNEL__)
  38. #include <linux/config.h>
  39. #endif
  40. #include <asm/ioctl.h> /* For _IO* macros */
  41. #define DRM_IOCTL_NR(n) _IOC_NR(n)
  42. #define DRM_IOC_VOID _IOC_NONE
  43. #define DRM_IOC_READ _IOC_READ
  44. #define DRM_IOC_WRITE _IOC_WRITE
  45. #define DRM_IOC_READWRITE _IOC_READ|_IOC_WRITE
  46. #define DRM_IOC(dir, group, nr, size) _IOC(dir, group, nr, size)
  47. #elif defined(__FreeBSD__) || defined(__NetBSD__) || defined(__OpenBSD__)
  48. #if defined(__FreeBSD__) && defined(IN_MODULE)
  49. /* Prevent name collision when including sys/ioccom.h */
  50. #undef ioctl
  51. #include <sys/ioccom.h>
  52. #define ioctl(a,b,c) xf86ioctl(a,b,c)
  53. #else
  54. #include <sys/ioccom.h>
  55. #endif /* __FreeBSD__ && xf86ioctl */
  56. #define DRM_IOCTL_NR(n) ((n) & 0xff)
  57. #define DRM_IOC_VOID IOC_VOID
  58. #define DRM_IOC_READ IOC_OUT
  59. #define DRM_IOC_WRITE IOC_IN
  60. #define DRM_IOC_READWRITE IOC_INOUT
  61. #define DRM_IOC(dir, group, nr, size) _IOC(dir, group, nr, size)
  62. #endif
  63. #define XFREE86_VERSION(major,minor,patch,snap) \
  64. ((major << 16) | (minor << 8) | patch)
  65. #ifndef CONFIG_XFREE86_VERSION
  66. #define CONFIG_XFREE86_VERSION XFREE86_VERSION(4,1,0,0)
  67. #endif
  68. #if CONFIG_XFREE86_VERSION < XFREE86_VERSION(4,1,0,0)
  69. #define DRM_PROC_DEVICES "/proc/devices"
  70. #define DRM_PROC_MISC "/proc/misc"
  71. #define DRM_PROC_DRM "/proc/drm"
  72. #define DRM_DEV_DRM "/dev/drm"
  73. #define DRM_DEV_MODE (S_IRUSR|S_IWUSR|S_IRGRP|S_IWGRP)
  74. #define DRM_DEV_UID 0
  75. #define DRM_DEV_GID 0
  76. #endif
  77. #if CONFIG_XFREE86_VERSION >= XFREE86_VERSION(4,1,0,0)
  78. #define DRM_MAJOR 226
  79. #define DRM_MAX_MINOR 15
  80. #endif
  81. #define DRM_NAME "drm" /**< Name in kernel, /dev, and /proc */
  82. #define DRM_MIN_ORDER 5 /**< At least 2^5 bytes = 32 bytes */
  83. #define DRM_MAX_ORDER 22 /**< Up to 2^22 bytes = 4MB */
  84. #define DRM_RAM_PERCENT 10 /**< How much system ram can we lock? */
  85. #define _DRM_LOCK_HELD 0x80000000U /**< Hardware lock is held */
  86. #define _DRM_LOCK_CONT 0x40000000U /**< Hardware lock is contended */
  87. #define _DRM_LOCK_IS_HELD(lock) ((lock) & _DRM_LOCK_HELD)
  88. #define _DRM_LOCK_IS_CONT(lock) ((lock) & _DRM_LOCK_CONT)
  89. #define _DRM_LOCKING_CONTEXT(lock) ((lock) & ~(_DRM_LOCK_HELD|_DRM_LOCK_CONT))
  90. typedef unsigned int drm_handle_t;
  91. typedef unsigned int drm_context_t;
  92. typedef unsigned int drm_drawable_t;
  93. typedef unsigned int drm_magic_t;
  94. /**
  95. * Cliprect.
  96. *
  97. * \warning: If you change this structure, make sure you change
  98. * XF86DRIClipRectRec in the server as well
  99. *
  100. * \note KW: Actually it's illegal to change either for
  101. * backwards-compatibility reasons.
  102. */
  103. typedef struct drm_clip_rect {
  104. unsigned short x1;
  105. unsigned short y1;
  106. unsigned short x2;
  107. unsigned short y2;
  108. } drm_clip_rect_t;
  109. /**
  110. * Texture region,
  111. */
  112. typedef struct drm_tex_region {
  113. unsigned char next;
  114. unsigned char prev;
  115. unsigned char in_use;
  116. unsigned char padding;
  117. unsigned int age;
  118. } drm_tex_region_t;
  119. /**
  120. * Hardware lock.
  121. *
  122. * The lock structure is a simple cache-line aligned integer. To avoid
  123. * processor bus contention on a multiprocessor system, there should not be any
  124. * other data stored in the same cache line.
  125. */
  126. typedef struct drm_hw_lock {
  127. __volatile__ unsigned int lock; /**< lock variable */
  128. char padding[60]; /**< Pad to cache line */
  129. } drm_hw_lock_t;
  130. /**
  131. * DRM_IOCTL_VERSION ioctl argument type.
  132. *
  133. * \sa drmGetVersion().
  134. */
  135. typedef struct drm_version {
  136. int version_major; /**< Major version */
  137. int version_minor; /**< Minor version */
  138. int version_patchlevel; /**< Patch level */
  139. size_t name_len; /**< Length of name buffer */
  140. char __user *name; /**< Name of driver */
  141. size_t date_len; /**< Length of date buffer */
  142. char __user *date; /**< User-space buffer to hold date */
  143. size_t desc_len; /**< Length of desc buffer */
  144. char __user *desc; /**< User-space buffer to hold desc */
  145. } drm_version_t;
  146. /**
  147. * DRM_IOCTL_GET_UNIQUE ioctl argument type.
  148. *
  149. * \sa drmGetBusid() and drmSetBusId().
  150. */
  151. typedef struct drm_unique {
  152. size_t unique_len; /**< Length of unique */
  153. char __user *unique; /**< Unique name for driver instantiation */
  154. } drm_unique_t;
  155. typedef struct drm_list {
  156. int count; /**< Length of user-space structures */
  157. drm_version_t __user *version;
  158. } drm_list_t;
  159. typedef struct drm_block {
  160. int unused;
  161. } drm_block_t;
  162. /**
  163. * DRM_IOCTL_CONTROL ioctl argument type.
  164. *
  165. * \sa drmCtlInstHandler() and drmCtlUninstHandler().
  166. */
  167. typedef struct drm_control {
  168. enum {
  169. DRM_ADD_COMMAND,
  170. DRM_RM_COMMAND,
  171. DRM_INST_HANDLER,
  172. DRM_UNINST_HANDLER
  173. } func;
  174. int irq;
  175. } drm_control_t;
  176. /**
  177. * Type of memory to map.
  178. */
  179. typedef enum drm_map_type {
  180. _DRM_FRAME_BUFFER = 0, /**< WC (no caching), no core dump */
  181. _DRM_REGISTERS = 1, /**< no caching, no core dump */
  182. _DRM_SHM = 2, /**< shared, cached */
  183. _DRM_AGP = 3, /**< AGP/GART */
  184. _DRM_SCATTER_GATHER = 4, /**< Scatter/gather memory for PCI DMA */
  185. _DRM_CONSISTENT = 5, /**< Consistent memory for PCI DMA */
  186. } drm_map_type_t;
  187. /**
  188. * Memory mapping flags.
  189. */
  190. typedef enum drm_map_flags {
  191. _DRM_RESTRICTED = 0x01, /**< Cannot be mapped to user-virtual */
  192. _DRM_READ_ONLY = 0x02,
  193. _DRM_LOCKED = 0x04, /**< shared, cached, locked */
  194. _DRM_KERNEL = 0x08, /**< kernel requires access */
  195. _DRM_WRITE_COMBINING = 0x10, /**< use write-combining if available */
  196. _DRM_CONTAINS_LOCK = 0x20, /**< SHM page that contains lock */
  197. _DRM_REMOVABLE = 0x40 /**< Removable mapping */
  198. } drm_map_flags_t;
  199. typedef struct drm_ctx_priv_map {
  200. unsigned int ctx_id; /**< Context requesting private mapping */
  201. void *handle; /**< Handle of map */
  202. } drm_ctx_priv_map_t;
  203. /**
  204. * DRM_IOCTL_GET_MAP, DRM_IOCTL_ADD_MAP and DRM_IOCTL_RM_MAP ioctls
  205. * argument type.
  206. *
  207. * \sa drmAddMap().
  208. */
  209. typedef struct drm_map {
  210. unsigned long offset; /**< Requested physical address (0 for SAREA)*/
  211. unsigned long size; /**< Requested physical size (bytes) */
  212. drm_map_type_t type; /**< Type of memory to map */
  213. drm_map_flags_t flags; /**< Flags */
  214. void *handle; /**< User-space: "Handle" to pass to mmap() */
  215. /**< Kernel-space: kernel-virtual address */
  216. int mtrr; /**< MTRR slot used */
  217. /* Private data */
  218. } drm_map_t;
  219. /**
  220. * DRM_IOCTL_GET_CLIENT ioctl argument type.
  221. */
  222. typedef struct drm_client {
  223. int idx; /**< Which client desired? */
  224. int auth; /**< Is client authenticated? */
  225. unsigned long pid; /**< Process ID */
  226. unsigned long uid; /**< User ID */
  227. unsigned long magic; /**< Magic */
  228. unsigned long iocs; /**< Ioctl count */
  229. } drm_client_t;
  230. typedef enum {
  231. _DRM_STAT_LOCK,
  232. _DRM_STAT_OPENS,
  233. _DRM_STAT_CLOSES,
  234. _DRM_STAT_IOCTLS,
  235. _DRM_STAT_LOCKS,
  236. _DRM_STAT_UNLOCKS,
  237. _DRM_STAT_VALUE, /**< Generic value */
  238. _DRM_STAT_BYTE, /**< Generic byte counter (1024bytes/K) */
  239. _DRM_STAT_COUNT, /**< Generic non-byte counter (1000/k) */
  240. _DRM_STAT_IRQ, /**< IRQ */
  241. _DRM_STAT_PRIMARY, /**< Primary DMA bytes */
  242. _DRM_STAT_SECONDARY, /**< Secondary DMA bytes */
  243. _DRM_STAT_DMA, /**< DMA */
  244. _DRM_STAT_SPECIAL, /**< Special DMA (e.g., priority or polled) */
  245. _DRM_STAT_MISSED /**< Missed DMA opportunity */
  246. /* Add to the *END* of the list */
  247. } drm_stat_type_t;
  248. /**
  249. * DRM_IOCTL_GET_STATS ioctl argument type.
  250. */
  251. typedef struct drm_stats {
  252. unsigned long count;
  253. struct {
  254. unsigned long value;
  255. drm_stat_type_t type;
  256. } data[15];
  257. } drm_stats_t;
  258. /**
  259. * Hardware locking flags.
  260. */
  261. typedef enum drm_lock_flags {
  262. _DRM_LOCK_READY = 0x01, /**< Wait until hardware is ready for DMA */
  263. _DRM_LOCK_QUIESCENT = 0x02, /**< Wait until hardware quiescent */
  264. _DRM_LOCK_FLUSH = 0x04, /**< Flush this context's DMA queue first */
  265. _DRM_LOCK_FLUSH_ALL = 0x08, /**< Flush all DMA queues first */
  266. /* These *HALT* flags aren't supported yet
  267. -- they will be used to support the
  268. full-screen DGA-like mode. */
  269. _DRM_HALT_ALL_QUEUES = 0x10, /**< Halt all current and future queues */
  270. _DRM_HALT_CUR_QUEUES = 0x20 /**< Halt all current queues */
  271. } drm_lock_flags_t;
  272. /**
  273. * DRM_IOCTL_LOCK, DRM_IOCTL_UNLOCK and DRM_IOCTL_FINISH ioctl argument type.
  274. *
  275. * \sa drmGetLock() and drmUnlock().
  276. */
  277. typedef struct drm_lock {
  278. int context;
  279. drm_lock_flags_t flags;
  280. } drm_lock_t;
  281. /**
  282. * DMA flags
  283. *
  284. * \warning
  285. * These values \e must match xf86drm.h.
  286. *
  287. * \sa drm_dma.
  288. */
  289. typedef enum drm_dma_flags {
  290. /* Flags for DMA buffer dispatch */
  291. _DRM_DMA_BLOCK = 0x01, /**<
  292. * Block until buffer dispatched.
  293. *
  294. * \note The buffer may not yet have
  295. * been processed by the hardware --
  296. * getting a hardware lock with the
  297. * hardware quiescent will ensure
  298. * that the buffer has been
  299. * processed.
  300. */
  301. _DRM_DMA_WHILE_LOCKED = 0x02, /**< Dispatch while lock held */
  302. _DRM_DMA_PRIORITY = 0x04, /**< High priority dispatch */
  303. /* Flags for DMA buffer request */
  304. _DRM_DMA_WAIT = 0x10, /**< Wait for free buffers */
  305. _DRM_DMA_SMALLER_OK = 0x20, /**< Smaller-than-requested buffers OK */
  306. _DRM_DMA_LARGER_OK = 0x40 /**< Larger-than-requested buffers OK */
  307. } drm_dma_flags_t;
  308. /**
  309. * DRM_IOCTL_ADD_BUFS and DRM_IOCTL_MARK_BUFS ioctl argument type.
  310. *
  311. * \sa drmAddBufs().
  312. */
  313. typedef struct drm_buf_desc {
  314. int count; /**< Number of buffers of this size */
  315. int size; /**< Size in bytes */
  316. int low_mark; /**< Low water mark */
  317. int high_mark; /**< High water mark */
  318. enum {
  319. _DRM_PAGE_ALIGN = 0x01, /**< Align on page boundaries for DMA */
  320. _DRM_AGP_BUFFER = 0x02, /**< Buffer is in AGP space */
  321. _DRM_SG_BUFFER = 0x04, /**< Scatter/gather memory buffer */
  322. _DRM_FB_BUFFER = 0x08 /**< Buffer is in frame buffer */
  323. } flags;
  324. unsigned long agp_start; /**<
  325. * Start address of where the AGP buffers are
  326. * in the AGP aperture
  327. */
  328. } drm_buf_desc_t;
  329. /**
  330. * DRM_IOCTL_INFO_BUFS ioctl argument type.
  331. */
  332. typedef struct drm_buf_info {
  333. int count; /**< Entries in list */
  334. drm_buf_desc_t __user *list;
  335. } drm_buf_info_t;
  336. /**
  337. * DRM_IOCTL_FREE_BUFS ioctl argument type.
  338. */
  339. typedef struct drm_buf_free {
  340. int count;
  341. int __user *list;
  342. } drm_buf_free_t;
  343. /**
  344. * Buffer information
  345. *
  346. * \sa drm_buf_map.
  347. */
  348. typedef struct drm_buf_pub {
  349. int idx; /**< Index into the master buffer list */
  350. int total; /**< Buffer size */
  351. int used; /**< Amount of buffer in use (for DMA) */
  352. void __user *address; /**< Address of buffer */
  353. } drm_buf_pub_t;
  354. /**
  355. * DRM_IOCTL_MAP_BUFS ioctl argument type.
  356. */
  357. typedef struct drm_buf_map {
  358. int count; /**< Length of the buffer list */
  359. void __user *virtual; /**< Mmap'd area in user-virtual */
  360. drm_buf_pub_t __user *list; /**< Buffer information */
  361. } drm_buf_map_t;
  362. /**
  363. * DRM_IOCTL_DMA ioctl argument type.
  364. *
  365. * Indices here refer to the offset into the buffer list in drm_buf_get.
  366. *
  367. * \sa drmDMA().
  368. */
  369. typedef struct drm_dma {
  370. int context; /**< Context handle */
  371. int send_count; /**< Number of buffers to send */
  372. int __user *send_indices; /**< List of handles to buffers */
  373. int __user *send_sizes; /**< Lengths of data to send */
  374. drm_dma_flags_t flags; /**< Flags */
  375. int request_count; /**< Number of buffers requested */
  376. int request_size; /**< Desired size for buffers */
  377. int __user *request_indices; /**< Buffer information */
  378. int __user *request_sizes;
  379. int granted_count; /**< Number of buffers granted */
  380. } drm_dma_t;
  381. typedef enum {
  382. _DRM_CONTEXT_PRESERVED = 0x01,
  383. _DRM_CONTEXT_2DONLY = 0x02
  384. } drm_ctx_flags_t;
  385. /**
  386. * DRM_IOCTL_ADD_CTX ioctl argument type.
  387. *
  388. * \sa drmCreateContext() and drmDestroyContext().
  389. */
  390. typedef struct drm_ctx {
  391. drm_context_t handle;
  392. drm_ctx_flags_t flags;
  393. } drm_ctx_t;
  394. /**
  395. * DRM_IOCTL_RES_CTX ioctl argument type.
  396. */
  397. typedef struct drm_ctx_res {
  398. int count;
  399. drm_ctx_t __user *contexts;
  400. } drm_ctx_res_t;
  401. /**
  402. * DRM_IOCTL_ADD_DRAW and DRM_IOCTL_RM_DRAW ioctl argument type.
  403. */
  404. typedef struct drm_draw {
  405. drm_drawable_t handle;
  406. } drm_draw_t;
  407. /**
  408. * DRM_IOCTL_GET_MAGIC and DRM_IOCTL_AUTH_MAGIC ioctl argument type.
  409. */
  410. typedef struct drm_auth {
  411. drm_magic_t magic;
  412. } drm_auth_t;
  413. /**
  414. * DRM_IOCTL_IRQ_BUSID ioctl argument type.
  415. *
  416. * \sa drmGetInterruptFromBusID().
  417. */
  418. typedef struct drm_irq_busid {
  419. int irq; /**< IRQ number */
  420. int busnum; /**< bus number */
  421. int devnum; /**< device number */
  422. int funcnum; /**< function number */
  423. } drm_irq_busid_t;
  424. typedef enum {
  425. _DRM_VBLANK_ABSOLUTE = 0x0, /**< Wait for specific vblank sequence number */
  426. _DRM_VBLANK_RELATIVE = 0x1, /**< Wait for given number of vblanks */
  427. _DRM_VBLANK_SIGNAL = 0x40000000 /**< Send signal instead of blocking */
  428. } drm_vblank_seq_type_t;
  429. #define _DRM_VBLANK_FLAGS_MASK _DRM_VBLANK_SIGNAL
  430. struct drm_wait_vblank_request {
  431. drm_vblank_seq_type_t type;
  432. unsigned int sequence;
  433. unsigned long signal;
  434. };
  435. struct drm_wait_vblank_reply {
  436. drm_vblank_seq_type_t type;
  437. unsigned int sequence;
  438. long tval_sec;
  439. long tval_usec;
  440. };
  441. /**
  442. * DRM_IOCTL_WAIT_VBLANK ioctl argument type.
  443. *
  444. * \sa drmWaitVBlank().
  445. */
  446. typedef union drm_wait_vblank {
  447. struct drm_wait_vblank_request request;
  448. struct drm_wait_vblank_reply reply;
  449. } drm_wait_vblank_t;
  450. /**
  451. * DRM_IOCTL_AGP_ENABLE ioctl argument type.
  452. *
  453. * \sa drmAgpEnable().
  454. */
  455. typedef struct drm_agp_mode {
  456. unsigned long mode; /**< AGP mode */
  457. } drm_agp_mode_t;
  458. /**
  459. * DRM_IOCTL_AGP_ALLOC and DRM_IOCTL_AGP_FREE ioctls argument type.
  460. *
  461. * \sa drmAgpAlloc() and drmAgpFree().
  462. */
  463. typedef struct drm_agp_buffer {
  464. unsigned long size; /**< In bytes -- will round to page boundary */
  465. unsigned long handle; /**< Used for binding / unbinding */
  466. unsigned long type; /**< Type of memory to allocate */
  467. unsigned long physical; /**< Physical used by i810 */
  468. } drm_agp_buffer_t;
  469. /**
  470. * DRM_IOCTL_AGP_BIND and DRM_IOCTL_AGP_UNBIND ioctls argument type.
  471. *
  472. * \sa drmAgpBind() and drmAgpUnbind().
  473. */
  474. typedef struct drm_agp_binding {
  475. unsigned long handle; /**< From drm_agp_buffer */
  476. unsigned long offset; /**< In bytes -- will round to page boundary */
  477. } drm_agp_binding_t;
  478. /**
  479. * DRM_IOCTL_AGP_INFO ioctl argument type.
  480. *
  481. * \sa drmAgpVersionMajor(), drmAgpVersionMinor(), drmAgpGetMode(),
  482. * drmAgpBase(), drmAgpSize(), drmAgpMemoryUsed(), drmAgpMemoryAvail(),
  483. * drmAgpVendorId() and drmAgpDeviceId().
  484. */
  485. typedef struct drm_agp_info {
  486. int agp_version_major;
  487. int agp_version_minor;
  488. unsigned long mode;
  489. unsigned long aperture_base; /* physical address */
  490. unsigned long aperture_size; /* bytes */
  491. unsigned long memory_allowed; /* bytes */
  492. unsigned long memory_used;
  493. /* PCI information */
  494. unsigned short id_vendor;
  495. unsigned short id_device;
  496. } drm_agp_info_t;
  497. /**
  498. * DRM_IOCTL_SG_ALLOC ioctl argument type.
  499. */
  500. typedef struct drm_scatter_gather {
  501. unsigned long size; /**< In bytes -- will round to page boundary */
  502. unsigned long handle; /**< Used for mapping / unmapping */
  503. } drm_scatter_gather_t;
  504. /**
  505. * DRM_IOCTL_SET_VERSION ioctl argument type.
  506. */
  507. typedef struct drm_set_version {
  508. int drm_di_major;
  509. int drm_di_minor;
  510. int drm_dd_major;
  511. int drm_dd_minor;
  512. } drm_set_version_t;
  513. #define DRM_IOCTL_BASE 'd'
  514. #define DRM_IO(nr) _IO(DRM_IOCTL_BASE,nr)
  515. #define DRM_IOR(nr,type) _IOR(DRM_IOCTL_BASE,nr,type)
  516. #define DRM_IOW(nr,type) _IOW(DRM_IOCTL_BASE,nr,type)
  517. #define DRM_IOWR(nr,type) _IOWR(DRM_IOCTL_BASE,nr,type)
  518. #define DRM_IOCTL_VERSION DRM_IOWR(0x00, drm_version_t)
  519. #define DRM_IOCTL_GET_UNIQUE DRM_IOWR(0x01, drm_unique_t)
  520. #define DRM_IOCTL_GET_MAGIC DRM_IOR( 0x02, drm_auth_t)
  521. #define DRM_IOCTL_IRQ_BUSID DRM_IOWR(0x03, drm_irq_busid_t)
  522. #define DRM_IOCTL_GET_MAP DRM_IOWR(0x04, drm_map_t)
  523. #define DRM_IOCTL_GET_CLIENT DRM_IOWR(0x05, drm_client_t)
  524. #define DRM_IOCTL_GET_STATS DRM_IOR( 0x06, drm_stats_t)
  525. #define DRM_IOCTL_SET_VERSION DRM_IOWR(0x07, drm_set_version_t)
  526. #define DRM_IOCTL_SET_UNIQUE DRM_IOW( 0x10, drm_unique_t)
  527. #define DRM_IOCTL_AUTH_MAGIC DRM_IOW( 0x11, drm_auth_t)
  528. #define DRM_IOCTL_BLOCK DRM_IOWR(0x12, drm_block_t)
  529. #define DRM_IOCTL_UNBLOCK DRM_IOWR(0x13, drm_block_t)
  530. #define DRM_IOCTL_CONTROL DRM_IOW( 0x14, drm_control_t)
  531. #define DRM_IOCTL_ADD_MAP DRM_IOWR(0x15, drm_map_t)
  532. #define DRM_IOCTL_ADD_BUFS DRM_IOWR(0x16, drm_buf_desc_t)
  533. #define DRM_IOCTL_MARK_BUFS DRM_IOW( 0x17, drm_buf_desc_t)
  534. #define DRM_IOCTL_INFO_BUFS DRM_IOWR(0x18, drm_buf_info_t)
  535. #define DRM_IOCTL_MAP_BUFS DRM_IOWR(0x19, drm_buf_map_t)
  536. #define DRM_IOCTL_FREE_BUFS DRM_IOW( 0x1a, drm_buf_free_t)
  537. #define DRM_IOCTL_RM_MAP DRM_IOW( 0x1b, drm_map_t)
  538. #define DRM_IOCTL_SET_SAREA_CTX DRM_IOW( 0x1c, drm_ctx_priv_map_t)
  539. #define DRM_IOCTL_GET_SAREA_CTX DRM_IOWR(0x1d, drm_ctx_priv_map_t)
  540. #define DRM_IOCTL_ADD_CTX DRM_IOWR(0x20, drm_ctx_t)
  541. #define DRM_IOCTL_RM_CTX DRM_IOWR(0x21, drm_ctx_t)
  542. #define DRM_IOCTL_MOD_CTX DRM_IOW( 0x22, drm_ctx_t)
  543. #define DRM_IOCTL_GET_CTX DRM_IOWR(0x23, drm_ctx_t)
  544. #define DRM_IOCTL_SWITCH_CTX DRM_IOW( 0x24, drm_ctx_t)
  545. #define DRM_IOCTL_NEW_CTX DRM_IOW( 0x25, drm_ctx_t)
  546. #define DRM_IOCTL_RES_CTX DRM_IOWR(0x26, drm_ctx_res_t)
  547. #define DRM_IOCTL_ADD_DRAW DRM_IOWR(0x27, drm_draw_t)
  548. #define DRM_IOCTL_RM_DRAW DRM_IOWR(0x28, drm_draw_t)
  549. #define DRM_IOCTL_DMA DRM_IOWR(0x29, drm_dma_t)
  550. #define DRM_IOCTL_LOCK DRM_IOW( 0x2a, drm_lock_t)
  551. #define DRM_IOCTL_UNLOCK DRM_IOW( 0x2b, drm_lock_t)
  552. #define DRM_IOCTL_FINISH DRM_IOW( 0x2c, drm_lock_t)
  553. #define DRM_IOCTL_AGP_ACQUIRE DRM_IO( 0x30)
  554. #define DRM_IOCTL_AGP_RELEASE DRM_IO( 0x31)
  555. #define DRM_IOCTL_AGP_ENABLE DRM_IOW( 0x32, drm_agp_mode_t)
  556. #define DRM_IOCTL_AGP_INFO DRM_IOR( 0x33, drm_agp_info_t)
  557. #define DRM_IOCTL_AGP_ALLOC DRM_IOWR(0x34, drm_agp_buffer_t)
  558. #define DRM_IOCTL_AGP_FREE DRM_IOW( 0x35, drm_agp_buffer_t)
  559. #define DRM_IOCTL_AGP_BIND DRM_IOW( 0x36, drm_agp_binding_t)
  560. #define DRM_IOCTL_AGP_UNBIND DRM_IOW( 0x37, drm_agp_binding_t)
  561. #define DRM_IOCTL_SG_ALLOC DRM_IOW( 0x38, drm_scatter_gather_t)
  562. #define DRM_IOCTL_SG_FREE DRM_IOW( 0x39, drm_scatter_gather_t)
  563. #define DRM_IOCTL_WAIT_VBLANK DRM_IOWR(0x3a, drm_wait_vblank_t)
  564. /**
  565. * Device specific ioctls should only be in their respective headers
  566. * The device specific ioctl range is from 0x40 to 0x79.
  567. *
  568. * \sa drmCommandNone(), drmCommandRead(), drmCommandWrite(), and
  569. * drmCommandReadWrite().
  570. */
  571. #define DRM_COMMAND_BASE 0x40
  572. #endif