mpparse.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995
  1. /*
  2. * Intel Multiprocessor Specification 1.1 and 1.4
  3. * compliant MP-table parsing routines.
  4. *
  5. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  6. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  7. *
  8. * Fixes
  9. * Erich Boleyn : MP v1.4 and additional changes.
  10. * Alan Cox : Added EBDA scanning
  11. * Ingo Molnar : various cleanups and rewrites
  12. * Maciej W. Rozycki: Bits for default MP configurations
  13. * Paul Diefenbaugh: Added full ACPI support
  14. */
  15. #include <linux/mm.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/config.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/smp_lock.h>
  21. #include <linux/kernel_stat.h>
  22. #include <linux/mc146818rtc.h>
  23. #include <linux/acpi.h>
  24. #include <linux/module.h>
  25. #include <asm/smp.h>
  26. #include <asm/mtrr.h>
  27. #include <asm/mpspec.h>
  28. #include <asm/pgalloc.h>
  29. #include <asm/io_apic.h>
  30. #include <asm/proto.h>
  31. #include <asm/acpi.h>
  32. /* Have we found an MP table */
  33. int smp_found_config;
  34. unsigned int __initdata maxcpus = NR_CPUS;
  35. int acpi_found_madt;
  36. /*
  37. * Various Linux-internal data structures created from the
  38. * MP-table.
  39. */
  40. unsigned char apic_version [MAX_APICS];
  41. unsigned char mp_bus_id_to_type [MAX_MP_BUSSES] = { [0 ... MAX_MP_BUSSES-1] = -1 };
  42. int mp_bus_id_to_pci_bus [MAX_MP_BUSSES] = { [0 ... MAX_MP_BUSSES-1] = -1 };
  43. static int mp_current_pci_id = 0;
  44. /* I/O APIC entries */
  45. struct mpc_config_ioapic mp_ioapics[MAX_IO_APICS];
  46. /* # of MP IRQ source entries */
  47. struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
  48. /* MP IRQ source entries */
  49. int mp_irq_entries;
  50. int nr_ioapics;
  51. int pic_mode;
  52. unsigned long mp_lapic_addr = 0;
  53. /* Processor that is doing the boot up */
  54. unsigned int boot_cpu_id = -1U;
  55. /* Internal processor count */
  56. unsigned int num_processors __initdata = 0;
  57. unsigned disabled_cpus __initdata;
  58. /* Bitmask of physically existing CPUs */
  59. physid_mask_t phys_cpu_present_map = PHYSID_MASK_NONE;
  60. /* ACPI MADT entry parsing functions */
  61. #ifdef CONFIG_ACPI
  62. extern struct acpi_boot_flags acpi_boot;
  63. #ifdef CONFIG_X86_LOCAL_APIC
  64. extern int acpi_parse_lapic (acpi_table_entry_header *header);
  65. extern int acpi_parse_lapic_addr_ovr (acpi_table_entry_header *header);
  66. extern int acpi_parse_lapic_nmi (acpi_table_entry_header *header);
  67. #endif /*CONFIG_X86_LOCAL_APIC*/
  68. #ifdef CONFIG_X86_IO_APIC
  69. extern int acpi_parse_ioapic (acpi_table_entry_header *header);
  70. #endif /*CONFIG_X86_IO_APIC*/
  71. #endif /*CONFIG_ACPI*/
  72. u8 bios_cpu_apicid[NR_CPUS] = { [0 ... NR_CPUS-1] = BAD_APICID };
  73. /*
  74. * Intel MP BIOS table parsing routines:
  75. */
  76. /*
  77. * Checksum an MP configuration block.
  78. */
  79. static int __init mpf_checksum(unsigned char *mp, int len)
  80. {
  81. int sum = 0;
  82. while (len--)
  83. sum += *mp++;
  84. return sum & 0xFF;
  85. }
  86. static void __init MP_processor_info (struct mpc_config_processor *m)
  87. {
  88. int cpu;
  89. unsigned char ver;
  90. static int found_bsp=0;
  91. if (!(m->mpc_cpuflag & CPU_ENABLED)) {
  92. disabled_cpus++;
  93. return;
  94. }
  95. printk(KERN_INFO "Processor #%d %d:%d APIC version %d\n",
  96. m->mpc_apicid,
  97. (m->mpc_cpufeature & CPU_FAMILY_MASK)>>8,
  98. (m->mpc_cpufeature & CPU_MODEL_MASK)>>4,
  99. m->mpc_apicver);
  100. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  101. Dprintk(" Bootup CPU\n");
  102. boot_cpu_id = m->mpc_apicid;
  103. }
  104. if (num_processors >= NR_CPUS) {
  105. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  106. " Processor ignored.\n", NR_CPUS);
  107. return;
  108. }
  109. cpu = num_processors++;
  110. #if MAX_APICS < 255
  111. if ((int)m->mpc_apicid > MAX_APICS) {
  112. printk(KERN_ERR "Processor #%d INVALID. (Max ID: %d).\n",
  113. m->mpc_apicid, MAX_APICS);
  114. return;
  115. }
  116. #endif
  117. ver = m->mpc_apicver;
  118. physid_set(m->mpc_apicid, phys_cpu_present_map);
  119. /*
  120. * Validate version
  121. */
  122. if (ver == 0x0) {
  123. printk(KERN_ERR "BIOS bug, APIC version is 0 for CPU#%d! fixing up to 0x10. (tell your hw vendor)\n", m->mpc_apicid);
  124. ver = 0x10;
  125. }
  126. apic_version[m->mpc_apicid] = ver;
  127. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  128. /*
  129. * bios_cpu_apicid is required to have processors listed
  130. * in same order as logical cpu numbers. Hence the first
  131. * entry is BSP, and so on.
  132. */
  133. cpu = 0;
  134. bios_cpu_apicid[0] = m->mpc_apicid;
  135. x86_cpu_to_apicid[0] = m->mpc_apicid;
  136. found_bsp = 1;
  137. } else
  138. cpu = num_processors - found_bsp;
  139. bios_cpu_apicid[cpu] = m->mpc_apicid;
  140. x86_cpu_to_apicid[cpu] = m->mpc_apicid;
  141. cpu_set(cpu, cpu_possible_map);
  142. cpu_set(cpu, cpu_present_map);
  143. }
  144. static void __init MP_bus_info (struct mpc_config_bus *m)
  145. {
  146. char str[7];
  147. memcpy(str, m->mpc_bustype, 6);
  148. str[6] = 0;
  149. Dprintk("Bus #%d is %s\n", m->mpc_busid, str);
  150. if (strncmp(str, "ISA", 3) == 0) {
  151. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_ISA;
  152. } else if (strncmp(str, "EISA", 4) == 0) {
  153. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_EISA;
  154. } else if (strncmp(str, "PCI", 3) == 0) {
  155. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_PCI;
  156. mp_bus_id_to_pci_bus[m->mpc_busid] = mp_current_pci_id;
  157. mp_current_pci_id++;
  158. } else if (strncmp(str, "MCA", 3) == 0) {
  159. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_MCA;
  160. } else {
  161. printk(KERN_ERR "Unknown bustype %s\n", str);
  162. }
  163. }
  164. static void __init MP_ioapic_info (struct mpc_config_ioapic *m)
  165. {
  166. if (!(m->mpc_flags & MPC_APIC_USABLE))
  167. return;
  168. printk("I/O APIC #%d Version %d at 0x%X.\n",
  169. m->mpc_apicid, m->mpc_apicver, m->mpc_apicaddr);
  170. if (nr_ioapics >= MAX_IO_APICS) {
  171. printk(KERN_ERR "Max # of I/O APICs (%d) exceeded (found %d).\n",
  172. MAX_IO_APICS, nr_ioapics);
  173. panic("Recompile kernel with bigger MAX_IO_APICS!.\n");
  174. }
  175. if (!m->mpc_apicaddr) {
  176. printk(KERN_ERR "WARNING: bogus zero I/O APIC address"
  177. " found in MP table, skipping!\n");
  178. return;
  179. }
  180. mp_ioapics[nr_ioapics] = *m;
  181. nr_ioapics++;
  182. }
  183. static void __init MP_intsrc_info (struct mpc_config_intsrc *m)
  184. {
  185. mp_irqs [mp_irq_entries] = *m;
  186. Dprintk("Int: type %d, pol %d, trig %d, bus %d,"
  187. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  188. m->mpc_irqtype, m->mpc_irqflag & 3,
  189. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbus,
  190. m->mpc_srcbusirq, m->mpc_dstapic, m->mpc_dstirq);
  191. if (++mp_irq_entries >= MAX_IRQ_SOURCES)
  192. panic("Max # of irq sources exceeded!!\n");
  193. }
  194. static void __init MP_lintsrc_info (struct mpc_config_lintsrc *m)
  195. {
  196. Dprintk("Lint: type %d, pol %d, trig %d, bus %d,"
  197. " IRQ %02x, APIC ID %x, APIC LINT %02x\n",
  198. m->mpc_irqtype, m->mpc_irqflag & 3,
  199. (m->mpc_irqflag >> 2) &3, m->mpc_srcbusid,
  200. m->mpc_srcbusirq, m->mpc_destapic, m->mpc_destapiclint);
  201. /*
  202. * Well it seems all SMP boards in existence
  203. * use ExtINT/LVT1 == LINT0 and
  204. * NMI/LVT2 == LINT1 - the following check
  205. * will show us if this assumptions is false.
  206. * Until then we do not have to add baggage.
  207. */
  208. if ((m->mpc_irqtype == mp_ExtINT) &&
  209. (m->mpc_destapiclint != 0))
  210. BUG();
  211. if ((m->mpc_irqtype == mp_NMI) &&
  212. (m->mpc_destapiclint != 1))
  213. BUG();
  214. }
  215. /*
  216. * Read/parse the MPC
  217. */
  218. static int __init smp_read_mpc(struct mp_config_table *mpc)
  219. {
  220. char str[16];
  221. int count=sizeof(*mpc);
  222. unsigned char *mpt=((unsigned char *)mpc)+count;
  223. if (memcmp(mpc->mpc_signature,MPC_SIGNATURE,4)) {
  224. printk("SMP mptable: bad signature [%c%c%c%c]!\n",
  225. mpc->mpc_signature[0],
  226. mpc->mpc_signature[1],
  227. mpc->mpc_signature[2],
  228. mpc->mpc_signature[3]);
  229. return 0;
  230. }
  231. if (mpf_checksum((unsigned char *)mpc,mpc->mpc_length)) {
  232. printk("SMP mptable: checksum error!\n");
  233. return 0;
  234. }
  235. if (mpc->mpc_spec!=0x01 && mpc->mpc_spec!=0x04) {
  236. printk(KERN_ERR "SMP mptable: bad table version (%d)!!\n",
  237. mpc->mpc_spec);
  238. return 0;
  239. }
  240. if (!mpc->mpc_lapic) {
  241. printk(KERN_ERR "SMP mptable: null local APIC address!\n");
  242. return 0;
  243. }
  244. memcpy(str,mpc->mpc_oem,8);
  245. str[8]=0;
  246. printk(KERN_INFO "OEM ID: %s ",str);
  247. memcpy(str,mpc->mpc_productid,12);
  248. str[12]=0;
  249. printk(KERN_INFO "Product ID: %s ",str);
  250. printk(KERN_INFO "APIC at: 0x%X\n",mpc->mpc_lapic);
  251. /* save the local APIC address, it might be non-default */
  252. if (!acpi_lapic)
  253. mp_lapic_addr = mpc->mpc_lapic;
  254. /*
  255. * Now process the configuration blocks.
  256. */
  257. while (count < mpc->mpc_length) {
  258. switch(*mpt) {
  259. case MP_PROCESSOR:
  260. {
  261. struct mpc_config_processor *m=
  262. (struct mpc_config_processor *)mpt;
  263. if (!acpi_lapic)
  264. MP_processor_info(m);
  265. mpt += sizeof(*m);
  266. count += sizeof(*m);
  267. break;
  268. }
  269. case MP_BUS:
  270. {
  271. struct mpc_config_bus *m=
  272. (struct mpc_config_bus *)mpt;
  273. MP_bus_info(m);
  274. mpt += sizeof(*m);
  275. count += sizeof(*m);
  276. break;
  277. }
  278. case MP_IOAPIC:
  279. {
  280. struct mpc_config_ioapic *m=
  281. (struct mpc_config_ioapic *)mpt;
  282. MP_ioapic_info(m);
  283. mpt+=sizeof(*m);
  284. count+=sizeof(*m);
  285. break;
  286. }
  287. case MP_INTSRC:
  288. {
  289. struct mpc_config_intsrc *m=
  290. (struct mpc_config_intsrc *)mpt;
  291. MP_intsrc_info(m);
  292. mpt+=sizeof(*m);
  293. count+=sizeof(*m);
  294. break;
  295. }
  296. case MP_LINTSRC:
  297. {
  298. struct mpc_config_lintsrc *m=
  299. (struct mpc_config_lintsrc *)mpt;
  300. MP_lintsrc_info(m);
  301. mpt+=sizeof(*m);
  302. count+=sizeof(*m);
  303. break;
  304. }
  305. }
  306. }
  307. clustered_apic_check();
  308. if (!num_processors)
  309. printk(KERN_ERR "SMP mptable: no processors registered!\n");
  310. return num_processors;
  311. }
  312. static int __init ELCR_trigger(unsigned int irq)
  313. {
  314. unsigned int port;
  315. port = 0x4d0 + (irq >> 3);
  316. return (inb(port) >> (irq & 7)) & 1;
  317. }
  318. static void __init construct_default_ioirq_mptable(int mpc_default_type)
  319. {
  320. struct mpc_config_intsrc intsrc;
  321. int i;
  322. int ELCR_fallback = 0;
  323. intsrc.mpc_type = MP_INTSRC;
  324. intsrc.mpc_irqflag = 0; /* conforming */
  325. intsrc.mpc_srcbus = 0;
  326. intsrc.mpc_dstapic = mp_ioapics[0].mpc_apicid;
  327. intsrc.mpc_irqtype = mp_INT;
  328. /*
  329. * If true, we have an ISA/PCI system with no IRQ entries
  330. * in the MP table. To prevent the PCI interrupts from being set up
  331. * incorrectly, we try to use the ELCR. The sanity check to see if
  332. * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
  333. * never be level sensitive, so we simply see if the ELCR agrees.
  334. * If it does, we assume it's valid.
  335. */
  336. if (mpc_default_type == 5) {
  337. printk(KERN_INFO "ISA/PCI bus type with no IRQ information... falling back to ELCR\n");
  338. if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) || ELCR_trigger(13))
  339. printk(KERN_ERR "ELCR contains invalid data... not using ELCR\n");
  340. else {
  341. printk(KERN_INFO "Using ELCR to identify PCI interrupts\n");
  342. ELCR_fallback = 1;
  343. }
  344. }
  345. for (i = 0; i < 16; i++) {
  346. switch (mpc_default_type) {
  347. case 2:
  348. if (i == 0 || i == 13)
  349. continue; /* IRQ0 & IRQ13 not connected */
  350. /* fall through */
  351. default:
  352. if (i == 2)
  353. continue; /* IRQ2 is never connected */
  354. }
  355. if (ELCR_fallback) {
  356. /*
  357. * If the ELCR indicates a level-sensitive interrupt, we
  358. * copy that information over to the MP table in the
  359. * irqflag field (level sensitive, active high polarity).
  360. */
  361. if (ELCR_trigger(i))
  362. intsrc.mpc_irqflag = 13;
  363. else
  364. intsrc.mpc_irqflag = 0;
  365. }
  366. intsrc.mpc_srcbusirq = i;
  367. intsrc.mpc_dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
  368. MP_intsrc_info(&intsrc);
  369. }
  370. intsrc.mpc_irqtype = mp_ExtINT;
  371. intsrc.mpc_srcbusirq = 0;
  372. intsrc.mpc_dstirq = 0; /* 8259A to INTIN0 */
  373. MP_intsrc_info(&intsrc);
  374. }
  375. static inline void __init construct_default_ISA_mptable(int mpc_default_type)
  376. {
  377. struct mpc_config_processor processor;
  378. struct mpc_config_bus bus;
  379. struct mpc_config_ioapic ioapic;
  380. struct mpc_config_lintsrc lintsrc;
  381. int linttypes[2] = { mp_ExtINT, mp_NMI };
  382. int i;
  383. /*
  384. * local APIC has default address
  385. */
  386. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  387. /*
  388. * 2 CPUs, numbered 0 & 1.
  389. */
  390. processor.mpc_type = MP_PROCESSOR;
  391. /* Either an integrated APIC or a discrete 82489DX. */
  392. processor.mpc_apicver = mpc_default_type > 4 ? 0x10 : 0x01;
  393. processor.mpc_cpuflag = CPU_ENABLED;
  394. processor.mpc_cpufeature = (boot_cpu_data.x86 << 8) |
  395. (boot_cpu_data.x86_model << 4) |
  396. boot_cpu_data.x86_mask;
  397. processor.mpc_featureflag = boot_cpu_data.x86_capability[0];
  398. processor.mpc_reserved[0] = 0;
  399. processor.mpc_reserved[1] = 0;
  400. for (i = 0; i < 2; i++) {
  401. processor.mpc_apicid = i;
  402. MP_processor_info(&processor);
  403. }
  404. bus.mpc_type = MP_BUS;
  405. bus.mpc_busid = 0;
  406. switch (mpc_default_type) {
  407. default:
  408. printk(KERN_ERR "???\nUnknown standard configuration %d\n",
  409. mpc_default_type);
  410. /* fall through */
  411. case 1:
  412. case 5:
  413. memcpy(bus.mpc_bustype, "ISA ", 6);
  414. break;
  415. case 2:
  416. case 6:
  417. case 3:
  418. memcpy(bus.mpc_bustype, "EISA ", 6);
  419. break;
  420. case 4:
  421. case 7:
  422. memcpy(bus.mpc_bustype, "MCA ", 6);
  423. }
  424. MP_bus_info(&bus);
  425. if (mpc_default_type > 4) {
  426. bus.mpc_busid = 1;
  427. memcpy(bus.mpc_bustype, "PCI ", 6);
  428. MP_bus_info(&bus);
  429. }
  430. ioapic.mpc_type = MP_IOAPIC;
  431. ioapic.mpc_apicid = 2;
  432. ioapic.mpc_apicver = mpc_default_type > 4 ? 0x10 : 0x01;
  433. ioapic.mpc_flags = MPC_APIC_USABLE;
  434. ioapic.mpc_apicaddr = 0xFEC00000;
  435. MP_ioapic_info(&ioapic);
  436. /*
  437. * We set up most of the low 16 IO-APIC pins according to MPS rules.
  438. */
  439. construct_default_ioirq_mptable(mpc_default_type);
  440. lintsrc.mpc_type = MP_LINTSRC;
  441. lintsrc.mpc_irqflag = 0; /* conforming */
  442. lintsrc.mpc_srcbusid = 0;
  443. lintsrc.mpc_srcbusirq = 0;
  444. lintsrc.mpc_destapic = MP_APIC_ALL;
  445. for (i = 0; i < 2; i++) {
  446. lintsrc.mpc_irqtype = linttypes[i];
  447. lintsrc.mpc_destapiclint = i;
  448. MP_lintsrc_info(&lintsrc);
  449. }
  450. }
  451. static struct intel_mp_floating *mpf_found;
  452. /*
  453. * Scan the memory blocks for an SMP configuration block.
  454. */
  455. void __init get_smp_config (void)
  456. {
  457. struct intel_mp_floating *mpf = mpf_found;
  458. /*
  459. * ACPI supports both logical (e.g. Hyper-Threading) and physical
  460. * processors, where MPS only supports physical.
  461. */
  462. if (acpi_lapic && acpi_ioapic) {
  463. printk(KERN_INFO "Using ACPI (MADT) for SMP configuration information\n");
  464. return;
  465. }
  466. else if (acpi_lapic)
  467. printk(KERN_INFO "Using ACPI for processor (LAPIC) configuration information\n");
  468. printk("Intel MultiProcessor Specification v1.%d\n", mpf->mpf_specification);
  469. if (mpf->mpf_feature2 & (1<<7)) {
  470. printk(KERN_INFO " IMCR and PIC compatibility mode.\n");
  471. pic_mode = 1;
  472. } else {
  473. printk(KERN_INFO " Virtual Wire compatibility mode.\n");
  474. pic_mode = 0;
  475. }
  476. /*
  477. * Now see if we need to read further.
  478. */
  479. if (mpf->mpf_feature1 != 0) {
  480. printk(KERN_INFO "Default MP configuration #%d\n", mpf->mpf_feature1);
  481. construct_default_ISA_mptable(mpf->mpf_feature1);
  482. } else if (mpf->mpf_physptr) {
  483. /*
  484. * Read the physical hardware table. Anything here will
  485. * override the defaults.
  486. */
  487. if (!smp_read_mpc(phys_to_virt(mpf->mpf_physptr))) {
  488. smp_found_config = 0;
  489. printk(KERN_ERR "BIOS bug, MP table errors detected!...\n");
  490. printk(KERN_ERR "... disabling SMP support. (tell your hw vendor)\n");
  491. return;
  492. }
  493. /*
  494. * If there are no explicit MP IRQ entries, then we are
  495. * broken. We set up most of the low 16 IO-APIC pins to
  496. * ISA defaults and hope it will work.
  497. */
  498. if (!mp_irq_entries) {
  499. struct mpc_config_bus bus;
  500. printk(KERN_ERR "BIOS bug, no explicit IRQ entries, using default mptable. (tell your hw vendor)\n");
  501. bus.mpc_type = MP_BUS;
  502. bus.mpc_busid = 0;
  503. memcpy(bus.mpc_bustype, "ISA ", 6);
  504. MP_bus_info(&bus);
  505. construct_default_ioirq_mptable(0);
  506. }
  507. } else
  508. BUG();
  509. printk(KERN_INFO "Processors: %d\n", num_processors);
  510. /*
  511. * Only use the first configuration found.
  512. */
  513. }
  514. static int __init smp_scan_config (unsigned long base, unsigned long length)
  515. {
  516. extern void __bad_mpf_size(void);
  517. unsigned int *bp = phys_to_virt(base);
  518. struct intel_mp_floating *mpf;
  519. Dprintk("Scan SMP from %p for %ld bytes.\n", bp,length);
  520. if (sizeof(*mpf) != 16)
  521. __bad_mpf_size();
  522. while (length > 0) {
  523. mpf = (struct intel_mp_floating *)bp;
  524. if ((*bp == SMP_MAGIC_IDENT) &&
  525. (mpf->mpf_length == 1) &&
  526. !mpf_checksum((unsigned char *)bp, 16) &&
  527. ((mpf->mpf_specification == 1)
  528. || (mpf->mpf_specification == 4)) ) {
  529. smp_found_config = 1;
  530. reserve_bootmem_generic(virt_to_phys(mpf), PAGE_SIZE);
  531. if (mpf->mpf_physptr)
  532. reserve_bootmem_generic(mpf->mpf_physptr, PAGE_SIZE);
  533. mpf_found = mpf;
  534. return 1;
  535. }
  536. bp += 4;
  537. length -= 16;
  538. }
  539. return 0;
  540. }
  541. void __init find_intel_smp (void)
  542. {
  543. unsigned int address;
  544. /*
  545. * FIXME: Linux assumes you have 640K of base ram..
  546. * this continues the error...
  547. *
  548. * 1) Scan the bottom 1K for a signature
  549. * 2) Scan the top 1K of base RAM
  550. * 3) Scan the 64K of bios
  551. */
  552. if (smp_scan_config(0x0,0x400) ||
  553. smp_scan_config(639*0x400,0x400) ||
  554. smp_scan_config(0xF0000,0x10000))
  555. return;
  556. /*
  557. * If it is an SMP machine we should know now, unless the
  558. * configuration is in an EISA/MCA bus machine with an
  559. * extended bios data area.
  560. *
  561. * there is a real-mode segmented pointer pointing to the
  562. * 4K EBDA area at 0x40E, calculate and scan it here.
  563. *
  564. * NOTE! There are Linux loaders that will corrupt the EBDA
  565. * area, and as such this kind of SMP config may be less
  566. * trustworthy, simply because the SMP table may have been
  567. * stomped on during early boot. These loaders are buggy and
  568. * should be fixed.
  569. */
  570. address = *(unsigned short *)phys_to_virt(0x40E);
  571. address <<= 4;
  572. if (smp_scan_config(address, 0x1000))
  573. return;
  574. /* If we have come this far, we did not find an MP table */
  575. printk(KERN_INFO "No mptable found.\n");
  576. }
  577. /*
  578. * - Intel MP Configuration Table
  579. */
  580. void __init find_smp_config (void)
  581. {
  582. #ifdef CONFIG_X86_LOCAL_APIC
  583. find_intel_smp();
  584. #endif
  585. }
  586. /* --------------------------------------------------------------------------
  587. ACPI-based MP Configuration
  588. -------------------------------------------------------------------------- */
  589. #ifdef CONFIG_ACPI
  590. void __init mp_register_lapic_address (
  591. u64 address)
  592. {
  593. mp_lapic_addr = (unsigned long) address;
  594. set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
  595. if (boot_cpu_id == -1U)
  596. boot_cpu_id = GET_APIC_ID(apic_read(APIC_ID));
  597. Dprintk("Boot CPU = %d\n", boot_cpu_physical_apicid);
  598. }
  599. void __init mp_register_lapic (
  600. u8 id,
  601. u8 enabled)
  602. {
  603. struct mpc_config_processor processor;
  604. int boot_cpu = 0;
  605. if (id >= MAX_APICS) {
  606. printk(KERN_WARNING "Processor #%d invalid (max %d)\n",
  607. id, MAX_APICS);
  608. return;
  609. }
  610. if (id == boot_cpu_physical_apicid)
  611. boot_cpu = 1;
  612. processor.mpc_type = MP_PROCESSOR;
  613. processor.mpc_apicid = id;
  614. processor.mpc_apicver = GET_APIC_VERSION(apic_read(APIC_LVR));
  615. processor.mpc_cpuflag = (enabled ? CPU_ENABLED : 0);
  616. processor.mpc_cpuflag |= (boot_cpu ? CPU_BOOTPROCESSOR : 0);
  617. processor.mpc_cpufeature = (boot_cpu_data.x86 << 8) |
  618. (boot_cpu_data.x86_model << 4) | boot_cpu_data.x86_mask;
  619. processor.mpc_featureflag = boot_cpu_data.x86_capability[0];
  620. processor.mpc_reserved[0] = 0;
  621. processor.mpc_reserved[1] = 0;
  622. MP_processor_info(&processor);
  623. }
  624. #ifdef CONFIG_X86_IO_APIC
  625. #define MP_ISA_BUS 0
  626. #define MP_MAX_IOAPIC_PIN 127
  627. static struct mp_ioapic_routing {
  628. int apic_id;
  629. int gsi_start;
  630. int gsi_end;
  631. u32 pin_programmed[4];
  632. } mp_ioapic_routing[MAX_IO_APICS];
  633. static int mp_find_ioapic (
  634. int gsi)
  635. {
  636. int i = 0;
  637. /* Find the IOAPIC that manages this GSI. */
  638. for (i = 0; i < nr_ioapics; i++) {
  639. if ((gsi >= mp_ioapic_routing[i].gsi_start)
  640. && (gsi <= mp_ioapic_routing[i].gsi_end))
  641. return i;
  642. }
  643. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  644. return -1;
  645. }
  646. void __init mp_register_ioapic (
  647. u8 id,
  648. u32 address,
  649. u32 gsi_base)
  650. {
  651. int idx = 0;
  652. if (nr_ioapics >= MAX_IO_APICS) {
  653. printk(KERN_ERR "ERROR: Max # of I/O APICs (%d) exceeded "
  654. "(found %d)\n", MAX_IO_APICS, nr_ioapics);
  655. panic("Recompile kernel with bigger MAX_IO_APICS!\n");
  656. }
  657. if (!address) {
  658. printk(KERN_ERR "WARNING: Bogus (zero) I/O APIC address"
  659. " found in MADT table, skipping!\n");
  660. return;
  661. }
  662. idx = nr_ioapics++;
  663. mp_ioapics[idx].mpc_type = MP_IOAPIC;
  664. mp_ioapics[idx].mpc_flags = MPC_APIC_USABLE;
  665. mp_ioapics[idx].mpc_apicaddr = address;
  666. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  667. mp_ioapics[idx].mpc_apicid = id;
  668. mp_ioapics[idx].mpc_apicver = io_apic_get_version(idx);
  669. /*
  670. * Build basic IRQ lookup table to facilitate gsi->io_apic lookups
  671. * and to prevent reprogramming of IOAPIC pins (PCI IRQs).
  672. */
  673. mp_ioapic_routing[idx].apic_id = mp_ioapics[idx].mpc_apicid;
  674. mp_ioapic_routing[idx].gsi_start = gsi_base;
  675. mp_ioapic_routing[idx].gsi_end = gsi_base +
  676. io_apic_get_redir_entries(idx);
  677. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
  678. "GSI %d-%d\n", idx, mp_ioapics[idx].mpc_apicid,
  679. mp_ioapics[idx].mpc_apicver, mp_ioapics[idx].mpc_apicaddr,
  680. mp_ioapic_routing[idx].gsi_start,
  681. mp_ioapic_routing[idx].gsi_end);
  682. return;
  683. }
  684. void __init mp_override_legacy_irq (
  685. u8 bus_irq,
  686. u8 polarity,
  687. u8 trigger,
  688. u32 gsi)
  689. {
  690. struct mpc_config_intsrc intsrc;
  691. int ioapic = -1;
  692. int pin = -1;
  693. /*
  694. * Convert 'gsi' to 'ioapic.pin'.
  695. */
  696. ioapic = mp_find_ioapic(gsi);
  697. if (ioapic < 0)
  698. return;
  699. pin = gsi - mp_ioapic_routing[ioapic].gsi_start;
  700. /*
  701. * TBD: This check is for faulty timer entries, where the override
  702. * erroneously sets the trigger to level, resulting in a HUGE
  703. * increase of timer interrupts!
  704. */
  705. if ((bus_irq == 0) && (trigger == 3))
  706. trigger = 1;
  707. intsrc.mpc_type = MP_INTSRC;
  708. intsrc.mpc_irqtype = mp_INT;
  709. intsrc.mpc_irqflag = (trigger << 2) | polarity;
  710. intsrc.mpc_srcbus = MP_ISA_BUS;
  711. intsrc.mpc_srcbusirq = bus_irq; /* IRQ */
  712. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid; /* APIC ID */
  713. intsrc.mpc_dstirq = pin; /* INTIN# */
  714. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, %d-%d\n",
  715. intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  716. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  717. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic, intsrc.mpc_dstirq);
  718. mp_irqs[mp_irq_entries] = intsrc;
  719. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  720. panic("Max # of irq sources exceeded!\n");
  721. return;
  722. }
  723. void __init mp_config_acpi_legacy_irqs (void)
  724. {
  725. struct mpc_config_intsrc intsrc;
  726. int i = 0;
  727. int ioapic = -1;
  728. /*
  729. * Fabricate the legacy ISA bus (bus #31).
  730. */
  731. mp_bus_id_to_type[MP_ISA_BUS] = MP_BUS_ISA;
  732. Dprintk("Bus #%d is ISA\n", MP_ISA_BUS);
  733. /*
  734. * Locate the IOAPIC that manages the ISA IRQs (0-15).
  735. */
  736. ioapic = mp_find_ioapic(0);
  737. if (ioapic < 0)
  738. return;
  739. intsrc.mpc_type = MP_INTSRC;
  740. intsrc.mpc_irqflag = 0; /* Conforming */
  741. intsrc.mpc_srcbus = MP_ISA_BUS;
  742. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid;
  743. /*
  744. * Use the default configuration for the IRQs 0-15. Unless
  745. * overridden by (MADT) interrupt source override entries.
  746. */
  747. for (i = 0; i < 16; i++) {
  748. int idx;
  749. for (idx = 0; idx < mp_irq_entries; idx++) {
  750. struct mpc_config_intsrc *irq = mp_irqs + idx;
  751. /* Do we already have a mapping for this ISA IRQ? */
  752. if (irq->mpc_srcbus == MP_ISA_BUS && irq->mpc_srcbusirq == i)
  753. break;
  754. /* Do we already have a mapping for this IOAPIC pin */
  755. if ((irq->mpc_dstapic == intsrc.mpc_dstapic) &&
  756. (irq->mpc_dstirq == i))
  757. break;
  758. }
  759. if (idx != mp_irq_entries) {
  760. printk(KERN_DEBUG "ACPI: IRQ%d used by override.\n", i);
  761. continue; /* IRQ already used */
  762. }
  763. intsrc.mpc_irqtype = mp_INT;
  764. intsrc.mpc_srcbusirq = i; /* Identity mapped */
  765. intsrc.mpc_dstirq = i;
  766. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, "
  767. "%d-%d\n", intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  768. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  769. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic,
  770. intsrc.mpc_dstirq);
  771. mp_irqs[mp_irq_entries] = intsrc;
  772. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  773. panic("Max # of irq sources exceeded!\n");
  774. }
  775. return;
  776. }
  777. #define MAX_GSI_NUM 4096
  778. int mp_register_gsi(u32 gsi, int triggering, int polarity)
  779. {
  780. int ioapic = -1;
  781. int ioapic_pin = 0;
  782. int idx, bit = 0;
  783. static int pci_irq = 16;
  784. /*
  785. * Mapping between Global System Interrupts, which
  786. * represent all possible interrupts, to the IRQs
  787. * assigned to actual devices.
  788. */
  789. static int gsi_to_irq[MAX_GSI_NUM];
  790. if (acpi_irq_model != ACPI_IRQ_MODEL_IOAPIC)
  791. return gsi;
  792. /* Don't set up the ACPI SCI because it's already set up */
  793. if (acpi_fadt.sci_int == gsi)
  794. return gsi;
  795. ioapic = mp_find_ioapic(gsi);
  796. if (ioapic < 0) {
  797. printk(KERN_WARNING "No IOAPIC for GSI %u\n", gsi);
  798. return gsi;
  799. }
  800. ioapic_pin = gsi - mp_ioapic_routing[ioapic].gsi_start;
  801. /*
  802. * Avoid pin reprogramming. PRTs typically include entries
  803. * with redundant pin->gsi mappings (but unique PCI devices);
  804. * we only program the IOAPIC on the first.
  805. */
  806. bit = ioapic_pin % 32;
  807. idx = (ioapic_pin < 32) ? 0 : (ioapic_pin / 32);
  808. if (idx > 3) {
  809. printk(KERN_ERR "Invalid reference to IOAPIC pin "
  810. "%d-%d\n", mp_ioapic_routing[ioapic].apic_id,
  811. ioapic_pin);
  812. return gsi;
  813. }
  814. if ((1<<bit) & mp_ioapic_routing[ioapic].pin_programmed[idx]) {
  815. Dprintk(KERN_DEBUG "Pin %d-%d already programmed\n",
  816. mp_ioapic_routing[ioapic].apic_id, ioapic_pin);
  817. return gsi_to_irq[gsi];
  818. }
  819. mp_ioapic_routing[ioapic].pin_programmed[idx] |= (1<<bit);
  820. if (triggering == ACPI_LEVEL_SENSITIVE) {
  821. /*
  822. * For PCI devices assign IRQs in order, avoiding gaps
  823. * due to unused I/O APIC pins.
  824. */
  825. int irq = gsi;
  826. if (gsi < MAX_GSI_NUM) {
  827. if (gsi > 15)
  828. gsi = pci_irq++;
  829. /*
  830. * Don't assign IRQ used by ACPI SCI
  831. */
  832. if (gsi == acpi_fadt.sci_int)
  833. gsi = pci_irq++;
  834. gsi_to_irq[irq] = gsi;
  835. } else {
  836. printk(KERN_ERR "GSI %u is too high\n", gsi);
  837. return gsi;
  838. }
  839. }
  840. io_apic_set_pci_routing(ioapic, ioapic_pin, gsi,
  841. triggering == ACPI_EDGE_SENSITIVE ? 0 : 1,
  842. polarity == ACPI_ACTIVE_HIGH ? 0 : 1);
  843. return gsi;
  844. }
  845. #endif /*CONFIG_X86_IO_APIC*/
  846. #endif /*CONFIG_ACPI*/