head.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. /* $Id: head.S,v 1.87 2002/02/09 19:49:31 davem Exp $
  2. * head.S: Initial boot code for the Sparc64 port of Linux.
  3. *
  4. * Copyright (C) 1996,1997 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright (C) 1996 David Sitsky (David.Sitsky@anu.edu.au)
  6. * Copyright (C) 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  7. * Copyright (C) 1997 Miguel de Icaza (miguel@nuclecu.unam.mx)
  8. */
  9. #include <linux/config.h>
  10. #include <linux/version.h>
  11. #include <linux/errno.h>
  12. #include <asm/thread_info.h>
  13. #include <asm/asi.h>
  14. #include <asm/pstate.h>
  15. #include <asm/ptrace.h>
  16. #include <asm/spitfire.h>
  17. #include <asm/page.h>
  18. #include <asm/pgtable.h>
  19. #include <asm/errno.h>
  20. #include <asm/signal.h>
  21. #include <asm/processor.h>
  22. #include <asm/lsu.h>
  23. #include <asm/dcr.h>
  24. #include <asm/dcu.h>
  25. #include <asm/head.h>
  26. #include <asm/ttable.h>
  27. #include <asm/mmu.h>
  28. /* This section from from _start to sparc64_boot_end should fit into
  29. * 0x0000000000404000 to 0x0000000000408000.
  30. */
  31. .text
  32. .globl start, _start, stext, _stext
  33. _start:
  34. start:
  35. _stext:
  36. stext:
  37. ! 0x0000000000404000
  38. b sparc64_boot
  39. flushw /* Flush register file. */
  40. /* This stuff has to be in sync with SILO and other potential boot loaders
  41. * Fields should be kept upward compatible and whenever any change is made,
  42. * HdrS version should be incremented.
  43. */
  44. .global root_flags, ram_flags, root_dev
  45. .global sparc_ramdisk_image, sparc_ramdisk_size
  46. .global sparc_ramdisk_image64
  47. .ascii "HdrS"
  48. .word LINUX_VERSION_CODE
  49. /* History:
  50. *
  51. * 0x0300 : Supports being located at other than 0x4000
  52. * 0x0202 : Supports kernel params string
  53. * 0x0201 : Supports reboot_command
  54. */
  55. .half 0x0301 /* HdrS version */
  56. root_flags:
  57. .half 1
  58. root_dev:
  59. .half 0
  60. ram_flags:
  61. .half 0
  62. sparc_ramdisk_image:
  63. .word 0
  64. sparc_ramdisk_size:
  65. .word 0
  66. .xword reboot_command
  67. .xword bootstr_info
  68. sparc_ramdisk_image64:
  69. .xword 0
  70. .word _end
  71. /* PROM cif handler code address is in %o4. */
  72. sparc64_boot:
  73. 1: rd %pc, %g7
  74. set 1b, %g1
  75. cmp %g1, %g7
  76. be,pn %xcc, sparc64_boot_after_remap
  77. mov %o4, %l7
  78. /* We need to remap the kernel. Use position independant
  79. * code to remap us to KERNBASE.
  80. *
  81. * SILO can invoke us with 32-bit address masking enabled,
  82. * so make sure that's clear.
  83. */
  84. rdpr %pstate, %g1
  85. andn %g1, PSTATE_AM, %g1
  86. wrpr %g1, 0x0, %pstate
  87. ba,a,pt %xcc, 1f
  88. .globl prom_finddev_name, prom_chosen_path
  89. .globl prom_getprop_name, prom_mmu_name
  90. .globl prom_callmethod_name, prom_translate_name
  91. .globl prom_map_name, prom_unmap_name, prom_mmu_ihandle_cache
  92. .globl prom_boot_mapped_pc, prom_boot_mapping_mode
  93. .globl prom_boot_mapping_phys_high, prom_boot_mapping_phys_low
  94. prom_finddev_name:
  95. .asciz "finddevice"
  96. prom_chosen_path:
  97. .asciz "/chosen"
  98. prom_getprop_name:
  99. .asciz "getprop"
  100. prom_mmu_name:
  101. .asciz "mmu"
  102. prom_callmethod_name:
  103. .asciz "call-method"
  104. prom_translate_name:
  105. .asciz "translate"
  106. prom_map_name:
  107. .asciz "map"
  108. prom_unmap_name:
  109. .asciz "unmap"
  110. .align 4
  111. prom_mmu_ihandle_cache:
  112. .word 0
  113. prom_boot_mapped_pc:
  114. .word 0
  115. prom_boot_mapping_mode:
  116. .word 0
  117. .align 8
  118. prom_boot_mapping_phys_high:
  119. .xword 0
  120. prom_boot_mapping_phys_low:
  121. .xword 0
  122. 1:
  123. rd %pc, %l0
  124. mov (1b - prom_finddev_name), %l1
  125. mov (1b - prom_chosen_path), %l2
  126. mov (1b - prom_boot_mapped_pc), %l3
  127. sub %l0, %l1, %l1
  128. sub %l0, %l2, %l2
  129. sub %l0, %l3, %l3
  130. stw %l0, [%l3]
  131. sub %sp, (192 + 128), %sp
  132. /* chosen_node = prom_finddevice("/chosen") */
  133. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "finddevice"
  134. mov 1, %l3
  135. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 1
  136. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  137. stx %l2, [%sp + 2047 + 128 + 0x18] ! arg1, "/chosen"
  138. stx %g0, [%sp + 2047 + 128 + 0x20] ! ret1
  139. call %l7
  140. add %sp, (2047 + 128), %o0 ! argument array
  141. ldx [%sp + 2047 + 128 + 0x20], %l4 ! chosen device node
  142. mov (1b - prom_getprop_name), %l1
  143. mov (1b - prom_mmu_name), %l2
  144. mov (1b - prom_mmu_ihandle_cache), %l5
  145. sub %l0, %l1, %l1
  146. sub %l0, %l2, %l2
  147. sub %l0, %l5, %l5
  148. /* prom_mmu_ihandle_cache = prom_getint(chosen_node, "mmu") */
  149. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "getprop"
  150. mov 4, %l3
  151. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 4
  152. mov 1, %l3
  153. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  154. stx %l4, [%sp + 2047 + 128 + 0x18] ! arg1, chosen_node
  155. stx %l2, [%sp + 2047 + 128 + 0x20] ! arg2, "mmu"
  156. stx %l5, [%sp + 2047 + 128 + 0x28] ! arg3, &prom_mmu_ihandle_cache
  157. mov 4, %l3
  158. stx %l3, [%sp + 2047 + 128 + 0x30] ! arg4, sizeof(arg3)
  159. stx %g0, [%sp + 2047 + 128 + 0x38] ! ret1
  160. call %l7
  161. add %sp, (2047 + 128), %o0 ! argument array
  162. mov (1b - prom_callmethod_name), %l1
  163. mov (1b - prom_translate_name), %l2
  164. sub %l0, %l1, %l1
  165. sub %l0, %l2, %l2
  166. lduw [%l5], %l5 ! prom_mmu_ihandle_cache
  167. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "call-method"
  168. mov 3, %l3
  169. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 3
  170. mov 5, %l3
  171. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 5
  172. stx %l2, [%sp + 2047 + 128 + 0x18] ! arg1: "translate"
  173. stx %l5, [%sp + 2047 + 128 + 0x20] ! arg2: prom_mmu_ihandle_cache
  174. /* PAGE align */
  175. srlx %l0, 13, %l3
  176. sllx %l3, 13, %l3
  177. stx %l3, [%sp + 2047 + 128 + 0x28] ! arg3: vaddr, our PC
  178. stx %g0, [%sp + 2047 + 128 + 0x30] ! res1
  179. stx %g0, [%sp + 2047 + 128 + 0x38] ! res2
  180. stx %g0, [%sp + 2047 + 128 + 0x40] ! res3
  181. stx %g0, [%sp + 2047 + 128 + 0x48] ! res4
  182. stx %g0, [%sp + 2047 + 128 + 0x50] ! res5
  183. call %l7
  184. add %sp, (2047 + 128), %o0 ! argument array
  185. ldx [%sp + 2047 + 128 + 0x40], %l1 ! translation mode
  186. mov (1b - prom_boot_mapping_mode), %l4
  187. sub %l0, %l4, %l4
  188. stw %l1, [%l4]
  189. mov (1b - prom_boot_mapping_phys_high), %l4
  190. sub %l0, %l4, %l4
  191. ldx [%sp + 2047 + 128 + 0x48], %l2 ! physaddr high
  192. stx %l2, [%l4 + 0x0]
  193. ldx [%sp + 2047 + 128 + 0x50], %l3 ! physaddr low
  194. /* 4MB align */
  195. srlx %l3, 22, %l3
  196. sllx %l3, 22, %l3
  197. stx %l3, [%l4 + 0x8]
  198. /* Leave service as-is, "call-method" */
  199. mov 7, %l3
  200. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 7
  201. mov 1, %l3
  202. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  203. mov (1b - prom_map_name), %l3
  204. sub %l0, %l3, %l3
  205. stx %l3, [%sp + 2047 + 128 + 0x18] ! arg1: "map"
  206. /* Leave arg2 as-is, prom_mmu_ihandle_cache */
  207. mov -1, %l3
  208. stx %l3, [%sp + 2047 + 128 + 0x28] ! arg3: mode (-1 default)
  209. sethi %hi(8 * 1024 * 1024), %l3
  210. stx %l3, [%sp + 2047 + 128 + 0x30] ! arg4: size (8MB)
  211. sethi %hi(KERNBASE), %l3
  212. stx %l3, [%sp + 2047 + 128 + 0x38] ! arg5: vaddr (KERNBASE)
  213. stx %g0, [%sp + 2047 + 128 + 0x40] ! arg6: empty
  214. mov (1b - prom_boot_mapping_phys_low), %l3
  215. sub %l0, %l3, %l3
  216. ldx [%l3], %l3
  217. stx %l3, [%sp + 2047 + 128 + 0x48] ! arg7: phys addr
  218. call %l7
  219. add %sp, (2047 + 128), %o0 ! argument array
  220. add %sp, (192 + 128), %sp
  221. sparc64_boot_after_remap:
  222. BRANCH_IF_CHEETAH_BASE(g1,g7,cheetah_boot)
  223. BRANCH_IF_CHEETAH_PLUS_OR_FOLLOWON(g1,g7,cheetah_plus_boot)
  224. ba,pt %xcc, spitfire_boot
  225. nop
  226. cheetah_plus_boot:
  227. /* Preserve OBP chosen DCU and DCR register settings. */
  228. ba,pt %xcc, cheetah_generic_boot
  229. nop
  230. cheetah_boot:
  231. mov DCR_BPE | DCR_RPE | DCR_SI | DCR_IFPOE | DCR_MS, %g1
  232. wr %g1, %asr18
  233. sethi %uhi(DCU_ME|DCU_RE|DCU_HPE|DCU_SPE|DCU_SL|DCU_WE), %g7
  234. or %g7, %ulo(DCU_ME|DCU_RE|DCU_HPE|DCU_SPE|DCU_SL|DCU_WE), %g7
  235. sllx %g7, 32, %g7
  236. or %g7, DCU_DM | DCU_IM | DCU_DC | DCU_IC, %g7
  237. stxa %g7, [%g0] ASI_DCU_CONTROL_REG
  238. membar #Sync
  239. cheetah_generic_boot:
  240. mov TSB_EXTENSION_P, %g3
  241. stxa %g0, [%g3] ASI_DMMU
  242. stxa %g0, [%g3] ASI_IMMU
  243. membar #Sync
  244. mov TSB_EXTENSION_S, %g3
  245. stxa %g0, [%g3] ASI_DMMU
  246. membar #Sync
  247. mov TSB_EXTENSION_N, %g3
  248. stxa %g0, [%g3] ASI_DMMU
  249. stxa %g0, [%g3] ASI_IMMU
  250. membar #Sync
  251. ba,a,pt %xcc, jump_to_sun4u_init
  252. spitfire_boot:
  253. /* Typically PROM has already enabled both MMU's and both on-chip
  254. * caches, but we do it here anyway just to be paranoid.
  255. */
  256. mov (LSU_CONTROL_IC|LSU_CONTROL_DC|LSU_CONTROL_IM|LSU_CONTROL_DM), %g1
  257. stxa %g1, [%g0] ASI_LSU_CONTROL
  258. membar #Sync
  259. jump_to_sun4u_init:
  260. /*
  261. * Make sure we are in privileged mode, have address masking,
  262. * using the ordinary globals and have enabled floating
  263. * point.
  264. *
  265. * Again, typically PROM has left %pil at 13 or similar, and
  266. * (PSTATE_PRIV | PSTATE_PEF | PSTATE_IE) in %pstate.
  267. */
  268. wrpr %g0, (PSTATE_PRIV|PSTATE_PEF|PSTATE_IE), %pstate
  269. wr %g0, 0, %fprs
  270. set sun4u_init, %g2
  271. jmpl %g2 + %g0, %g0
  272. nop
  273. sun4u_init:
  274. /* Set ctx 0 */
  275. mov PRIMARY_CONTEXT, %g7
  276. stxa %g0, [%g7] ASI_DMMU
  277. membar #Sync
  278. mov SECONDARY_CONTEXT, %g7
  279. stxa %g0, [%g7] ASI_DMMU
  280. membar #Sync
  281. BRANCH_IF_ANY_CHEETAH(g1,g7,cheetah_tlb_fixup)
  282. ba,pt %xcc, spitfire_tlb_fixup
  283. nop
  284. cheetah_tlb_fixup:
  285. mov 2, %g2 /* Set TLB type to cheetah+. */
  286. BRANCH_IF_CHEETAH_PLUS_OR_FOLLOWON(g1,g7,1f)
  287. mov 1, %g2 /* Set TLB type to cheetah. */
  288. 1: sethi %hi(tlb_type), %g1
  289. stw %g2, [%g1 + %lo(tlb_type)]
  290. /* Patch copy/page operations to cheetah optimized versions. */
  291. call cheetah_patch_copyops
  292. nop
  293. call cheetah_patch_copy_page
  294. nop
  295. call cheetah_patch_cachetlbops
  296. nop
  297. ba,pt %xcc, tlb_fixup_done
  298. nop
  299. spitfire_tlb_fixup:
  300. /* Set TLB type to spitfire. */
  301. mov 0, %g2
  302. sethi %hi(tlb_type), %g1
  303. stw %g2, [%g1 + %lo(tlb_type)]
  304. tlb_fixup_done:
  305. sethi %hi(init_thread_union), %g6
  306. or %g6, %lo(init_thread_union), %g6
  307. ldx [%g6 + TI_TASK], %g4
  308. mov %sp, %l6
  309. mov %o4, %l7
  310. wr %g0, ASI_P, %asi
  311. mov 1, %g1
  312. sllx %g1, THREAD_SHIFT, %g1
  313. sub %g1, (STACKFRAME_SZ + STACK_BIAS), %g1
  314. add %g6, %g1, %sp
  315. mov 0, %fp
  316. /* Set per-cpu pointer initially to zero, this makes
  317. * the boot-cpu use the in-kernel-image per-cpu areas
  318. * before setup_per_cpu_area() is invoked.
  319. */
  320. clr %g5
  321. wrpr %g0, 0, %wstate
  322. wrpr %g0, 0x0, %tl
  323. /* Clear the bss */
  324. sethi %hi(__bss_start), %o0
  325. or %o0, %lo(__bss_start), %o0
  326. sethi %hi(_end), %o1
  327. or %o1, %lo(_end), %o1
  328. call __bzero
  329. sub %o1, %o0, %o1
  330. mov %l6, %o1 ! OpenPROM stack
  331. call prom_init
  332. mov %l7, %o0 ! OpenPROM cif handler
  333. /* Off we go.... */
  334. call start_kernel
  335. nop
  336. /* Not reached... */
  337. /* This is meant to allow the sharing of this code between
  338. * boot processor invocation (via setup_tba() below) and
  339. * secondary processor startup (via trampoline.S). The
  340. * former does use this code, the latter does not yet due
  341. * to some complexities. That should be fixed up at some
  342. * point.
  343. *
  344. * There used to be enormous complexity wrt. transferring
  345. * over from the firwmare's trap table to the Linux kernel's.
  346. * For example, there was a chicken & egg problem wrt. building
  347. * the OBP page tables, yet needing to be on the Linux kernel
  348. * trap table (to translate PAGE_OFFSET addresses) in order to
  349. * do that.
  350. *
  351. * We now handle OBP tlb misses differently, via linear lookups
  352. * into the prom_trans[] array. So that specific problem no
  353. * longer exists. Yet, unfortunately there are still some issues
  354. * preventing trampoline.S from using this code... ho hum.
  355. */
  356. .globl setup_trap_table
  357. setup_trap_table:
  358. save %sp, -192, %sp
  359. /* Force interrupts to be disabled. */
  360. rdpr %pstate, %o1
  361. andn %o1, PSTATE_IE, %o1
  362. wrpr %o1, 0x0, %pstate
  363. wrpr %g0, 15, %pil
  364. /* Make the firmware call to jump over to the Linux trap table. */
  365. call prom_set_trap_table
  366. sethi %hi(sparc64_ttable_tl0), %o0
  367. /* Start using proper page size encodings in ctx register. */
  368. sethi %hi(sparc64_kern_pri_context), %g3
  369. ldx [%g3 + %lo(sparc64_kern_pri_context)], %g2
  370. mov PRIMARY_CONTEXT, %g1
  371. stxa %g2, [%g1] ASI_DMMU
  372. membar #Sync
  373. /* The Linux trap handlers expect various trap global registers
  374. * to be setup with some fixed values. So here we set these
  375. * up very carefully. These globals are:
  376. *
  377. * Alternate Globals (PSTATE_AG):
  378. *
  379. * %g6 --> current_thread_info()
  380. *
  381. * MMU Globals (PSTATE_MG):
  382. *
  383. * %g1 --> TLB_SFSR
  384. * %g2 --> ((_PAGE_VALID | _PAGE_SZ4MB |
  385. * _PAGE_CP | _PAGE_CV | _PAGE_P | _PAGE_W)
  386. * ^ 0xfffff80000000000)
  387. * (this %g2 value is used for computing the PAGE_OFFSET kernel
  388. * TLB entries quickly, the virtual address of the fault XOR'd
  389. * with this %g2 value is the PTE to load into the TLB)
  390. * %g3 --> VPTE_BASE_CHEETAH or VPTE_BASE_SPITFIRE
  391. *
  392. * Interrupt Globals (PSTATE_IG, setup by init_irqwork_curcpu()):
  393. *
  394. * %g6 --> __irq_work[smp_processor_id()]
  395. */
  396. rdpr %pstate, %o1
  397. mov %g6, %o2
  398. wrpr %o1, PSTATE_AG, %pstate
  399. mov %o2, %g6
  400. #define KERN_HIGHBITS ((_PAGE_VALID|_PAGE_SZ4MB)^0xfffff80000000000)
  401. #define KERN_LOWBITS (_PAGE_CP | _PAGE_CV | _PAGE_P | _PAGE_W)
  402. wrpr %o1, PSTATE_MG, %pstate
  403. mov TSB_REG, %g1
  404. stxa %g0, [%g1] ASI_DMMU
  405. membar #Sync
  406. stxa %g0, [%g1] ASI_IMMU
  407. membar #Sync
  408. mov TLB_SFSR, %g1
  409. sethi %uhi(KERN_HIGHBITS), %g2
  410. or %g2, %ulo(KERN_HIGHBITS), %g2
  411. sllx %g2, 32, %g2
  412. or %g2, KERN_LOWBITS, %g2
  413. BRANCH_IF_ANY_CHEETAH(g3,g7,8f)
  414. ba,pt %xcc, 9f
  415. nop
  416. 8:
  417. sethi %uhi(VPTE_BASE_CHEETAH), %g3
  418. or %g3, %ulo(VPTE_BASE_CHEETAH), %g3
  419. ba,pt %xcc, 2f
  420. sllx %g3, 32, %g3
  421. 9:
  422. sethi %uhi(VPTE_BASE_SPITFIRE), %g3
  423. or %g3, %ulo(VPTE_BASE_SPITFIRE), %g3
  424. sllx %g3, 32, %g3
  425. 2:
  426. clr %g7
  427. #undef KERN_HIGHBITS
  428. #undef KERN_LOWBITS
  429. /* Kill PROM timer */
  430. sethi %hi(0x80000000), %o2
  431. sllx %o2, 32, %o2
  432. wr %o2, 0, %tick_cmpr
  433. BRANCH_IF_ANY_CHEETAH(o2,o3,1f)
  434. ba,pt %xcc, 2f
  435. nop
  436. /* Disable STICK_INT interrupts. */
  437. 1:
  438. sethi %hi(0x80000000), %o2
  439. sllx %o2, 32, %o2
  440. wr %o2, %asr25
  441. 2:
  442. wrpr %g0, %g0, %wstate
  443. wrpr %o1, 0x0, %pstate
  444. call init_irqwork_curcpu
  445. nop
  446. /* Now we can turn interrupts back on. */
  447. rdpr %pstate, %o1
  448. or %o1, PSTATE_IE, %o1
  449. wrpr %o1, 0, %pstate
  450. wrpr %g0, 0x0, %pil
  451. ret
  452. restore
  453. .globl setup_tba
  454. setup_tba: /* i0 = is_starfire */
  455. save %sp, -192, %sp
  456. /* The boot processor is the only cpu which invokes this
  457. * routine, the other cpus set things up via trampoline.S.
  458. * So save the OBP trap table address here.
  459. */
  460. rdpr %tba, %g7
  461. sethi %hi(prom_tba), %o1
  462. or %o1, %lo(prom_tba), %o1
  463. stx %g7, [%o1]
  464. call setup_trap_table
  465. nop
  466. ret
  467. restore
  468. sparc64_boot_end:
  469. #include "systbls.S"
  470. #include "ktlb.S"
  471. #include "etrap.S"
  472. #include "rtrap.S"
  473. #include "winfixup.S"
  474. #include "entry.S"
  475. /*
  476. * The following skip makes sure the trap table in ttable.S is aligned
  477. * on a 32K boundary as required by the v9 specs for TBA register.
  478. */
  479. 1:
  480. .skip 0x4000 + _start - 1b
  481. #ifdef CONFIG_SBUS
  482. /* This is just a hack to fool make depend config.h discovering
  483. strategy: As the .S files below need config.h, but
  484. make depend does not find it for them, we include config.h
  485. in head.S */
  486. #endif
  487. ! 0x0000000000408000
  488. #include "ttable.S"
  489. .data
  490. .align 8
  491. .globl prom_tba, tlb_type
  492. prom_tba: .xword 0
  493. tlb_type: .word 0 /* Must NOT end up in BSS */
  494. .section ".fixup",#alloc,#execinstr
  495. .globl __ret_efault, __retl_efault
  496. __ret_efault:
  497. ret
  498. restore %g0, -EFAULT, %o0
  499. __retl_efault:
  500. retl
  501. mov -EFAULT, %o0