cpu.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128
  1. /* cpu.c: Dinky routines to look for the kind of Sparc cpu
  2. * we are on.
  3. *
  4. * Copyright (C) 1996 David S. Miller (davem@caip.rutgers.edu)
  5. */
  6. #include <linux/config.h>
  7. #include <linux/kernel.h>
  8. #include <linux/init.h>
  9. #include <linux/sched.h>
  10. #include <linux/smp.h>
  11. #include <asm/asi.h>
  12. #include <asm/system.h>
  13. #include <asm/fpumacro.h>
  14. #include <asm/cpudata.h>
  15. DEFINE_PER_CPU(cpuinfo_sparc, __cpu_data) = { 0 };
  16. struct cpu_iu_info {
  17. short manuf;
  18. short impl;
  19. char* cpu_name; /* should be enough I hope... */
  20. };
  21. struct cpu_fp_info {
  22. short manuf;
  23. short impl;
  24. char fpu_vers;
  25. char* fp_name;
  26. };
  27. struct cpu_fp_info linux_sparc_fpu[] = {
  28. { 0x17, 0x10, 0, "UltraSparc I integrated FPU"},
  29. { 0x22, 0x10, 0, "UltraSparc I integrated FPU"},
  30. { 0x17, 0x11, 0, "UltraSparc II integrated FPU"},
  31. { 0x17, 0x12, 0, "UltraSparc IIi integrated FPU"},
  32. { 0x17, 0x13, 0, "UltraSparc IIe integrated FPU"},
  33. { 0x3e, 0x14, 0, "UltraSparc III integrated FPU"},
  34. { 0x3e, 0x15, 0, "UltraSparc III+ integrated FPU"},
  35. { 0x3e, 0x16, 0, "UltraSparc IIIi integrated FPU"},
  36. { 0x3e, 0x18, 0, "UltraSparc IV integrated FPU"},
  37. { 0x3e, 0x19, 0, "UltraSparc IV+ integrated FPU"},
  38. { 0x3e, 0x22, 0, "UltraSparc IIIi+ integrated FPU"},
  39. };
  40. #define NSPARCFPU ARRAY_SIZE(linux_sparc_fpu)
  41. struct cpu_iu_info linux_sparc_chips[] = {
  42. { 0x17, 0x10, "TI UltraSparc I (SpitFire)"},
  43. { 0x22, 0x10, "TI UltraSparc I (SpitFire)"},
  44. { 0x17, 0x11, "TI UltraSparc II (BlackBird)"},
  45. { 0x17, 0x12, "TI UltraSparc IIi (Sabre)"},
  46. { 0x17, 0x13, "TI UltraSparc IIe (Hummingbird)"},
  47. { 0x3e, 0x14, "TI UltraSparc III (Cheetah)"},
  48. { 0x3e, 0x15, "TI UltraSparc III+ (Cheetah+)"},
  49. { 0x3e, 0x16, "TI UltraSparc IIIi (Jalapeno)"},
  50. { 0x3e, 0x18, "TI UltraSparc IV (Jaguar)"},
  51. { 0x3e, 0x19, "TI UltraSparc IV+ (Panther)"},
  52. { 0x3e, 0x22, "TI UltraSparc IIIi+ (Serrano)"},
  53. };
  54. #define NSPARCCHIPS ARRAY_SIZE(linux_sparc_chips)
  55. char *sparc_cpu_type = "cpu-oops";
  56. char *sparc_fpu_type = "fpu-oops";
  57. unsigned int fsr_storage;
  58. void __init cpu_probe(void)
  59. {
  60. unsigned long ver, fpu_vers, manuf, impl, fprs;
  61. int i;
  62. fprs = fprs_read();
  63. fprs_write(FPRS_FEF);
  64. __asm__ __volatile__ ("rdpr %%ver, %0; stx %%fsr, [%1]"
  65. : "=&r" (ver)
  66. : "r" (&fpu_vers));
  67. fprs_write(fprs);
  68. manuf = ((ver >> 48) & 0xffff);
  69. impl = ((ver >> 32) & 0xffff);
  70. fpu_vers = ((fpu_vers >> 17) & 0x7);
  71. retry:
  72. for (i = 0; i < NSPARCCHIPS; i++) {
  73. if (linux_sparc_chips[i].manuf == manuf) {
  74. if (linux_sparc_chips[i].impl == impl) {
  75. sparc_cpu_type =
  76. linux_sparc_chips[i].cpu_name;
  77. break;
  78. }
  79. }
  80. }
  81. if (i == NSPARCCHIPS) {
  82. /* Maybe it is a cheetah+ derivative, report it as cheetah+
  83. * in that case until we learn the real names.
  84. */
  85. if (manuf == 0x3e &&
  86. impl > 0x15) {
  87. impl = 0x15;
  88. goto retry;
  89. } else {
  90. printk("DEBUG: manuf[%lx] impl[%lx]\n",
  91. manuf, impl);
  92. }
  93. sparc_cpu_type = "Unknown CPU";
  94. }
  95. for (i = 0; i < NSPARCFPU; i++) {
  96. if (linux_sparc_fpu[i].manuf == manuf &&
  97. linux_sparc_fpu[i].impl == impl) {
  98. if (linux_sparc_fpu[i].fpu_vers == fpu_vers) {
  99. sparc_fpu_type =
  100. linux_sparc_fpu[i].fp_name;
  101. break;
  102. }
  103. }
  104. }
  105. if (i == NSPARCFPU) {
  106. printk("DEBUG: manuf[%lx] impl[%lx] fsr.vers[%lx]\n",
  107. manuf, impl, fpu_vers);
  108. sparc_fpu_type = "Unknown FPU";
  109. }
  110. }