mpc85xx_devices.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745
  1. /*
  2. * arch/ppc/platforms/85xx/mpc85xx_devices.c
  3. *
  4. * MPC85xx Device descriptions
  5. *
  6. * Maintainer: Kumar Gala <galak@kernel.crashing.org>
  7. *
  8. * Copyright 2005 Freescale Semiconductor Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/module.h>
  17. #include <linux/device.h>
  18. #include <linux/serial_8250.h>
  19. #include <linux/fsl_devices.h>
  20. #include <asm/mpc85xx.h>
  21. #include <asm/irq.h>
  22. #include <asm/ppc_sys.h>
  23. /* We use offsets for IORESOURCE_MEM since we do not know at compile time
  24. * what CCSRBAR is, will get fixed up by mach_mpc85xx_fixup
  25. */
  26. struct gianfar_mdio_data mpc85xx_mdio_pdata = {
  27. };
  28. static struct gianfar_platform_data mpc85xx_tsec1_pdata = {
  29. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  30. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  31. FSL_GIANFAR_DEV_HAS_MULTI_INTR,
  32. };
  33. static struct gianfar_platform_data mpc85xx_tsec2_pdata = {
  34. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  35. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  36. FSL_GIANFAR_DEV_HAS_MULTI_INTR,
  37. };
  38. static struct gianfar_platform_data mpc85xx_etsec1_pdata = {
  39. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  40. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  41. FSL_GIANFAR_DEV_HAS_MULTI_INTR |
  42. FSL_GIANFAR_DEV_HAS_CSUM | FSL_GIANFAR_DEV_HAS_VLAN |
  43. FSL_GIANFAR_DEV_HAS_EXTENDED_HASH,
  44. };
  45. static struct gianfar_platform_data mpc85xx_etsec2_pdata = {
  46. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  47. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  48. FSL_GIANFAR_DEV_HAS_MULTI_INTR |
  49. FSL_GIANFAR_DEV_HAS_CSUM | FSL_GIANFAR_DEV_HAS_VLAN |
  50. FSL_GIANFAR_DEV_HAS_EXTENDED_HASH,
  51. };
  52. static struct gianfar_platform_data mpc85xx_etsec3_pdata = {
  53. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  54. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  55. FSL_GIANFAR_DEV_HAS_MULTI_INTR |
  56. FSL_GIANFAR_DEV_HAS_CSUM | FSL_GIANFAR_DEV_HAS_VLAN |
  57. FSL_GIANFAR_DEV_HAS_EXTENDED_HASH,
  58. };
  59. static struct gianfar_platform_data mpc85xx_etsec4_pdata = {
  60. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  61. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  62. FSL_GIANFAR_DEV_HAS_MULTI_INTR |
  63. FSL_GIANFAR_DEV_HAS_CSUM | FSL_GIANFAR_DEV_HAS_VLAN |
  64. FSL_GIANFAR_DEV_HAS_EXTENDED_HASH,
  65. };
  66. static struct gianfar_platform_data mpc85xx_fec_pdata = {
  67. .device_flags = 0,
  68. };
  69. static struct fsl_i2c_platform_data mpc85xx_fsl_i2c_pdata = {
  70. .device_flags = FSL_I2C_DEV_SEPARATE_DFSRR,
  71. };
  72. static struct fsl_i2c_platform_data mpc85xx_fsl_i2c2_pdata = {
  73. .device_flags = FSL_I2C_DEV_SEPARATE_DFSRR,
  74. };
  75. static struct plat_serial8250_port serial_platform_data[] = {
  76. [0] = {
  77. .mapbase = 0x4500,
  78. .irq = MPC85xx_IRQ_DUART,
  79. .iotype = UPIO_MEM,
  80. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ,
  81. },
  82. [1] = {
  83. .mapbase = 0x4600,
  84. .irq = MPC85xx_IRQ_DUART,
  85. .iotype = UPIO_MEM,
  86. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ,
  87. },
  88. { },
  89. };
  90. struct platform_device ppc_sys_platform_devices[] = {
  91. [MPC85xx_TSEC1] = {
  92. .name = "fsl-gianfar",
  93. .id = 1,
  94. .dev.platform_data = &mpc85xx_tsec1_pdata,
  95. .num_resources = 4,
  96. .resource = (struct resource[]) {
  97. {
  98. .start = MPC85xx_ENET1_OFFSET,
  99. .end = MPC85xx_ENET1_OFFSET +
  100. MPC85xx_ENET1_SIZE - 1,
  101. .flags = IORESOURCE_MEM,
  102. },
  103. {
  104. .name = "tx",
  105. .start = MPC85xx_IRQ_TSEC1_TX,
  106. .end = MPC85xx_IRQ_TSEC1_TX,
  107. .flags = IORESOURCE_IRQ,
  108. },
  109. {
  110. .name = "rx",
  111. .start = MPC85xx_IRQ_TSEC1_RX,
  112. .end = MPC85xx_IRQ_TSEC1_RX,
  113. .flags = IORESOURCE_IRQ,
  114. },
  115. {
  116. .name = "error",
  117. .start = MPC85xx_IRQ_TSEC1_ERROR,
  118. .end = MPC85xx_IRQ_TSEC1_ERROR,
  119. .flags = IORESOURCE_IRQ,
  120. },
  121. },
  122. },
  123. [MPC85xx_TSEC2] = {
  124. .name = "fsl-gianfar",
  125. .id = 2,
  126. .dev.platform_data = &mpc85xx_tsec2_pdata,
  127. .num_resources = 4,
  128. .resource = (struct resource[]) {
  129. {
  130. .start = MPC85xx_ENET2_OFFSET,
  131. .end = MPC85xx_ENET2_OFFSET +
  132. MPC85xx_ENET2_SIZE - 1,
  133. .flags = IORESOURCE_MEM,
  134. },
  135. {
  136. .name = "tx",
  137. .start = MPC85xx_IRQ_TSEC2_TX,
  138. .end = MPC85xx_IRQ_TSEC2_TX,
  139. .flags = IORESOURCE_IRQ,
  140. },
  141. {
  142. .name = "rx",
  143. .start = MPC85xx_IRQ_TSEC2_RX,
  144. .end = MPC85xx_IRQ_TSEC2_RX,
  145. .flags = IORESOURCE_IRQ,
  146. },
  147. {
  148. .name = "error",
  149. .start = MPC85xx_IRQ_TSEC2_ERROR,
  150. .end = MPC85xx_IRQ_TSEC2_ERROR,
  151. .flags = IORESOURCE_IRQ,
  152. },
  153. },
  154. },
  155. [MPC85xx_FEC] = {
  156. .name = "fsl-gianfar",
  157. .id = 3,
  158. .dev.platform_data = &mpc85xx_fec_pdata,
  159. .num_resources = 2,
  160. .resource = (struct resource[]) {
  161. {
  162. .start = MPC85xx_ENET3_OFFSET,
  163. .end = MPC85xx_ENET3_OFFSET +
  164. MPC85xx_ENET3_SIZE - 1,
  165. .flags = IORESOURCE_MEM,
  166. },
  167. {
  168. .start = MPC85xx_IRQ_FEC,
  169. .end = MPC85xx_IRQ_FEC,
  170. .flags = IORESOURCE_IRQ,
  171. },
  172. },
  173. },
  174. [MPC85xx_IIC1] = {
  175. .name = "fsl-i2c",
  176. .id = 1,
  177. .dev.platform_data = &mpc85xx_fsl_i2c_pdata,
  178. .num_resources = 2,
  179. .resource = (struct resource[]) {
  180. {
  181. .start = MPC85xx_IIC1_OFFSET,
  182. .end = MPC85xx_IIC1_OFFSET +
  183. MPC85xx_IIC1_SIZE - 1,
  184. .flags = IORESOURCE_MEM,
  185. },
  186. {
  187. .start = MPC85xx_IRQ_IIC1,
  188. .end = MPC85xx_IRQ_IIC1,
  189. .flags = IORESOURCE_IRQ,
  190. },
  191. },
  192. },
  193. [MPC85xx_DMA0] = {
  194. .name = "fsl-dma",
  195. .id = 0,
  196. .num_resources = 2,
  197. .resource = (struct resource[]) {
  198. {
  199. .start = MPC85xx_DMA0_OFFSET,
  200. .end = MPC85xx_DMA0_OFFSET +
  201. MPC85xx_DMA0_SIZE - 1,
  202. .flags = IORESOURCE_MEM,
  203. },
  204. {
  205. .start = MPC85xx_IRQ_DMA0,
  206. .end = MPC85xx_IRQ_DMA0,
  207. .flags = IORESOURCE_IRQ,
  208. },
  209. },
  210. },
  211. [MPC85xx_DMA1] = {
  212. .name = "fsl-dma",
  213. .id = 1,
  214. .num_resources = 2,
  215. .resource = (struct resource[]) {
  216. {
  217. .start = MPC85xx_DMA1_OFFSET,
  218. .end = MPC85xx_DMA1_OFFSET +
  219. MPC85xx_DMA1_SIZE - 1,
  220. .flags = IORESOURCE_MEM,
  221. },
  222. {
  223. .start = MPC85xx_IRQ_DMA1,
  224. .end = MPC85xx_IRQ_DMA1,
  225. .flags = IORESOURCE_IRQ,
  226. },
  227. },
  228. },
  229. [MPC85xx_DMA2] = {
  230. .name = "fsl-dma",
  231. .id = 2,
  232. .num_resources = 2,
  233. .resource = (struct resource[]) {
  234. {
  235. .start = MPC85xx_DMA2_OFFSET,
  236. .end = MPC85xx_DMA2_OFFSET +
  237. MPC85xx_DMA2_SIZE - 1,
  238. .flags = IORESOURCE_MEM,
  239. },
  240. {
  241. .start = MPC85xx_IRQ_DMA2,
  242. .end = MPC85xx_IRQ_DMA2,
  243. .flags = IORESOURCE_IRQ,
  244. },
  245. },
  246. },
  247. [MPC85xx_DMA3] = {
  248. .name = "fsl-dma",
  249. .id = 3,
  250. .num_resources = 2,
  251. .resource = (struct resource[]) {
  252. {
  253. .start = MPC85xx_DMA3_OFFSET,
  254. .end = MPC85xx_DMA3_OFFSET +
  255. MPC85xx_DMA3_SIZE - 1,
  256. .flags = IORESOURCE_MEM,
  257. },
  258. {
  259. .start = MPC85xx_IRQ_DMA3,
  260. .end = MPC85xx_IRQ_DMA3,
  261. .flags = IORESOURCE_IRQ,
  262. },
  263. },
  264. },
  265. [MPC85xx_DUART] = {
  266. .name = "serial8250",
  267. .id = PLAT8250_DEV_PLATFORM,
  268. .dev.platform_data = serial_platform_data,
  269. },
  270. [MPC85xx_PERFMON] = {
  271. .name = "fsl-perfmon",
  272. .id = 1,
  273. .num_resources = 2,
  274. .resource = (struct resource[]) {
  275. {
  276. .start = MPC85xx_PERFMON_OFFSET,
  277. .end = MPC85xx_PERFMON_OFFSET +
  278. MPC85xx_PERFMON_SIZE - 1,
  279. .flags = IORESOURCE_MEM,
  280. },
  281. {
  282. .start = MPC85xx_IRQ_PERFMON,
  283. .end = MPC85xx_IRQ_PERFMON,
  284. .flags = IORESOURCE_IRQ,
  285. },
  286. },
  287. },
  288. [MPC85xx_SEC2] = {
  289. .name = "fsl-sec2",
  290. .id = 1,
  291. .num_resources = 2,
  292. .resource = (struct resource[]) {
  293. {
  294. .start = MPC85xx_SEC2_OFFSET,
  295. .end = MPC85xx_SEC2_OFFSET +
  296. MPC85xx_SEC2_SIZE - 1,
  297. .flags = IORESOURCE_MEM,
  298. },
  299. {
  300. .start = MPC85xx_IRQ_SEC2,
  301. .end = MPC85xx_IRQ_SEC2,
  302. .flags = IORESOURCE_IRQ,
  303. },
  304. },
  305. },
  306. [MPC85xx_CPM_FCC1] = {
  307. .name = "fsl-cpm-fcc",
  308. .id = 1,
  309. .num_resources = 3,
  310. .resource = (struct resource[]) {
  311. {
  312. .start = 0x91300,
  313. .end = 0x9131F,
  314. .flags = IORESOURCE_MEM,
  315. },
  316. {
  317. .start = 0x91380,
  318. .end = 0x9139F,
  319. .flags = IORESOURCE_MEM,
  320. },
  321. {
  322. .start = SIU_INT_FCC1,
  323. .end = SIU_INT_FCC1,
  324. .flags = IORESOURCE_IRQ,
  325. },
  326. },
  327. },
  328. [MPC85xx_CPM_FCC2] = {
  329. .name = "fsl-cpm-fcc",
  330. .id = 2,
  331. .num_resources = 3,
  332. .resource = (struct resource[]) {
  333. {
  334. .start = 0x91320,
  335. .end = 0x9133F,
  336. .flags = IORESOURCE_MEM,
  337. },
  338. {
  339. .start = 0x913A0,
  340. .end = 0x913CF,
  341. .flags = IORESOURCE_MEM,
  342. },
  343. {
  344. .start = SIU_INT_FCC2,
  345. .end = SIU_INT_FCC2,
  346. .flags = IORESOURCE_IRQ,
  347. },
  348. },
  349. },
  350. [MPC85xx_CPM_FCC3] = {
  351. .name = "fsl-cpm-fcc",
  352. .id = 3,
  353. .num_resources = 3,
  354. .resource = (struct resource[]) {
  355. {
  356. .start = 0x91340,
  357. .end = 0x9135F,
  358. .flags = IORESOURCE_MEM,
  359. },
  360. {
  361. .start = 0x913D0,
  362. .end = 0x913FF,
  363. .flags = IORESOURCE_MEM,
  364. },
  365. {
  366. .start = SIU_INT_FCC3,
  367. .end = SIU_INT_FCC3,
  368. .flags = IORESOURCE_IRQ,
  369. },
  370. },
  371. },
  372. [MPC85xx_CPM_I2C] = {
  373. .name = "fsl-cpm-i2c",
  374. .id = 1,
  375. .num_resources = 2,
  376. .resource = (struct resource[]) {
  377. {
  378. .start = 0x91860,
  379. .end = 0x918BF,
  380. .flags = IORESOURCE_MEM,
  381. },
  382. {
  383. .start = SIU_INT_I2C,
  384. .end = SIU_INT_I2C,
  385. .flags = IORESOURCE_IRQ,
  386. },
  387. },
  388. },
  389. [MPC85xx_CPM_SCC1] = {
  390. .name = "fsl-cpm-scc",
  391. .id = 1,
  392. .num_resources = 2,
  393. .resource = (struct resource[]) {
  394. {
  395. .start = 0x91A00,
  396. .end = 0x91A1F,
  397. .flags = IORESOURCE_MEM,
  398. },
  399. {
  400. .start = SIU_INT_SCC1,
  401. .end = SIU_INT_SCC1,
  402. .flags = IORESOURCE_IRQ,
  403. },
  404. },
  405. },
  406. [MPC85xx_CPM_SCC2] = {
  407. .name = "fsl-cpm-scc",
  408. .id = 2,
  409. .num_resources = 2,
  410. .resource = (struct resource[]) {
  411. {
  412. .start = 0x91A20,
  413. .end = 0x91A3F,
  414. .flags = IORESOURCE_MEM,
  415. },
  416. {
  417. .start = SIU_INT_SCC2,
  418. .end = SIU_INT_SCC2,
  419. .flags = IORESOURCE_IRQ,
  420. },
  421. },
  422. },
  423. [MPC85xx_CPM_SCC3] = {
  424. .name = "fsl-cpm-scc",
  425. .id = 3,
  426. .num_resources = 2,
  427. .resource = (struct resource[]) {
  428. {
  429. .start = 0x91A40,
  430. .end = 0x91A5F,
  431. .flags = IORESOURCE_MEM,
  432. },
  433. {
  434. .start = SIU_INT_SCC3,
  435. .end = SIU_INT_SCC3,
  436. .flags = IORESOURCE_IRQ,
  437. },
  438. },
  439. },
  440. [MPC85xx_CPM_SCC4] = {
  441. .name = "fsl-cpm-scc",
  442. .id = 4,
  443. .num_resources = 2,
  444. .resource = (struct resource[]) {
  445. {
  446. .start = 0x91A60,
  447. .end = 0x91A7F,
  448. .flags = IORESOURCE_MEM,
  449. },
  450. {
  451. .start = SIU_INT_SCC4,
  452. .end = SIU_INT_SCC4,
  453. .flags = IORESOURCE_IRQ,
  454. },
  455. },
  456. },
  457. [MPC85xx_CPM_SPI] = {
  458. .name = "fsl-cpm-spi",
  459. .id = 1,
  460. .num_resources = 2,
  461. .resource = (struct resource[]) {
  462. {
  463. .start = 0x91AA0,
  464. .end = 0x91AFF,
  465. .flags = IORESOURCE_MEM,
  466. },
  467. {
  468. .start = SIU_INT_SPI,
  469. .end = SIU_INT_SPI,
  470. .flags = IORESOURCE_IRQ,
  471. },
  472. },
  473. },
  474. [MPC85xx_CPM_MCC1] = {
  475. .name = "fsl-cpm-mcc",
  476. .id = 1,
  477. .num_resources = 2,
  478. .resource = (struct resource[]) {
  479. {
  480. .start = 0x91B30,
  481. .end = 0x91B3F,
  482. .flags = IORESOURCE_MEM,
  483. },
  484. {
  485. .start = SIU_INT_MCC1,
  486. .end = SIU_INT_MCC1,
  487. .flags = IORESOURCE_IRQ,
  488. },
  489. },
  490. },
  491. [MPC85xx_CPM_MCC2] = {
  492. .name = "fsl-cpm-mcc",
  493. .id = 2,
  494. .num_resources = 2,
  495. .resource = (struct resource[]) {
  496. {
  497. .start = 0x91B50,
  498. .end = 0x91B5F,
  499. .flags = IORESOURCE_MEM,
  500. },
  501. {
  502. .start = SIU_INT_MCC2,
  503. .end = SIU_INT_MCC2,
  504. .flags = IORESOURCE_IRQ,
  505. },
  506. },
  507. },
  508. [MPC85xx_CPM_SMC1] = {
  509. .name = "fsl-cpm-smc",
  510. .id = 1,
  511. .num_resources = 2,
  512. .resource = (struct resource[]) {
  513. {
  514. .start = 0x91A80,
  515. .end = 0x91A8F,
  516. .flags = IORESOURCE_MEM,
  517. },
  518. {
  519. .start = SIU_INT_SMC1,
  520. .end = SIU_INT_SMC1,
  521. .flags = IORESOURCE_IRQ,
  522. },
  523. },
  524. },
  525. [MPC85xx_CPM_SMC2] = {
  526. .name = "fsl-cpm-smc",
  527. .id = 2,
  528. .num_resources = 2,
  529. .resource = (struct resource[]) {
  530. {
  531. .start = 0x91A90,
  532. .end = 0x91A9F,
  533. .flags = IORESOURCE_MEM,
  534. },
  535. {
  536. .start = SIU_INT_SMC2,
  537. .end = SIU_INT_SMC2,
  538. .flags = IORESOURCE_IRQ,
  539. },
  540. },
  541. },
  542. [MPC85xx_CPM_USB] = {
  543. .name = "fsl-cpm-usb",
  544. .id = 2,
  545. .num_resources = 2,
  546. .resource = (struct resource[]) {
  547. {
  548. .start = 0x91B60,
  549. .end = 0x91B7F,
  550. .flags = IORESOURCE_MEM,
  551. },
  552. {
  553. .start = SIU_INT_USB,
  554. .end = SIU_INT_USB,
  555. .flags = IORESOURCE_IRQ,
  556. },
  557. },
  558. },
  559. [MPC85xx_eTSEC1] = {
  560. .name = "fsl-gianfar",
  561. .id = 1,
  562. .dev.platform_data = &mpc85xx_etsec1_pdata,
  563. .num_resources = 4,
  564. .resource = (struct resource[]) {
  565. {
  566. .start = MPC85xx_ENET1_OFFSET,
  567. .end = MPC85xx_ENET1_OFFSET +
  568. MPC85xx_ENET1_SIZE - 1,
  569. .flags = IORESOURCE_MEM,
  570. },
  571. {
  572. .name = "tx",
  573. .start = MPC85xx_IRQ_TSEC1_TX,
  574. .end = MPC85xx_IRQ_TSEC1_TX,
  575. .flags = IORESOURCE_IRQ,
  576. },
  577. {
  578. .name = "rx",
  579. .start = MPC85xx_IRQ_TSEC1_RX,
  580. .end = MPC85xx_IRQ_TSEC1_RX,
  581. .flags = IORESOURCE_IRQ,
  582. },
  583. {
  584. .name = "error",
  585. .start = MPC85xx_IRQ_TSEC1_ERROR,
  586. .end = MPC85xx_IRQ_TSEC1_ERROR,
  587. .flags = IORESOURCE_IRQ,
  588. },
  589. },
  590. },
  591. [MPC85xx_eTSEC2] = {
  592. .name = "fsl-gianfar",
  593. .id = 2,
  594. .dev.platform_data = &mpc85xx_etsec2_pdata,
  595. .num_resources = 4,
  596. .resource = (struct resource[]) {
  597. {
  598. .start = MPC85xx_ENET2_OFFSET,
  599. .end = MPC85xx_ENET2_OFFSET +
  600. MPC85xx_ENET2_SIZE - 1,
  601. .flags = IORESOURCE_MEM,
  602. },
  603. {
  604. .name = "tx",
  605. .start = MPC85xx_IRQ_TSEC2_TX,
  606. .end = MPC85xx_IRQ_TSEC2_TX,
  607. .flags = IORESOURCE_IRQ,
  608. },
  609. {
  610. .name = "rx",
  611. .start = MPC85xx_IRQ_TSEC2_RX,
  612. .end = MPC85xx_IRQ_TSEC2_RX,
  613. .flags = IORESOURCE_IRQ,
  614. },
  615. {
  616. .name = "error",
  617. .start = MPC85xx_IRQ_TSEC2_ERROR,
  618. .end = MPC85xx_IRQ_TSEC2_ERROR,
  619. .flags = IORESOURCE_IRQ,
  620. },
  621. },
  622. },
  623. [MPC85xx_eTSEC3] = {
  624. .name = "fsl-gianfar",
  625. .id = 3,
  626. .dev.platform_data = &mpc85xx_etsec3_pdata,
  627. .num_resources = 4,
  628. .resource = (struct resource[]) {
  629. {
  630. .start = MPC85xx_ENET3_OFFSET,
  631. .end = MPC85xx_ENET3_OFFSET +
  632. MPC85xx_ENET3_SIZE - 1,
  633. .flags = IORESOURCE_MEM,
  634. },
  635. {
  636. .name = "tx",
  637. .start = MPC85xx_IRQ_TSEC3_TX,
  638. .end = MPC85xx_IRQ_TSEC3_TX,
  639. .flags = IORESOURCE_IRQ,
  640. },
  641. {
  642. .name = "rx",
  643. .start = MPC85xx_IRQ_TSEC3_RX,
  644. .end = MPC85xx_IRQ_TSEC3_RX,
  645. .flags = IORESOURCE_IRQ,
  646. },
  647. {
  648. .name = "error",
  649. .start = MPC85xx_IRQ_TSEC3_ERROR,
  650. .end = MPC85xx_IRQ_TSEC3_ERROR,
  651. .flags = IORESOURCE_IRQ,
  652. },
  653. },
  654. },
  655. [MPC85xx_eTSEC4] = {
  656. .name = "fsl-gianfar",
  657. .id = 4,
  658. .dev.platform_data = &mpc85xx_etsec4_pdata,
  659. .num_resources = 4,
  660. .resource = (struct resource[]) {
  661. {
  662. .start = 0x27000,
  663. .end = 0x27fff,
  664. .flags = IORESOURCE_MEM,
  665. },
  666. {
  667. .name = "tx",
  668. .start = MPC85xx_IRQ_TSEC4_TX,
  669. .end = MPC85xx_IRQ_TSEC4_TX,
  670. .flags = IORESOURCE_IRQ,
  671. },
  672. {
  673. .name = "rx",
  674. .start = MPC85xx_IRQ_TSEC4_RX,
  675. .end = MPC85xx_IRQ_TSEC4_RX,
  676. .flags = IORESOURCE_IRQ,
  677. },
  678. {
  679. .name = "error",
  680. .start = MPC85xx_IRQ_TSEC4_ERROR,
  681. .end = MPC85xx_IRQ_TSEC4_ERROR,
  682. .flags = IORESOURCE_IRQ,
  683. },
  684. },
  685. },
  686. [MPC85xx_IIC2] = {
  687. .name = "fsl-i2c",
  688. .id = 2,
  689. .dev.platform_data = &mpc85xx_fsl_i2c2_pdata,
  690. .num_resources = 2,
  691. .resource = (struct resource[]) {
  692. {
  693. .start = 0x03100,
  694. .end = 0x031ff,
  695. .flags = IORESOURCE_MEM,
  696. },
  697. {
  698. .start = MPC85xx_IRQ_IIC1,
  699. .end = MPC85xx_IRQ_IIC1,
  700. .flags = IORESOURCE_IRQ,
  701. },
  702. },
  703. },
  704. [MPC85xx_MDIO] = {
  705. .name = "fsl-gianfar_mdio",
  706. .id = 0,
  707. .dev.platform_data = &mpc85xx_mdio_pdata,
  708. .num_resources = 1,
  709. .resource = (struct resource[]) {
  710. {
  711. .start = 0x24520,
  712. .end = 0x2453f,
  713. .flags = IORESOURCE_MEM,
  714. },
  715. },
  716. },
  717. };
  718. static int __init mach_mpc85xx_fixup(struct platform_device *pdev)
  719. {
  720. ppc_sys_fixup_mem_resource(pdev, CCSRBAR);
  721. return 0;
  722. }
  723. static int __init mach_mpc85xx_init(void)
  724. {
  725. ppc_sys_device_fixup = mach_mpc85xx_fixup;
  726. return 0;
  727. }
  728. postcore_initcall(mach_mpc85xx_init);