stx_gp3.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * arch/ppc/platforms/85xx/stx_gp3.c
  3. *
  4. * STx GP3 board specific routines
  5. *
  6. * Dan Malek <dan@embeddededge.com>
  7. * Copyright 2004 Embedded Edge, LLC
  8. *
  9. * Copied from mpc8560_ads.c
  10. * Copyright 2002, 2003 Motorola Inc.
  11. *
  12. * Ported to 2.6, Matt Porter <mporter@kernel.crashing.org>
  13. * Copyright 2004-2005 MontaVista Software, Inc.
  14. *
  15. * This program is free software; you can redistribute it and/or modify it
  16. * under the terms of the GNU General Public License as published by the
  17. * Free Software Foundation; either version 2 of the License, or (at your
  18. * option) any later version.
  19. */
  20. #include <linux/config.h>
  21. #include <linux/stddef.h>
  22. #include <linux/kernel.h>
  23. #include <linux/init.h>
  24. #include <linux/errno.h>
  25. #include <linux/reboot.h>
  26. #include <linux/pci.h>
  27. #include <linux/kdev_t.h>
  28. #include <linux/major.h>
  29. #include <linux/blkdev.h>
  30. #include <linux/console.h>
  31. #include <linux/delay.h>
  32. #include <linux/root_dev.h>
  33. #include <linux/seq_file.h>
  34. #include <linux/serial.h>
  35. #include <linux/initrd.h>
  36. #include <linux/module.h>
  37. #include <linux/fsl_devices.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/rio.h>
  40. #include <asm/system.h>
  41. #include <asm/pgtable.h>
  42. #include <asm/page.h>
  43. #include <asm/atomic.h>
  44. #include <asm/time.h>
  45. #include <asm/io.h>
  46. #include <asm/machdep.h>
  47. #include <asm/open_pic.h>
  48. #include <asm/bootinfo.h>
  49. #include <asm/pci-bridge.h>
  50. #include <asm/mpc85xx.h>
  51. #include <asm/irq.h>
  52. #include <asm/immap_85xx.h>
  53. #include <asm/cpm2.h>
  54. #include <asm/mpc85xx.h>
  55. #include <asm/ppc_sys.h>
  56. #include <syslib/cpm2_pic.h>
  57. #include <syslib/ppc85xx_common.h>
  58. #include <syslib/ppc85xx_rio.h>
  59. unsigned char __res[sizeof(bd_t)];
  60. #ifndef CONFIG_PCI
  61. unsigned long isa_io_base = 0;
  62. unsigned long isa_mem_base = 0;
  63. unsigned long pci_dram_offset = 0;
  64. #endif
  65. /* Internal interrupts are all Level Sensitive, and Positive Polarity */
  66. static u8 gp3_openpic_initsenses[] __initdata = {
  67. MPC85XX_INTERNAL_IRQ_SENSES,
  68. 0x0, /* External 0: */
  69. #if defined(CONFIG_PCI)
  70. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* External 1: PCI slot 0 */
  71. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* External 2: PCI slot 1 */
  72. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* External 3: PCI slot 2 */
  73. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* External 4: PCI slot 3 */
  74. #else
  75. 0x0, /* External 1: */
  76. 0x0, /* External 2: */
  77. 0x0, /* External 3: */
  78. 0x0, /* External 4: */
  79. #endif
  80. 0x0, /* External 5: */
  81. 0x0, /* External 6: */
  82. 0x0, /* External 7: */
  83. 0x0, /* External 8: */
  84. 0x0, /* External 9: */
  85. 0x0, /* External 10: */
  86. 0x0, /* External 11: */
  87. };
  88. /*
  89. * Setup the architecture
  90. */
  91. static void __init
  92. gp3_setup_arch(void)
  93. {
  94. bd_t *binfo = (bd_t *) __res;
  95. unsigned int freq;
  96. struct gianfar_platform_data *pdata;
  97. struct gianfar_mdio_data *mdata;
  98. cpm2_reset();
  99. /* get the core frequency */
  100. freq = binfo->bi_intfreq;
  101. if (ppc_md.progress)
  102. ppc_md.progress("gp3_setup_arch()", 0);
  103. /* Set loops_per_jiffy to a half-way reasonable value,
  104. for use until calibrate_delay gets called. */
  105. loops_per_jiffy = freq / HZ;
  106. #ifdef CONFIG_PCI
  107. /* setup PCI host bridges */
  108. mpc85xx_setup_hose();
  109. #endif
  110. /* setup the board related info for the MDIO bus */
  111. mdata = (struct gianfar_mdio_data *) ppc_sys_get_pdata(MPC85xx_MDIO);
  112. mdata->irq[2] = MPC85xx_IRQ_EXT5;
  113. mdata->irq[4] = MPC85xx_IRQ_EXT5;
  114. mdata->irq[31] = -1;
  115. /* setup the board related information for the enet controllers */
  116. pdata = (struct gianfar_platform_data *) ppc_sys_get_pdata(MPC85xx_TSEC1);
  117. if (pdata) {
  118. /* pdata->board_flags = FSL_GIANFAR_BRD_HAS_PHY_INTR; */
  119. pdata->bus_id = 0;
  120. pdata->phy_id = 2;
  121. memcpy(pdata->mac_addr, binfo->bi_enetaddr, 6);
  122. }
  123. pdata = (struct gianfar_platform_data *) ppc_sys_get_pdata(MPC85xx_TSEC2);
  124. if (pdata) {
  125. /* pdata->board_flags = FSL_GIANFAR_BRD_HAS_PHY_INTR; */
  126. pdata->bus_id = 0;
  127. pdata->phy_id = 4;
  128. memcpy(pdata->mac_addr, binfo->bi_enet1addr, 6);
  129. }
  130. #ifdef CONFIG_BLK_DEV_INITRD
  131. if (initrd_start)
  132. ROOT_DEV = Root_RAM0;
  133. else
  134. #endif
  135. #ifdef CONFIG_ROOT_NFS
  136. ROOT_DEV = Root_NFS;
  137. #else
  138. ROOT_DEV = Root_HDA1;
  139. #endif
  140. printk ("bi_immr_base = %8.8lx\n", binfo->bi_immr_base);
  141. }
  142. static irqreturn_t cpm2_cascade(int irq, void *dev_id, struct pt_regs *regs)
  143. {
  144. while ((irq = cpm2_get_irq(regs)) >= 0)
  145. __do_IRQ(irq, regs);
  146. return IRQ_HANDLED;
  147. }
  148. static struct irqaction cpm2_irqaction = {
  149. .handler = cpm2_cascade,
  150. .flags = SA_INTERRUPT,
  151. .mask = CPU_MASK_NONE,
  152. .name = "cpm2_cascade",
  153. };
  154. static void __init
  155. gp3_init_IRQ(void)
  156. {
  157. bd_t *binfo = (bd_t *) __res;
  158. /*
  159. * Setup OpenPIC
  160. */
  161. /* Determine the Physical Address of the OpenPIC regs */
  162. phys_addr_t OpenPIC_PAddr =
  163. binfo->bi_immr_base + MPC85xx_OPENPIC_OFFSET;
  164. OpenPIC_Addr = ioremap(OpenPIC_PAddr, MPC85xx_OPENPIC_SIZE);
  165. OpenPIC_InitSenses = gp3_openpic_initsenses;
  166. OpenPIC_NumInitSenses = sizeof (gp3_openpic_initsenses);
  167. /* Skip reserved space and internal sources */
  168. openpic_set_sources(0, 32, OpenPIC_Addr + 0x10200);
  169. /* Map PIC IRQs 0-11 */
  170. openpic_set_sources(48, 12, OpenPIC_Addr + 0x10000);
  171. /*
  172. * Let openpic interrupts starting from an offset, to
  173. * leave space for cascading interrupts underneath.
  174. */
  175. openpic_init(MPC85xx_OPENPIC_IRQ_OFFSET);
  176. /* Setup CPM2 PIC */
  177. cpm2_init_IRQ();
  178. setup_irq(MPC85xx_IRQ_CPM, &cpm2_irqaction);
  179. return;
  180. }
  181. static int
  182. gp3_show_cpuinfo(struct seq_file *m)
  183. {
  184. uint pvid, svid, phid1;
  185. bd_t *binfo = (bd_t *) __res;
  186. uint memsize;
  187. unsigned int freq;
  188. extern unsigned long total_memory; /* in mm/init */
  189. /* get the core frequency */
  190. freq = binfo->bi_intfreq;
  191. pvid = mfspr(SPRN_PVR);
  192. svid = mfspr(SPRN_SVR);
  193. memsize = total_memory;
  194. seq_printf(m, "Vendor\t\t: RPC Electronics STx \n");
  195. seq_printf(m, "Machine\t\t: GP3 - MPC%s\n", cur_ppc_sys_spec->ppc_sys_name);
  196. seq_printf(m, "bus freq\t: %u.%.6u MHz\n", freq / 1000000,
  197. freq % 1000000);
  198. seq_printf(m, "PVR\t\t: 0x%x\n", pvid);
  199. seq_printf(m, "SVR\t\t: 0x%x\n", svid);
  200. /* Display cpu Pll setting */
  201. phid1 = mfspr(SPRN_HID1);
  202. seq_printf(m, "PLL setting\t: 0x%x\n", ((phid1 >> 24) & 0x3f));
  203. /* Display the amount of memory */
  204. seq_printf(m, "Memory\t\t: %d MB\n", memsize / (1024 * 1024));
  205. return 0;
  206. }
  207. #ifdef CONFIG_PCI
  208. int mpc85xx_map_irq(struct pci_dev *dev, unsigned char idsel,
  209. unsigned char pin)
  210. {
  211. static char pci_irq_table[][4] =
  212. /*
  213. * PCI IDSEL/INTPIN->INTLINE
  214. * A B C D
  215. */
  216. {
  217. {PIRQA, PIRQB, PIRQC, PIRQD},
  218. {PIRQD, PIRQA, PIRQB, PIRQC},
  219. {PIRQC, PIRQD, PIRQA, PIRQB},
  220. {PIRQB, PIRQC, PIRQD, PIRQA},
  221. };
  222. const long min_idsel = 12, max_idsel = 15, irqs_per_slot = 4;
  223. return PCI_IRQ_TABLE_LOOKUP;
  224. }
  225. int mpc85xx_exclude_device(u_char bus, u_char devfn)
  226. {
  227. if (bus == 0 && PCI_SLOT(devfn) == 0)
  228. return PCIBIOS_DEVICE_NOT_FOUND;
  229. else
  230. return PCIBIOS_SUCCESSFUL;
  231. }
  232. #endif /* CONFIG_PCI */
  233. #ifdef CONFIG_RAPIDIO
  234. void
  235. platform_rio_init(void)
  236. {
  237. /*
  238. * The STx firmware configures the RapidIO Local Access Window
  239. * at 0xc0000000 with a size of 512MB.
  240. */
  241. mpc85xx_rio_setup(0xc0000000, 0x20000000);
  242. }
  243. #endif /* CONFIG_RAPIDIO */
  244. void __init
  245. platform_init(unsigned long r3, unsigned long r4, unsigned long r5,
  246. unsigned long r6, unsigned long r7)
  247. {
  248. /* parse_bootinfo must always be called first */
  249. parse_bootinfo(find_bootinfo());
  250. /*
  251. * If we were passed in a board information, copy it into the
  252. * residual data area.
  253. */
  254. if (r3) {
  255. memcpy((void *) __res, (void *) (r3 + KERNELBASE),
  256. sizeof (bd_t));
  257. }
  258. #if defined(CONFIG_BLK_DEV_INITRD)
  259. /*
  260. * If the init RAM disk has been configured in, and there's a valid
  261. * starting address for it, set it up.
  262. */
  263. if (r4) {
  264. initrd_start = r4 + KERNELBASE;
  265. initrd_end = r5 + KERNELBASE;
  266. }
  267. #endif /* CONFIG_BLK_DEV_INITRD */
  268. /* Copy the kernel command line arguments to a safe place. */
  269. if (r6) {
  270. *(char *) (r7 + KERNELBASE) = 0;
  271. strcpy(cmd_line, (char *) (r6 + KERNELBASE));
  272. }
  273. identify_ppc_sys_by_id(mfspr(SPRN_SVR));
  274. /* setup the PowerPC module struct */
  275. ppc_md.setup_arch = gp3_setup_arch;
  276. ppc_md.show_cpuinfo = gp3_show_cpuinfo;
  277. ppc_md.init_IRQ = gp3_init_IRQ;
  278. ppc_md.get_irq = openpic_get_irq;
  279. ppc_md.restart = mpc85xx_restart;
  280. ppc_md.power_off = mpc85xx_power_off;
  281. ppc_md.halt = mpc85xx_halt;
  282. ppc_md.find_end_of_memory = mpc85xx_find_end_of_memory;
  283. ppc_md.calibrate_decr = mpc85xx_calibrate_decr;
  284. if (ppc_md.progress)
  285. ppc_md.progress("platform_init(): exit", 0);
  286. return;
  287. }