entry.S 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@fsmlabs.com) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@fsmlabs.com>
  6. * Adapted for Power Macintosh by Paul Mackerras.
  7. * Low-level exception handlers and MMU support
  8. * rewritten by Paul Mackerras.
  9. * Copyright (C) 1996 Paul Mackerras.
  10. * MPC8xx modifications Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains the system call entry code, context switch
  13. * code, and exception/interrupt return code for PowerPC.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <linux/config.h>
  22. #include <linux/errno.h>
  23. #include <linux/sys.h>
  24. #include <linux/threads.h>
  25. #include <asm/processor.h>
  26. #include <asm/page.h>
  27. #include <asm/mmu.h>
  28. #include <asm/cputable.h>
  29. #include <asm/thread_info.h>
  30. #include <asm/ppc_asm.h>
  31. #include <asm/asm-offsets.h>
  32. #include <asm/unistd.h>
  33. #undef SHOW_SYSCALLS
  34. #undef SHOW_SYSCALLS_TASK
  35. /*
  36. * MSR_KERNEL is > 0x10000 on 4xx/Book-E since it include MSR_CE.
  37. */
  38. #if MSR_KERNEL >= 0x10000
  39. #define LOAD_MSR_KERNEL(r, x) lis r,(x)@h; ori r,r,(x)@l
  40. #else
  41. #define LOAD_MSR_KERNEL(r, x) li r,(x)
  42. #endif
  43. #ifdef CONFIG_BOOKE
  44. #include "head_booke.h"
  45. #define TRANSFER_TO_HANDLER_EXC_LEVEL(exc_level) \
  46. mtspr exc_level##_SPRG,r8; \
  47. BOOKE_LOAD_EXC_LEVEL_STACK(exc_level); \
  48. lwz r0,GPR10-INT_FRAME_SIZE(r8); \
  49. stw r0,GPR10(r11); \
  50. lwz r0,GPR11-INT_FRAME_SIZE(r8); \
  51. stw r0,GPR11(r11); \
  52. mfspr r8,exc_level##_SPRG
  53. .globl mcheck_transfer_to_handler
  54. mcheck_transfer_to_handler:
  55. TRANSFER_TO_HANDLER_EXC_LEVEL(MCHECK)
  56. b transfer_to_handler_full
  57. .globl debug_transfer_to_handler
  58. debug_transfer_to_handler:
  59. TRANSFER_TO_HANDLER_EXC_LEVEL(DEBUG)
  60. b transfer_to_handler_full
  61. .globl crit_transfer_to_handler
  62. crit_transfer_to_handler:
  63. TRANSFER_TO_HANDLER_EXC_LEVEL(CRIT)
  64. /* fall through */
  65. #endif
  66. #ifdef CONFIG_40x
  67. .globl crit_transfer_to_handler
  68. crit_transfer_to_handler:
  69. lwz r0,crit_r10@l(0)
  70. stw r0,GPR10(r11)
  71. lwz r0,crit_r11@l(0)
  72. stw r0,GPR11(r11)
  73. /* fall through */
  74. #endif
  75. /*
  76. * This code finishes saving the registers to the exception frame
  77. * and jumps to the appropriate handler for the exception, turning
  78. * on address translation.
  79. * Note that we rely on the caller having set cr0.eq iff the exception
  80. * occurred in kernel mode (i.e. MSR:PR = 0).
  81. */
  82. .globl transfer_to_handler_full
  83. transfer_to_handler_full:
  84. SAVE_NVGPRS(r11)
  85. /* fall through */
  86. .globl transfer_to_handler
  87. transfer_to_handler:
  88. stw r2,GPR2(r11)
  89. stw r12,_NIP(r11)
  90. stw r9,_MSR(r11)
  91. andi. r2,r9,MSR_PR
  92. mfctr r12
  93. mfspr r2,SPRN_XER
  94. stw r12,_CTR(r11)
  95. stw r2,_XER(r11)
  96. mfspr r12,SPRN_SPRG3
  97. addi r2,r12,-THREAD
  98. tovirt(r2,r2) /* set r2 to current */
  99. beq 2f /* if from user, fix up THREAD.regs */
  100. addi r11,r1,STACK_FRAME_OVERHEAD
  101. stw r11,PT_REGS(r12)
  102. #if defined(CONFIG_40x) || defined(CONFIG_BOOKE)
  103. /* Check to see if the dbcr0 register is set up to debug. Use the
  104. single-step bit to do this. */
  105. lwz r12,THREAD_DBCR0(r12)
  106. andis. r12,r12,DBCR0_IC@h
  107. beq+ 3f
  108. /* From user and task is ptraced - load up global dbcr0 */
  109. li r12,-1 /* clear all pending debug events */
  110. mtspr SPRN_DBSR,r12
  111. lis r11,global_dbcr0@ha
  112. tophys(r11,r11)
  113. addi r11,r11,global_dbcr0@l
  114. lwz r12,0(r11)
  115. mtspr SPRN_DBCR0,r12
  116. lwz r12,4(r11)
  117. addi r12,r12,-1
  118. stw r12,4(r11)
  119. #endif
  120. b 3f
  121. 2: /* if from kernel, check interrupted DOZE/NAP mode and
  122. * check for stack overflow
  123. */
  124. #ifdef CONFIG_6xx
  125. mfspr r11,SPRN_HID0
  126. mtcr r11
  127. BEGIN_FTR_SECTION
  128. bt- 8,power_save_6xx_restore /* Check DOZE */
  129. END_FTR_SECTION_IFSET(CPU_FTR_CAN_DOZE)
  130. BEGIN_FTR_SECTION
  131. bt- 9,power_save_6xx_restore /* Check NAP */
  132. END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
  133. #endif /* CONFIG_6xx */
  134. .globl transfer_to_handler_cont
  135. transfer_to_handler_cont:
  136. lwz r11,THREAD_INFO-THREAD(r12)
  137. cmplw r1,r11 /* if r1 <= current->thread_info */
  138. ble- stack_ovf /* then the kernel stack overflowed */
  139. 3:
  140. mflr r9
  141. lwz r11,0(r9) /* virtual address of handler */
  142. lwz r9,4(r9) /* where to go when done */
  143. FIX_SRR1(r10,r12)
  144. mtspr SPRN_SRR0,r11
  145. mtspr SPRN_SRR1,r10
  146. mtlr r9
  147. SYNC
  148. RFI /* jump to handler, enable MMU */
  149. /*
  150. * On kernel stack overflow, load up an initial stack pointer
  151. * and call StackOverflow(regs), which should not return.
  152. */
  153. stack_ovf:
  154. /* sometimes we use a statically-allocated stack, which is OK. */
  155. lis r11,_end@h
  156. ori r11,r11,_end@l
  157. cmplw r1,r11
  158. ble 3b /* r1 <= &_end is OK */
  159. SAVE_NVGPRS(r11)
  160. addi r3,r1,STACK_FRAME_OVERHEAD
  161. lis r1,init_thread_union@ha
  162. addi r1,r1,init_thread_union@l
  163. addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD
  164. lis r9,StackOverflow@ha
  165. addi r9,r9,StackOverflow@l
  166. LOAD_MSR_KERNEL(r10,MSR_KERNEL)
  167. FIX_SRR1(r10,r12)
  168. mtspr SPRN_SRR0,r9
  169. mtspr SPRN_SRR1,r10
  170. SYNC
  171. RFI
  172. /*
  173. * Handle a system call.
  174. */
  175. .stabs "arch/ppc/kernel/",N_SO,0,0,0f
  176. .stabs "entry.S",N_SO,0,0,0f
  177. 0:
  178. _GLOBAL(DoSyscall)
  179. stw r0,THREAD+LAST_SYSCALL(r2)
  180. stw r3,ORIG_GPR3(r1)
  181. li r12,0
  182. stw r12,RESULT(r1)
  183. lwz r11,_CCR(r1) /* Clear SO bit in CR */
  184. rlwinm r11,r11,0,4,2
  185. stw r11,_CCR(r1)
  186. #ifdef SHOW_SYSCALLS
  187. bl do_show_syscall
  188. #endif /* SHOW_SYSCALLS */
  189. rlwinm r10,r1,0,0,18 /* current_thread_info() */
  190. lwz r11,TI_FLAGS(r10)
  191. andi. r11,r11,_TIF_SYSCALL_T_OR_A
  192. bne- syscall_dotrace
  193. syscall_dotrace_cont:
  194. cmplwi 0,r0,NR_syscalls
  195. lis r10,sys_call_table@h
  196. ori r10,r10,sys_call_table@l
  197. slwi r0,r0,2
  198. bge- 66f
  199. lwzx r10,r10,r0 /* Fetch system call handler [ptr] */
  200. mtlr r10
  201. addi r9,r1,STACK_FRAME_OVERHEAD
  202. PPC440EP_ERR42
  203. blrl /* Call handler */
  204. .globl ret_from_syscall
  205. ret_from_syscall:
  206. #ifdef SHOW_SYSCALLS
  207. bl do_show_syscall_exit
  208. #endif
  209. mr r6,r3
  210. rlwinm r12,r1,0,0,18 /* current_thread_info() */
  211. /* disable interrupts so current_thread_info()->flags can't change */
  212. LOAD_MSR_KERNEL(r10,MSR_KERNEL) /* doesn't include MSR_EE */
  213. SYNC
  214. MTMSRD(r10)
  215. lwz r9,TI_FLAGS(r12)
  216. li r8,-_LAST_ERRNO
  217. andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SIGPENDING|_TIF_NEED_RESCHED|_TIF_RESTOREALL)
  218. bne- syscall_exit_work
  219. cmplw 0,r3,r8
  220. blt+ syscall_exit_cont
  221. lwz r11,_CCR(r1) /* Load CR */
  222. neg r3,r3
  223. oris r11,r11,0x1000 /* Set SO bit in CR */
  224. stw r11,_CCR(r1)
  225. syscall_exit_cont:
  226. #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
  227. /* If the process has its own DBCR0 value, load it up. The single
  228. step bit tells us that dbcr0 should be loaded. */
  229. lwz r0,THREAD+THREAD_DBCR0(r2)
  230. andis. r10,r0,DBCR0_IC@h
  231. bnel- load_dbcr0
  232. #endif
  233. stwcx. r0,0,r1 /* to clear the reservation */
  234. lwz r4,_LINK(r1)
  235. lwz r5,_CCR(r1)
  236. mtlr r4
  237. mtcr r5
  238. lwz r7,_NIP(r1)
  239. lwz r8,_MSR(r1)
  240. FIX_SRR1(r8, r0)
  241. lwz r2,GPR2(r1)
  242. lwz r1,GPR1(r1)
  243. mtspr SPRN_SRR0,r7
  244. mtspr SPRN_SRR1,r8
  245. SYNC
  246. RFI
  247. 66: li r3,-ENOSYS
  248. b ret_from_syscall
  249. .globl ret_from_fork
  250. ret_from_fork:
  251. REST_NVGPRS(r1)
  252. bl schedule_tail
  253. li r3,0
  254. b ret_from_syscall
  255. /* Traced system call support */
  256. syscall_dotrace:
  257. SAVE_NVGPRS(r1)
  258. li r0,0xc00
  259. stw r0,TRAP(r1)
  260. addi r3,r1,STACK_FRAME_OVERHEAD
  261. bl do_syscall_trace_enter
  262. lwz r0,GPR0(r1) /* Restore original registers */
  263. lwz r3,GPR3(r1)
  264. lwz r4,GPR4(r1)
  265. lwz r5,GPR5(r1)
  266. lwz r6,GPR6(r1)
  267. lwz r7,GPR7(r1)
  268. lwz r8,GPR8(r1)
  269. REST_NVGPRS(r1)
  270. b syscall_dotrace_cont
  271. syscall_exit_work:
  272. andi. r0,r9,_TIF_RESTOREALL
  273. bne- 2f
  274. cmplw 0,r3,r8
  275. blt+ 1f
  276. andi. r0,r9,_TIF_NOERROR
  277. bne- 1f
  278. lwz r11,_CCR(r1) /* Load CR */
  279. neg r3,r3
  280. oris r11,r11,0x1000 /* Set SO bit in CR */
  281. stw r11,_CCR(r1)
  282. 1: stw r6,RESULT(r1) /* Save result */
  283. stw r3,GPR3(r1) /* Update return value */
  284. 2: andi. r0,r9,(_TIF_PERSYSCALL_MASK)
  285. beq 4f
  286. /* Clear per-syscall TIF flags if any are set, but _leave_
  287. _TIF_SAVE_NVGPRS set in r9 since we haven't dealt with that
  288. yet. */
  289. li r11,_TIF_PERSYSCALL_MASK
  290. addi r12,r12,TI_FLAGS
  291. 3: lwarx r8,0,r12
  292. andc r8,r8,r11
  293. #ifdef CONFIG_IBM405_ERR77
  294. dcbt 0,r12
  295. #endif
  296. stwcx. r8,0,r12
  297. bne- 3b
  298. subi r12,r12,TI_FLAGS
  299. 4: /* Anything which requires enabling interrupts? */
  300. andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP|_TIF_SAVE_NVGPRS)
  301. beq 7f
  302. /* Save NVGPRS if they're not saved already */
  303. lwz r4,TRAP(r1)
  304. andi. r4,r4,1
  305. beq 5f
  306. SAVE_NVGPRS(r1)
  307. li r4,0xc00
  308. stw r4,TRAP(r1)
  309. /* Re-enable interrupts */
  310. 5: ori r10,r10,MSR_EE
  311. SYNC
  312. MTMSRD(r10)
  313. andi. r0,r9,_TIF_SAVE_NVGPRS
  314. bne save_user_nvgprs
  315. save_user_nvgprs_cont:
  316. andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP)
  317. beq 7f
  318. addi r3,r1,STACK_FRAME_OVERHEAD
  319. bl do_syscall_trace_leave
  320. REST_NVGPRS(r1)
  321. 6: lwz r3,GPR3(r1)
  322. LOAD_MSR_KERNEL(r10,MSR_KERNEL) /* doesn't include MSR_EE */
  323. SYNC
  324. MTMSRD(r10) /* disable interrupts again */
  325. rlwinm r12,r1,0,0,18 /* current_thread_info() */
  326. lwz r9,TI_FLAGS(r12)
  327. 7:
  328. andi. r0,r9,_TIF_NEED_RESCHED
  329. bne 8f
  330. lwz r5,_MSR(r1)
  331. andi. r5,r5,MSR_PR
  332. beq ret_from_except
  333. andi. r0,r9,_TIF_SIGPENDING
  334. beq ret_from_except
  335. b do_user_signal
  336. 8:
  337. ori r10,r10,MSR_EE
  338. SYNC
  339. MTMSRD(r10) /* re-enable interrupts */
  340. bl schedule
  341. b 6b
  342. save_user_nvgprs:
  343. lwz r8,TI_SIGFRAME(r12)
  344. .macro savewords start, end
  345. 1: stw \start,4*(\start)(r8)
  346. .section __ex_table,"a"
  347. .align 2
  348. .long 1b,save_user_nvgprs_fault
  349. .previous
  350. .if \end - \start
  351. savewords "(\start+1)",\end
  352. .endif
  353. .endm
  354. savewords 14,31
  355. b save_user_nvgprs_cont
  356. save_user_nvgprs_fault:
  357. li r3,11 /* SIGSEGV */
  358. lwz r4,TI_TASK(r12)
  359. bl force_sigsegv
  360. rlwinm r12,r1,0,0,18 /* current_thread_info() */
  361. lwz r9,TI_FLAGS(r12)
  362. b save_user_nvgprs_cont
  363. #ifdef SHOW_SYSCALLS
  364. do_show_syscall:
  365. #ifdef SHOW_SYSCALLS_TASK
  366. lis r11,show_syscalls_task@ha
  367. lwz r11,show_syscalls_task@l(r11)
  368. cmp 0,r2,r11
  369. bnelr
  370. #endif
  371. stw r31,GPR31(r1)
  372. mflr r31
  373. lis r3,7f@ha
  374. addi r3,r3,7f@l
  375. lwz r4,GPR0(r1)
  376. lwz r5,GPR3(r1)
  377. lwz r6,GPR4(r1)
  378. lwz r7,GPR5(r1)
  379. lwz r8,GPR6(r1)
  380. lwz r9,GPR7(r1)
  381. bl printk
  382. lis r3,77f@ha
  383. addi r3,r3,77f@l
  384. lwz r4,GPR8(r1)
  385. mr r5,r2
  386. bl printk
  387. lwz r0,GPR0(r1)
  388. lwz r3,GPR3(r1)
  389. lwz r4,GPR4(r1)
  390. lwz r5,GPR5(r1)
  391. lwz r6,GPR6(r1)
  392. lwz r7,GPR7(r1)
  393. lwz r8,GPR8(r1)
  394. mtlr r31
  395. lwz r31,GPR31(r1)
  396. blr
  397. do_show_syscall_exit:
  398. #ifdef SHOW_SYSCALLS_TASK
  399. lis r11,show_syscalls_task@ha
  400. lwz r11,show_syscalls_task@l(r11)
  401. cmp 0,r2,r11
  402. bnelr
  403. #endif
  404. stw r31,GPR31(r1)
  405. mflr r31
  406. stw r3,RESULT(r1) /* Save result */
  407. mr r4,r3
  408. lis r3,79f@ha
  409. addi r3,r3,79f@l
  410. bl printk
  411. lwz r3,RESULT(r1)
  412. mtlr r31
  413. lwz r31,GPR31(r1)
  414. blr
  415. 7: .string "syscall %d(%x, %x, %x, %x, %x, "
  416. 77: .string "%x), current=%p\n"
  417. 79: .string " -> %x\n"
  418. .align 2,0
  419. #ifdef SHOW_SYSCALLS_TASK
  420. .data
  421. .globl show_syscalls_task
  422. show_syscalls_task:
  423. .long -1
  424. .text
  425. #endif
  426. #endif /* SHOW_SYSCALLS */
  427. /*
  428. * The fork/clone functions need to copy the full register set into
  429. * the child process. Therefore we need to save all the nonvolatile
  430. * registers (r13 - r31) before calling the C code.
  431. */
  432. .globl ppc_fork
  433. ppc_fork:
  434. SAVE_NVGPRS(r1)
  435. lwz r0,TRAP(r1)
  436. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  437. stw r0,TRAP(r1) /* register set saved */
  438. b sys_fork
  439. .globl ppc_vfork
  440. ppc_vfork:
  441. SAVE_NVGPRS(r1)
  442. lwz r0,TRAP(r1)
  443. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  444. stw r0,TRAP(r1) /* register set saved */
  445. b sys_vfork
  446. .globl ppc_clone
  447. ppc_clone:
  448. SAVE_NVGPRS(r1)
  449. lwz r0,TRAP(r1)
  450. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  451. stw r0,TRAP(r1) /* register set saved */
  452. b sys_clone
  453. /*
  454. * Top-level page fault handling.
  455. * This is in assembler because if do_page_fault tells us that
  456. * it is a bad kernel page fault, we want to save the non-volatile
  457. * registers before calling bad_page_fault.
  458. */
  459. .globl handle_page_fault
  460. handle_page_fault:
  461. stw r4,_DAR(r1)
  462. addi r3,r1,STACK_FRAME_OVERHEAD
  463. bl do_page_fault
  464. cmpwi r3,0
  465. beq+ ret_from_except
  466. SAVE_NVGPRS(r1)
  467. lwz r0,TRAP(r1)
  468. clrrwi r0,r0,1
  469. stw r0,TRAP(r1)
  470. mr r5,r3
  471. addi r3,r1,STACK_FRAME_OVERHEAD
  472. lwz r4,_DAR(r1)
  473. bl bad_page_fault
  474. b ret_from_except_full
  475. /*
  476. * This routine switches between two different tasks. The process
  477. * state of one is saved on its kernel stack. Then the state
  478. * of the other is restored from its kernel stack. The memory
  479. * management hardware is updated to the second process's state.
  480. * Finally, we can return to the second process.
  481. * On entry, r3 points to the THREAD for the current task, r4
  482. * points to the THREAD for the new task.
  483. *
  484. * This routine is always called with interrupts disabled.
  485. *
  486. * Note: there are two ways to get to the "going out" portion
  487. * of this code; either by coming in via the entry (_switch)
  488. * or via "fork" which must set up an environment equivalent
  489. * to the "_switch" path. If you change this , you'll have to
  490. * change the fork code also.
  491. *
  492. * The code which creates the new task context is in 'copy_thread'
  493. * in arch/ppc/kernel/process.c
  494. */
  495. _GLOBAL(_switch)
  496. stwu r1,-INT_FRAME_SIZE(r1)
  497. mflr r0
  498. stw r0,INT_FRAME_SIZE+4(r1)
  499. /* r3-r12 are caller saved -- Cort */
  500. SAVE_NVGPRS(r1)
  501. stw r0,_NIP(r1) /* Return to switch caller */
  502. mfmsr r11
  503. li r0,MSR_FP /* Disable floating-point */
  504. #ifdef CONFIG_ALTIVEC
  505. BEGIN_FTR_SECTION
  506. oris r0,r0,MSR_VEC@h /* Disable altivec */
  507. mfspr r12,SPRN_VRSAVE /* save vrsave register value */
  508. stw r12,THREAD+THREAD_VRSAVE(r2)
  509. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  510. #endif /* CONFIG_ALTIVEC */
  511. #ifdef CONFIG_SPE
  512. oris r0,r0,MSR_SPE@h /* Disable SPE */
  513. mfspr r12,SPRN_SPEFSCR /* save spefscr register value */
  514. stw r12,THREAD+THREAD_SPEFSCR(r2)
  515. #endif /* CONFIG_SPE */
  516. and. r0,r0,r11 /* FP or altivec or SPE enabled? */
  517. beq+ 1f
  518. andc r11,r11,r0
  519. MTMSRD(r11)
  520. isync
  521. 1: stw r11,_MSR(r1)
  522. mfcr r10
  523. stw r10,_CCR(r1)
  524. stw r1,KSP(r3) /* Set old stack pointer */
  525. #ifdef CONFIG_SMP
  526. /* We need a sync somewhere here to make sure that if the
  527. * previous task gets rescheduled on another CPU, it sees all
  528. * stores it has performed on this one.
  529. */
  530. sync
  531. #endif /* CONFIG_SMP */
  532. tophys(r0,r4)
  533. CLR_TOP32(r0)
  534. mtspr SPRN_SPRG3,r0 /* Update current THREAD phys addr */
  535. lwz r1,KSP(r4) /* Load new stack pointer */
  536. /* save the old current 'last' for return value */
  537. mr r3,r2
  538. addi r2,r4,-THREAD /* Update current */
  539. #ifdef CONFIG_ALTIVEC
  540. BEGIN_FTR_SECTION
  541. lwz r0,THREAD+THREAD_VRSAVE(r2)
  542. mtspr SPRN_VRSAVE,r0 /* if G4, restore VRSAVE reg */
  543. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  544. #endif /* CONFIG_ALTIVEC */
  545. #ifdef CONFIG_SPE
  546. lwz r0,THREAD+THREAD_SPEFSCR(r2)
  547. mtspr SPRN_SPEFSCR,r0 /* restore SPEFSCR reg */
  548. #endif /* CONFIG_SPE */
  549. lwz r0,_CCR(r1)
  550. mtcrf 0xFF,r0
  551. /* r3-r12 are destroyed -- Cort */
  552. REST_NVGPRS(r1)
  553. lwz r4,_NIP(r1) /* Return to _switch caller in new task */
  554. mtlr r4
  555. addi r1,r1,INT_FRAME_SIZE
  556. blr
  557. .globl fast_exception_return
  558. fast_exception_return:
  559. #if !(defined(CONFIG_4xx) || defined(CONFIG_BOOKE))
  560. andi. r10,r9,MSR_RI /* check for recoverable interrupt */
  561. beq 1f /* if not, we've got problems */
  562. #endif
  563. 2: REST_4GPRS(3, r11)
  564. lwz r10,_CCR(r11)
  565. REST_GPR(1, r11)
  566. mtcr r10
  567. lwz r10,_LINK(r11)
  568. mtlr r10
  569. REST_GPR(10, r11)
  570. mtspr SPRN_SRR1,r9
  571. mtspr SPRN_SRR0,r12
  572. REST_GPR(9, r11)
  573. REST_GPR(12, r11)
  574. lwz r11,GPR11(r11)
  575. SYNC
  576. RFI
  577. #if !(defined(CONFIG_4xx) || defined(CONFIG_BOOKE))
  578. /* check if the exception happened in a restartable section */
  579. 1: lis r3,exc_exit_restart_end@ha
  580. addi r3,r3,exc_exit_restart_end@l
  581. cmplw r12,r3
  582. bge 3f
  583. lis r4,exc_exit_restart@ha
  584. addi r4,r4,exc_exit_restart@l
  585. cmplw r12,r4
  586. blt 3f
  587. lis r3,fee_restarts@ha
  588. tophys(r3,r3)
  589. lwz r5,fee_restarts@l(r3)
  590. addi r5,r5,1
  591. stw r5,fee_restarts@l(r3)
  592. mr r12,r4 /* restart at exc_exit_restart */
  593. b 2b
  594. .comm fee_restarts,4
  595. /* aargh, a nonrecoverable interrupt, panic */
  596. /* aargh, we don't know which trap this is */
  597. /* but the 601 doesn't implement the RI bit, so assume it's OK */
  598. 3:
  599. BEGIN_FTR_SECTION
  600. b 2b
  601. END_FTR_SECTION_IFSET(CPU_FTR_601)
  602. li r10,-1
  603. stw r10,TRAP(r11)
  604. addi r3,r1,STACK_FRAME_OVERHEAD
  605. lis r10,MSR_KERNEL@h
  606. ori r10,r10,MSR_KERNEL@l
  607. bl transfer_to_handler_full
  608. .long nonrecoverable_exception
  609. .long ret_from_except
  610. #endif
  611. .globl ret_from_except_full
  612. ret_from_except_full:
  613. REST_NVGPRS(r1)
  614. /* fall through */
  615. .globl ret_from_except
  616. ret_from_except:
  617. /* Hard-disable interrupts so that current_thread_info()->flags
  618. * can't change between when we test it and when we return
  619. * from the interrupt. */
  620. LOAD_MSR_KERNEL(r10,MSR_KERNEL)
  621. SYNC /* Some chip revs have problems here... */
  622. MTMSRD(r10) /* disable interrupts */
  623. lwz r3,_MSR(r1) /* Returning to user mode? */
  624. andi. r0,r3,MSR_PR
  625. beq resume_kernel
  626. user_exc_return: /* r10 contains MSR_KERNEL here */
  627. /* Check current_thread_info()->flags */
  628. rlwinm r9,r1,0,0,18
  629. lwz r9,TI_FLAGS(r9)
  630. andi. r0,r9,(_TIF_SIGPENDING|_TIF_NEED_RESCHED|_TIF_RESTOREALL)
  631. bne do_work
  632. restore_user:
  633. #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
  634. /* Check whether this process has its own DBCR0 value. The single
  635. step bit tells us that dbcr0 should be loaded. */
  636. lwz r0,THREAD+THREAD_DBCR0(r2)
  637. andis. r10,r0,DBCR0_IC@h
  638. bnel- load_dbcr0
  639. #endif
  640. #ifdef CONFIG_PREEMPT
  641. b restore
  642. /* N.B. the only way to get here is from the beq following ret_from_except. */
  643. resume_kernel:
  644. /* check current_thread_info->preempt_count */
  645. rlwinm r9,r1,0,0,18
  646. lwz r0,TI_PREEMPT(r9)
  647. cmpwi 0,r0,0 /* if non-zero, just restore regs and return */
  648. bne restore
  649. lwz r0,TI_FLAGS(r9)
  650. andi. r0,r0,_TIF_NEED_RESCHED
  651. beq+ restore
  652. andi. r0,r3,MSR_EE /* interrupts off? */
  653. beq restore /* don't schedule if so */
  654. 1: bl preempt_schedule_irq
  655. rlwinm r9,r1,0,0,18
  656. lwz r3,TI_FLAGS(r9)
  657. andi. r0,r3,_TIF_NEED_RESCHED
  658. bne- 1b
  659. #else
  660. resume_kernel:
  661. #endif /* CONFIG_PREEMPT */
  662. /* interrupts are hard-disabled at this point */
  663. restore:
  664. lwz r0,GPR0(r1)
  665. lwz r2,GPR2(r1)
  666. REST_4GPRS(3, r1)
  667. REST_2GPRS(7, r1)
  668. lwz r10,_XER(r1)
  669. lwz r11,_CTR(r1)
  670. mtspr SPRN_XER,r10
  671. mtctr r11
  672. PPC405_ERR77(0,r1)
  673. stwcx. r0,0,r1 /* to clear the reservation */
  674. #if !(defined(CONFIG_4xx) || defined(CONFIG_BOOKE))
  675. lwz r9,_MSR(r1)
  676. andi. r10,r9,MSR_RI /* check if this exception occurred */
  677. beql nonrecoverable /* at a bad place (MSR:RI = 0) */
  678. lwz r10,_CCR(r1)
  679. lwz r11,_LINK(r1)
  680. mtcrf 0xFF,r10
  681. mtlr r11
  682. /*
  683. * Once we put values in SRR0 and SRR1, we are in a state
  684. * where exceptions are not recoverable, since taking an
  685. * exception will trash SRR0 and SRR1. Therefore we clear the
  686. * MSR:RI bit to indicate this. If we do take an exception,
  687. * we can't return to the point of the exception but we
  688. * can restart the exception exit path at the label
  689. * exc_exit_restart below. -- paulus
  690. */
  691. LOAD_MSR_KERNEL(r10,MSR_KERNEL & ~MSR_RI)
  692. SYNC
  693. MTMSRD(r10) /* clear the RI bit */
  694. .globl exc_exit_restart
  695. exc_exit_restart:
  696. lwz r9,_MSR(r1)
  697. lwz r12,_NIP(r1)
  698. FIX_SRR1(r9,r10)
  699. mtspr SPRN_SRR0,r12
  700. mtspr SPRN_SRR1,r9
  701. REST_4GPRS(9, r1)
  702. lwz r1,GPR1(r1)
  703. .globl exc_exit_restart_end
  704. exc_exit_restart_end:
  705. SYNC
  706. RFI
  707. #else /* !(CONFIG_4xx || CONFIG_BOOKE) */
  708. /*
  709. * This is a bit different on 4xx/Book-E because it doesn't have
  710. * the RI bit in the MSR.
  711. * The TLB miss handler checks if we have interrupted
  712. * the exception exit path and restarts it if so
  713. * (well maybe one day it will... :).
  714. */
  715. lwz r11,_LINK(r1)
  716. mtlr r11
  717. lwz r10,_CCR(r1)
  718. mtcrf 0xff,r10
  719. REST_2GPRS(9, r1)
  720. .globl exc_exit_restart
  721. exc_exit_restart:
  722. lwz r11,_NIP(r1)
  723. lwz r12,_MSR(r1)
  724. exc_exit_start:
  725. mtspr SPRN_SRR0,r11
  726. mtspr SPRN_SRR1,r12
  727. REST_2GPRS(11, r1)
  728. lwz r1,GPR1(r1)
  729. .globl exc_exit_restart_end
  730. exc_exit_restart_end:
  731. PPC405_ERR77_SYNC
  732. rfi
  733. b . /* prevent prefetch past rfi */
  734. /*
  735. * Returning from a critical interrupt in user mode doesn't need
  736. * to be any different from a normal exception. For a critical
  737. * interrupt in the kernel, we just return (without checking for
  738. * preemption) since the interrupt may have happened at some crucial
  739. * place (e.g. inside the TLB miss handler), and because we will be
  740. * running with r1 pointing into critical_stack, not the current
  741. * process's kernel stack (and therefore current_thread_info() will
  742. * give the wrong answer).
  743. * We have to restore various SPRs that may have been in use at the
  744. * time of the critical interrupt.
  745. *
  746. */
  747. #ifdef CONFIG_40x
  748. #define PPC_40x_TURN_OFF_MSR_DR \
  749. /* avoid any possible TLB misses here by turning off MSR.DR, we \
  750. * assume the instructions here are mapped by a pinned TLB entry */ \
  751. li r10,MSR_IR; \
  752. mtmsr r10; \
  753. isync; \
  754. tophys(r1, r1);
  755. #else
  756. #define PPC_40x_TURN_OFF_MSR_DR
  757. #endif
  758. #define RET_FROM_EXC_LEVEL(exc_lvl_srr0, exc_lvl_srr1, exc_lvl_rfi) \
  759. REST_NVGPRS(r1); \
  760. lwz r3,_MSR(r1); \
  761. andi. r3,r3,MSR_PR; \
  762. LOAD_MSR_KERNEL(r10,MSR_KERNEL); \
  763. bne user_exc_return; \
  764. lwz r0,GPR0(r1); \
  765. lwz r2,GPR2(r1); \
  766. REST_4GPRS(3, r1); \
  767. REST_2GPRS(7, r1); \
  768. lwz r10,_XER(r1); \
  769. lwz r11,_CTR(r1); \
  770. mtspr SPRN_XER,r10; \
  771. mtctr r11; \
  772. PPC405_ERR77(0,r1); \
  773. stwcx. r0,0,r1; /* to clear the reservation */ \
  774. lwz r11,_LINK(r1); \
  775. mtlr r11; \
  776. lwz r10,_CCR(r1); \
  777. mtcrf 0xff,r10; \
  778. PPC_40x_TURN_OFF_MSR_DR; \
  779. lwz r9,_DEAR(r1); \
  780. lwz r10,_ESR(r1); \
  781. mtspr SPRN_DEAR,r9; \
  782. mtspr SPRN_ESR,r10; \
  783. lwz r11,_NIP(r1); \
  784. lwz r12,_MSR(r1); \
  785. mtspr exc_lvl_srr0,r11; \
  786. mtspr exc_lvl_srr1,r12; \
  787. lwz r9,GPR9(r1); \
  788. lwz r12,GPR12(r1); \
  789. lwz r10,GPR10(r1); \
  790. lwz r11,GPR11(r1); \
  791. lwz r1,GPR1(r1); \
  792. PPC405_ERR77_SYNC; \
  793. exc_lvl_rfi; \
  794. b .; /* prevent prefetch past exc_lvl_rfi */
  795. .globl ret_from_crit_exc
  796. ret_from_crit_exc:
  797. RET_FROM_EXC_LEVEL(SPRN_CSRR0, SPRN_CSRR1, RFCI)
  798. #ifdef CONFIG_BOOKE
  799. .globl ret_from_debug_exc
  800. ret_from_debug_exc:
  801. RET_FROM_EXC_LEVEL(SPRN_DSRR0, SPRN_DSRR1, RFDI)
  802. .globl ret_from_mcheck_exc
  803. ret_from_mcheck_exc:
  804. RET_FROM_EXC_LEVEL(SPRN_MCSRR0, SPRN_MCSRR1, RFMCI)
  805. #endif /* CONFIG_BOOKE */
  806. /*
  807. * Load the DBCR0 value for a task that is being ptraced,
  808. * having first saved away the global DBCR0. Note that r0
  809. * has the dbcr0 value to set upon entry to this.
  810. */
  811. load_dbcr0:
  812. mfmsr r10 /* first disable debug exceptions */
  813. rlwinm r10,r10,0,~MSR_DE
  814. mtmsr r10
  815. isync
  816. mfspr r10,SPRN_DBCR0
  817. lis r11,global_dbcr0@ha
  818. addi r11,r11,global_dbcr0@l
  819. stw r10,0(r11)
  820. mtspr SPRN_DBCR0,r0
  821. lwz r10,4(r11)
  822. addi r10,r10,1
  823. stw r10,4(r11)
  824. li r11,-1
  825. mtspr SPRN_DBSR,r11 /* clear all pending debug events */
  826. blr
  827. .comm global_dbcr0,8
  828. #endif /* !(CONFIG_4xx || CONFIG_BOOKE) */
  829. do_work: /* r10 contains MSR_KERNEL here */
  830. andi. r0,r9,_TIF_NEED_RESCHED
  831. beq do_user_signal
  832. do_resched: /* r10 contains MSR_KERNEL here */
  833. ori r10,r10,MSR_EE
  834. SYNC
  835. MTMSRD(r10) /* hard-enable interrupts */
  836. bl schedule
  837. recheck:
  838. LOAD_MSR_KERNEL(r10,MSR_KERNEL)
  839. SYNC
  840. MTMSRD(r10) /* disable interrupts */
  841. rlwinm r9,r1,0,0,18
  842. lwz r9,TI_FLAGS(r9)
  843. andi. r0,r9,_TIF_NEED_RESCHED
  844. bne- do_resched
  845. andi. r0,r9,_TIF_SIGPENDING
  846. beq restore_user
  847. do_user_signal: /* r10 contains MSR_KERNEL here */
  848. ori r10,r10,MSR_EE
  849. SYNC
  850. MTMSRD(r10) /* hard-enable interrupts */
  851. /* save r13-r31 in the exception frame, if not already done */
  852. lwz r3,TRAP(r1)
  853. andi. r0,r3,1
  854. beq 2f
  855. SAVE_NVGPRS(r1)
  856. rlwinm r3,r3,0,0,30
  857. stw r3,TRAP(r1)
  858. 2: li r3,0
  859. addi r4,r1,STACK_FRAME_OVERHEAD
  860. bl do_signal
  861. REST_NVGPRS(r1)
  862. b recheck
  863. /*
  864. * We come here when we are at the end of handling an exception
  865. * that occurred at a place where taking an exception will lose
  866. * state information, such as the contents of SRR0 and SRR1.
  867. */
  868. nonrecoverable:
  869. lis r10,exc_exit_restart_end@ha
  870. addi r10,r10,exc_exit_restart_end@l
  871. cmplw r12,r10
  872. bge 3f
  873. lis r11,exc_exit_restart@ha
  874. addi r11,r11,exc_exit_restart@l
  875. cmplw r12,r11
  876. blt 3f
  877. lis r10,ee_restarts@ha
  878. lwz r12,ee_restarts@l(r10)
  879. addi r12,r12,1
  880. stw r12,ee_restarts@l(r10)
  881. mr r12,r11 /* restart at exc_exit_restart */
  882. blr
  883. 3: /* OK, we can't recover, kill this process */
  884. /* but the 601 doesn't implement the RI bit, so assume it's OK */
  885. BEGIN_FTR_SECTION
  886. blr
  887. END_FTR_SECTION_IFSET(CPU_FTR_601)
  888. lwz r3,TRAP(r1)
  889. andi. r0,r3,1
  890. beq 4f
  891. SAVE_NVGPRS(r1)
  892. rlwinm r3,r3,0,0,30
  893. stw r3,TRAP(r1)
  894. 4: addi r3,r1,STACK_FRAME_OVERHEAD
  895. bl nonrecoverable_exception
  896. /* shouldn't return */
  897. b 4b
  898. .comm ee_restarts,4
  899. /*
  900. * PROM code for specific machines follows. Put it
  901. * here so it's easy to add arch-specific sections later.
  902. * -- Cort
  903. */
  904. #ifdef CONFIG_PPC_OF
  905. /*
  906. * On CHRP, the Run-Time Abstraction Services (RTAS) have to be
  907. * called with the MMU off.
  908. */
  909. _GLOBAL(enter_rtas)
  910. stwu r1,-INT_FRAME_SIZE(r1)
  911. mflr r0
  912. stw r0,INT_FRAME_SIZE+4(r1)
  913. lis r4,rtas_data@ha
  914. lwz r4,rtas_data@l(r4)
  915. lis r6,1f@ha /* physical return address for rtas */
  916. addi r6,r6,1f@l
  917. tophys(r6,r6)
  918. tophys(r7,r1)
  919. lis r8,rtas_entry@ha
  920. lwz r8,rtas_entry@l(r8)
  921. mfmsr r9
  922. stw r9,8(r1)
  923. LOAD_MSR_KERNEL(r0,MSR_KERNEL)
  924. SYNC /* disable interrupts so SRR0/1 */
  925. MTMSRD(r0) /* don't get trashed */
  926. li r9,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  927. mtlr r6
  928. CLR_TOP32(r7)
  929. mtspr SPRN_SPRG2,r7
  930. mtspr SPRN_SRR0,r8
  931. mtspr SPRN_SRR1,r9
  932. RFI
  933. 1: tophys(r9,r1)
  934. lwz r8,INT_FRAME_SIZE+4(r9) /* get return address */
  935. lwz r9,8(r9) /* original msr value */
  936. FIX_SRR1(r9,r0)
  937. addi r1,r1,INT_FRAME_SIZE
  938. li r0,0
  939. mtspr SPRN_SPRG2,r0
  940. mtspr SPRN_SRR0,r8
  941. mtspr SPRN_SRR1,r9
  942. RFI /* return to caller */
  943. .globl machine_check_in_rtas
  944. machine_check_in_rtas:
  945. twi 31,0,0
  946. /* XXX load up BATs and panic */
  947. #endif /* CONFIG_PPC_OF */