dart_iommu.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. /*
  2. * arch/powerpc/sysdev/dart_iommu.c
  3. *
  4. * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
  5. * Copyright (C) 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org>,
  6. * IBM Corporation
  7. *
  8. * Based on pSeries_iommu.c:
  9. * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
  10. * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
  11. *
  12. * Dynamic DMA mapping support, Apple U3, U4 & IBM CPC925 "DART" iommu.
  13. *
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License as published by
  17. * the Free Software Foundation; either version 2 of the License, or
  18. * (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  28. */
  29. #include <linux/config.h>
  30. #include <linux/init.h>
  31. #include <linux/types.h>
  32. #include <linux/slab.h>
  33. #include <linux/mm.h>
  34. #include <linux/spinlock.h>
  35. #include <linux/string.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/vmalloc.h>
  39. #include <asm/io.h>
  40. #include <asm/prom.h>
  41. #include <asm/iommu.h>
  42. #include <asm/pci-bridge.h>
  43. #include <asm/machdep.h>
  44. #include <asm/abs_addr.h>
  45. #include <asm/cacheflush.h>
  46. #include <asm/lmb.h>
  47. #include <asm/ppc-pci.h>
  48. #include "dart.h"
  49. extern int iommu_force_on;
  50. /* Physical base address and size of the DART table */
  51. unsigned long dart_tablebase; /* exported to htab_initialize */
  52. static unsigned long dart_tablesize;
  53. /* Virtual base address of the DART table */
  54. static u32 *dart_vbase;
  55. /* Mapped base address for the dart */
  56. static unsigned int *__iomem dart;
  57. /* Dummy val that entries are set to when unused */
  58. static unsigned int dart_emptyval;
  59. static struct iommu_table iommu_table_dart;
  60. static int iommu_table_dart_inited;
  61. static int dart_dirty;
  62. static int dart_is_u4;
  63. #define DBG(...)
  64. static inline void dart_tlb_invalidate_all(void)
  65. {
  66. unsigned long l = 0;
  67. unsigned int reg, inv_bit;
  68. unsigned long limit;
  69. DBG("dart: flush\n");
  70. /* To invalidate the DART, set the DARTCNTL_FLUSHTLB bit in the
  71. * control register and wait for it to clear.
  72. *
  73. * Gotcha: Sometimes, the DART won't detect that the bit gets
  74. * set. If so, clear it and set it again.
  75. */
  76. limit = 0;
  77. inv_bit = dart_is_u4 ? DART_CNTL_U4_FLUSHTLB : DART_CNTL_U3_FLUSHTLB;
  78. retry:
  79. l = 0;
  80. reg = DART_IN(DART_CNTL);
  81. reg |= inv_bit;
  82. DART_OUT(DART_CNTL, reg);
  83. while ((DART_IN(DART_CNTL) & inv_bit) && l < (1L << limit))
  84. l++;
  85. if (l == (1L << limit)) {
  86. if (limit < 4) {
  87. limit++;
  88. reg = DART_IN(DART_CNTL);
  89. reg &= ~inv_bit;
  90. DART_OUT(DART_CNTL, reg);
  91. goto retry;
  92. } else
  93. panic("DART: TLB did not flush after waiting a long "
  94. "time. Buggy U3 ?");
  95. }
  96. }
  97. static void dart_flush(struct iommu_table *tbl)
  98. {
  99. if (dart_dirty)
  100. dart_tlb_invalidate_all();
  101. dart_dirty = 0;
  102. }
  103. static void dart_build(struct iommu_table *tbl, long index,
  104. long npages, unsigned long uaddr,
  105. enum dma_data_direction direction)
  106. {
  107. unsigned int *dp;
  108. unsigned int rpn;
  109. DBG("dart: build at: %lx, %lx, addr: %x\n", index, npages, uaddr);
  110. index <<= DART_PAGE_FACTOR;
  111. npages <<= DART_PAGE_FACTOR;
  112. dp = ((unsigned int*)tbl->it_base) + index;
  113. /* On U3, all memory is contigous, so we can move this
  114. * out of the loop.
  115. */
  116. while (npages--) {
  117. rpn = virt_to_abs(uaddr) >> DART_PAGE_SHIFT;
  118. *(dp++) = DARTMAP_VALID | (rpn & DARTMAP_RPNMASK);
  119. uaddr += DART_PAGE_SIZE;
  120. }
  121. dart_dirty = 1;
  122. }
  123. static void dart_free(struct iommu_table *tbl, long index, long npages)
  124. {
  125. unsigned int *dp;
  126. /* We don't worry about flushing the TLB cache. The only drawback of
  127. * not doing it is that we won't catch buggy device drivers doing
  128. * bad DMAs, but then no 32-bit architecture ever does either.
  129. */
  130. DBG("dart: free at: %lx, %lx\n", index, npages);
  131. index <<= DART_PAGE_FACTOR;
  132. npages <<= DART_PAGE_FACTOR;
  133. dp = ((unsigned int *)tbl->it_base) + index;
  134. while (npages--)
  135. *(dp++) = dart_emptyval;
  136. }
  137. static int dart_init(struct device_node *dart_node)
  138. {
  139. unsigned int i;
  140. unsigned long tmp, base, size;
  141. struct resource r;
  142. if (dart_tablebase == 0 || dart_tablesize == 0) {
  143. printk(KERN_INFO "DART: table not allocated, using "
  144. "direct DMA\n");
  145. return -ENODEV;
  146. }
  147. if (of_address_to_resource(dart_node, 0, &r))
  148. panic("DART: can't get register base ! ");
  149. /* Make sure nothing from the DART range remains in the CPU cache
  150. * from a previous mapping that existed before the kernel took
  151. * over
  152. */
  153. flush_dcache_phys_range(dart_tablebase,
  154. dart_tablebase + dart_tablesize);
  155. /* Allocate a spare page to map all invalid DART pages. We need to do
  156. * that to work around what looks like a problem with the HT bridge
  157. * prefetching into invalid pages and corrupting data
  158. */
  159. tmp = lmb_alloc(DART_PAGE_SIZE, DART_PAGE_SIZE);
  160. if (!tmp)
  161. panic("DART: Cannot allocate spare page!");
  162. dart_emptyval = DARTMAP_VALID | ((tmp >> DART_PAGE_SHIFT) &
  163. DARTMAP_RPNMASK);
  164. /* Map in DART registers */
  165. dart = ioremap(r.start, r.end - r.start + 1);
  166. if (dart == NULL)
  167. panic("DART: Cannot map registers!");
  168. /* Map in DART table */
  169. dart_vbase = ioremap(virt_to_abs(dart_tablebase), dart_tablesize);
  170. /* Fill initial table */
  171. for (i = 0; i < dart_tablesize/4; i++)
  172. dart_vbase[i] = dart_emptyval;
  173. /* Initialize DART with table base and enable it. */
  174. base = dart_tablebase >> DART_PAGE_SHIFT;
  175. size = dart_tablesize >> DART_PAGE_SHIFT;
  176. if (dart_is_u4) {
  177. size &= DART_SIZE_U4_SIZE_MASK;
  178. DART_OUT(DART_BASE_U4, base);
  179. DART_OUT(DART_SIZE_U4, size);
  180. DART_OUT(DART_CNTL, DART_CNTL_U4_ENABLE);
  181. } else {
  182. size &= DART_CNTL_U3_SIZE_MASK;
  183. DART_OUT(DART_CNTL,
  184. DART_CNTL_U3_ENABLE |
  185. (base << DART_CNTL_U3_BASE_SHIFT) |
  186. (size << DART_CNTL_U3_SIZE_SHIFT));
  187. }
  188. /* Invalidate DART to get rid of possible stale TLBs */
  189. dart_tlb_invalidate_all();
  190. printk(KERN_INFO "DART IOMMU initialized for %s type chipset\n",
  191. dart_is_u4 ? "U4" : "U3");
  192. return 0;
  193. }
  194. static void iommu_table_dart_setup(void)
  195. {
  196. iommu_table_dart.it_busno = 0;
  197. iommu_table_dart.it_offset = 0;
  198. /* it_size is in number of entries */
  199. iommu_table_dart.it_size = (dart_tablesize / sizeof(u32)) >> DART_PAGE_FACTOR;
  200. /* Initialize the common IOMMU code */
  201. iommu_table_dart.it_base = (unsigned long)dart_vbase;
  202. iommu_table_dart.it_index = 0;
  203. iommu_table_dart.it_blocksize = 1;
  204. iommu_init_table(&iommu_table_dart);
  205. /* Reserve the last page of the DART to avoid possible prefetch
  206. * past the DART mapped area
  207. */
  208. set_bit(iommu_table_dart.it_size - 1, iommu_table_dart.it_map);
  209. }
  210. static void iommu_dev_setup_dart(struct pci_dev *dev)
  211. {
  212. struct device_node *dn;
  213. /* We only have one iommu table on the mac for now, which makes
  214. * things simple. Setup all PCI devices to point to this table
  215. *
  216. * We must use pci_device_to_OF_node() to make sure that
  217. * we get the real "final" pointer to the device in the
  218. * pci_dev sysdata and not the temporary PHB one
  219. */
  220. dn = pci_device_to_OF_node(dev);
  221. if (dn)
  222. PCI_DN(dn)->iommu_table = &iommu_table_dart;
  223. }
  224. static void iommu_bus_setup_dart(struct pci_bus *bus)
  225. {
  226. struct device_node *dn;
  227. if (!iommu_table_dart_inited) {
  228. iommu_table_dart_inited = 1;
  229. iommu_table_dart_setup();
  230. }
  231. dn = pci_bus_to_OF_node(bus);
  232. if (dn)
  233. PCI_DN(dn)->iommu_table = &iommu_table_dart;
  234. }
  235. static void iommu_dev_setup_null(struct pci_dev *dev) { }
  236. static void iommu_bus_setup_null(struct pci_bus *bus) { }
  237. void iommu_init_early_dart(void)
  238. {
  239. struct device_node *dn;
  240. /* Find the DART in the device-tree */
  241. dn = of_find_compatible_node(NULL, "dart", "u3-dart");
  242. if (dn == NULL) {
  243. dn = of_find_compatible_node(NULL, "dart", "u4-dart");
  244. if (dn == NULL)
  245. goto bail;
  246. dart_is_u4 = 1;
  247. }
  248. /* Setup low level TCE operations for the core IOMMU code */
  249. ppc_md.tce_build = dart_build;
  250. ppc_md.tce_free = dart_free;
  251. ppc_md.tce_flush = dart_flush;
  252. /* Initialize the DART HW */
  253. if (dart_init(dn) == 0) {
  254. ppc_md.iommu_dev_setup = iommu_dev_setup_dart;
  255. ppc_md.iommu_bus_setup = iommu_bus_setup_dart;
  256. /* Setup pci_dma ops */
  257. pci_iommu_init();
  258. return;
  259. }
  260. bail:
  261. /* If init failed, use direct iommu and null setup functions */
  262. ppc_md.iommu_dev_setup = iommu_dev_setup_null;
  263. ppc_md.iommu_bus_setup = iommu_bus_setup_null;
  264. /* Setup pci_dma ops */
  265. pci_direct_iommu_init();
  266. }
  267. void __init alloc_dart_table(void)
  268. {
  269. /* Only reserve DART space if machine has more than 2GB of RAM
  270. * or if requested with iommu=on on cmdline.
  271. */
  272. if (lmb_end_of_DRAM() <= 0x80000000ull && !iommu_force_on)
  273. return;
  274. /* 512 pages (2MB) is max DART tablesize. */
  275. dart_tablesize = 1UL << 21;
  276. /* 16MB (1 << 24) alignment. We allocate a full 16Mb chuck since we
  277. * will blow up an entire large page anyway in the kernel mapping
  278. */
  279. dart_tablebase = (unsigned long)
  280. abs_to_virt(lmb_alloc_base(1UL<<24, 1UL<<24, 0x80000000L));
  281. printk(KERN_INFO "DART table allocated at: %lx\n", dart_tablebase);
  282. }