low_i2c.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511
  1. /*
  2. * arch/powerpc/platforms/powermac/low_i2c.c
  3. *
  4. * Copyright (C) 2003-2005 Ben. Herrenschmidt (benh@kernel.crashing.org)
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. *
  11. * The linux i2c layer isn't completely suitable for our needs for various
  12. * reasons ranging from too late initialisation to semantics not perfectly
  13. * matching some requirements of the apple platform functions etc...
  14. *
  15. * This file thus provides a simple low level unified i2c interface for
  16. * powermac that covers the various types of i2c busses used in Apple machines.
  17. * For now, keywest, PMU and SMU, though we could add Cuda, or other bit
  18. * banging busses found on older chipstes in earlier machines if we ever need
  19. * one of them.
  20. *
  21. * The drivers in this file are synchronous/blocking. In addition, the
  22. * keywest one is fairly slow due to the use of msleep instead of interrupts
  23. * as the interrupt is currently used by i2c-keywest. In the long run, we
  24. * might want to get rid of those high-level interfaces to linux i2c layer
  25. * either completely (converting all drivers) or replacing them all with a
  26. * single stub driver on top of this one. Once done, the interrupt will be
  27. * available for our use.
  28. */
  29. #undef DEBUG
  30. #undef DEBUG_LOW
  31. #include <linux/config.h>
  32. #include <linux/types.h>
  33. #include <linux/sched.h>
  34. #include <linux/init.h>
  35. #include <linux/module.h>
  36. #include <linux/adb.h>
  37. #include <linux/pmu.h>
  38. #include <linux/delay.h>
  39. #include <linux/completion.h>
  40. #include <linux/platform_device.h>
  41. #include <linux/interrupt.h>
  42. #include <linux/completion.h>
  43. #include <linux/timer.h>
  44. #include <asm/keylargo.h>
  45. #include <asm/uninorth.h>
  46. #include <asm/io.h>
  47. #include <asm/prom.h>
  48. #include <asm/machdep.h>
  49. #include <asm/smu.h>
  50. #include <asm/pmac_pfunc.h>
  51. #include <asm/pmac_low_i2c.h>
  52. #ifdef DEBUG
  53. #define DBG(x...) do {\
  54. printk(KERN_DEBUG "low_i2c:" x); \
  55. } while(0)
  56. #else
  57. #define DBG(x...)
  58. #endif
  59. #ifdef DEBUG_LOW
  60. #define DBG_LOW(x...) do {\
  61. printk(KERN_DEBUG "low_i2c:" x); \
  62. } while(0)
  63. #else
  64. #define DBG_LOW(x...)
  65. #endif
  66. static int pmac_i2c_force_poll = 1;
  67. /*
  68. * A bus structure. Each bus in the system has such a structure associated.
  69. */
  70. struct pmac_i2c_bus
  71. {
  72. struct list_head link;
  73. struct device_node *controller;
  74. struct device_node *busnode;
  75. int type;
  76. int flags;
  77. struct i2c_adapter *adapter;
  78. void *hostdata;
  79. int channel; /* some hosts have multiple */
  80. int mode; /* current mode */
  81. struct semaphore sem;
  82. int opened;
  83. int polled; /* open mode */
  84. struct platform_device *platform_dev;
  85. /* ops */
  86. int (*open)(struct pmac_i2c_bus *bus);
  87. void (*close)(struct pmac_i2c_bus *bus);
  88. int (*xfer)(struct pmac_i2c_bus *bus, u8 addrdir, int subsize,
  89. u32 subaddr, u8 *data, int len);
  90. };
  91. static LIST_HEAD(pmac_i2c_busses);
  92. /*
  93. * Keywest implementation
  94. */
  95. struct pmac_i2c_host_kw
  96. {
  97. struct semaphore mutex; /* Access mutex for use by
  98. * i2c-keywest */
  99. void __iomem *base; /* register base address */
  100. int bsteps; /* register stepping */
  101. int speed; /* speed */
  102. int irq;
  103. u8 *data;
  104. unsigned len;
  105. int state;
  106. int rw;
  107. int polled;
  108. int result;
  109. struct completion complete;
  110. spinlock_t lock;
  111. struct timer_list timeout_timer;
  112. };
  113. /* Register indices */
  114. typedef enum {
  115. reg_mode = 0,
  116. reg_control,
  117. reg_status,
  118. reg_isr,
  119. reg_ier,
  120. reg_addr,
  121. reg_subaddr,
  122. reg_data
  123. } reg_t;
  124. /* The Tumbler audio equalizer can be really slow sometimes */
  125. #define KW_POLL_TIMEOUT (2*HZ)
  126. /* Mode register */
  127. #define KW_I2C_MODE_100KHZ 0x00
  128. #define KW_I2C_MODE_50KHZ 0x01
  129. #define KW_I2C_MODE_25KHZ 0x02
  130. #define KW_I2C_MODE_DUMB 0x00
  131. #define KW_I2C_MODE_STANDARD 0x04
  132. #define KW_I2C_MODE_STANDARDSUB 0x08
  133. #define KW_I2C_MODE_COMBINED 0x0C
  134. #define KW_I2C_MODE_MODE_MASK 0x0C
  135. #define KW_I2C_MODE_CHAN_MASK 0xF0
  136. /* Control register */
  137. #define KW_I2C_CTL_AAK 0x01
  138. #define KW_I2C_CTL_XADDR 0x02
  139. #define KW_I2C_CTL_STOP 0x04
  140. #define KW_I2C_CTL_START 0x08
  141. /* Status register */
  142. #define KW_I2C_STAT_BUSY 0x01
  143. #define KW_I2C_STAT_LAST_AAK 0x02
  144. #define KW_I2C_STAT_LAST_RW 0x04
  145. #define KW_I2C_STAT_SDA 0x08
  146. #define KW_I2C_STAT_SCL 0x10
  147. /* IER & ISR registers */
  148. #define KW_I2C_IRQ_DATA 0x01
  149. #define KW_I2C_IRQ_ADDR 0x02
  150. #define KW_I2C_IRQ_STOP 0x04
  151. #define KW_I2C_IRQ_START 0x08
  152. #define KW_I2C_IRQ_MASK 0x0F
  153. /* State machine states */
  154. enum {
  155. state_idle,
  156. state_addr,
  157. state_read,
  158. state_write,
  159. state_stop,
  160. state_dead
  161. };
  162. #define WRONG_STATE(name) do {\
  163. printk(KERN_DEBUG "KW: wrong state. Got %s, state: %s " \
  164. "(isr: %02x)\n", \
  165. name, __kw_state_names[host->state], isr); \
  166. } while(0)
  167. static const char *__kw_state_names[] = {
  168. "state_idle",
  169. "state_addr",
  170. "state_read",
  171. "state_write",
  172. "state_stop",
  173. "state_dead"
  174. };
  175. static inline u8 __kw_read_reg(struct pmac_i2c_host_kw *host, reg_t reg)
  176. {
  177. return readb(host->base + (((unsigned int)reg) << host->bsteps));
  178. }
  179. static inline void __kw_write_reg(struct pmac_i2c_host_kw *host,
  180. reg_t reg, u8 val)
  181. {
  182. writeb(val, host->base + (((unsigned)reg) << host->bsteps));
  183. (void)__kw_read_reg(host, reg_subaddr);
  184. }
  185. #define kw_write_reg(reg, val) __kw_write_reg(host, reg, val)
  186. #define kw_read_reg(reg) __kw_read_reg(host, reg)
  187. static u8 kw_i2c_wait_interrupt(struct pmac_i2c_host_kw *host)
  188. {
  189. int i, j;
  190. u8 isr;
  191. for (i = 0; i < 1000; i++) {
  192. isr = kw_read_reg(reg_isr) & KW_I2C_IRQ_MASK;
  193. if (isr != 0)
  194. return isr;
  195. /* This code is used with the timebase frozen, we cannot rely
  196. * on udelay nor schedule when in polled mode !
  197. * For now, just use a bogus loop....
  198. */
  199. if (host->polled) {
  200. for (j = 1; j < 100000; j++)
  201. mb();
  202. } else
  203. msleep(1);
  204. }
  205. return isr;
  206. }
  207. static void kw_i2c_handle_interrupt(struct pmac_i2c_host_kw *host, u8 isr)
  208. {
  209. u8 ack;
  210. DBG_LOW("kw_handle_interrupt(%s, isr: %x)\n",
  211. __kw_state_names[host->state], isr);
  212. if (host->state == state_idle) {
  213. printk(KERN_WARNING "low_i2c: Keywest got an out of state"
  214. " interrupt, ignoring\n");
  215. kw_write_reg(reg_isr, isr);
  216. return;
  217. }
  218. if (isr == 0) {
  219. if (host->state != state_stop) {
  220. DBG_LOW("KW: Timeout !\n");
  221. host->result = -EIO;
  222. goto stop;
  223. }
  224. if (host->state == state_stop) {
  225. ack = kw_read_reg(reg_status);
  226. if (ack & KW_I2C_STAT_BUSY)
  227. kw_write_reg(reg_status, 0);
  228. host->state = state_idle;
  229. kw_write_reg(reg_ier, 0x00);
  230. if (!host->polled)
  231. complete(&host->complete);
  232. }
  233. return;
  234. }
  235. if (isr & KW_I2C_IRQ_ADDR) {
  236. ack = kw_read_reg(reg_status);
  237. if (host->state != state_addr) {
  238. kw_write_reg(reg_isr, KW_I2C_IRQ_ADDR);
  239. WRONG_STATE("KW_I2C_IRQ_ADDR");
  240. host->result = -EIO;
  241. goto stop;
  242. }
  243. if ((ack & KW_I2C_STAT_LAST_AAK) == 0) {
  244. host->result = -ENODEV;
  245. DBG_LOW("KW: NAK on address\n");
  246. host->state = state_stop;
  247. return;
  248. } else {
  249. if (host->len == 0) {
  250. kw_write_reg(reg_isr, KW_I2C_IRQ_ADDR);
  251. goto stop;
  252. }
  253. if (host->rw) {
  254. host->state = state_read;
  255. if (host->len > 1)
  256. kw_write_reg(reg_control,
  257. KW_I2C_CTL_AAK);
  258. } else {
  259. host->state = state_write;
  260. kw_write_reg(reg_data, *(host->data++));
  261. host->len--;
  262. }
  263. }
  264. kw_write_reg(reg_isr, KW_I2C_IRQ_ADDR);
  265. }
  266. if (isr & KW_I2C_IRQ_DATA) {
  267. if (host->state == state_read) {
  268. *(host->data++) = kw_read_reg(reg_data);
  269. host->len--;
  270. kw_write_reg(reg_isr, KW_I2C_IRQ_DATA);
  271. if (host->len == 0)
  272. host->state = state_stop;
  273. else if (host->len == 1)
  274. kw_write_reg(reg_control, 0);
  275. } else if (host->state == state_write) {
  276. ack = kw_read_reg(reg_status);
  277. if ((ack & KW_I2C_STAT_LAST_AAK) == 0) {
  278. DBG_LOW("KW: nack on data write\n");
  279. host->result = -EIO;
  280. goto stop;
  281. } else if (host->len) {
  282. kw_write_reg(reg_data, *(host->data++));
  283. host->len--;
  284. } else {
  285. kw_write_reg(reg_control, KW_I2C_CTL_STOP);
  286. host->state = state_stop;
  287. host->result = 0;
  288. }
  289. kw_write_reg(reg_isr, KW_I2C_IRQ_DATA);
  290. } else {
  291. kw_write_reg(reg_isr, KW_I2C_IRQ_DATA);
  292. WRONG_STATE("KW_I2C_IRQ_DATA");
  293. if (host->state != state_stop) {
  294. host->result = -EIO;
  295. goto stop;
  296. }
  297. }
  298. }
  299. if (isr & KW_I2C_IRQ_STOP) {
  300. kw_write_reg(reg_isr, KW_I2C_IRQ_STOP);
  301. if (host->state != state_stop) {
  302. WRONG_STATE("KW_I2C_IRQ_STOP");
  303. host->result = -EIO;
  304. }
  305. host->state = state_idle;
  306. if (!host->polled)
  307. complete(&host->complete);
  308. }
  309. if (isr & KW_I2C_IRQ_START)
  310. kw_write_reg(reg_isr, KW_I2C_IRQ_START);
  311. return;
  312. stop:
  313. kw_write_reg(reg_control, KW_I2C_CTL_STOP);
  314. host->state = state_stop;
  315. return;
  316. }
  317. /* Interrupt handler */
  318. static irqreturn_t kw_i2c_irq(int irq, void *dev_id, struct pt_regs *regs)
  319. {
  320. struct pmac_i2c_host_kw *host = dev_id;
  321. unsigned long flags;
  322. spin_lock_irqsave(&host->lock, flags);
  323. del_timer(&host->timeout_timer);
  324. kw_i2c_handle_interrupt(host, kw_read_reg(reg_isr));
  325. if (host->state != state_idle) {
  326. host->timeout_timer.expires = jiffies + KW_POLL_TIMEOUT;
  327. add_timer(&host->timeout_timer);
  328. }
  329. spin_unlock_irqrestore(&host->lock, flags);
  330. return IRQ_HANDLED;
  331. }
  332. static void kw_i2c_timeout(unsigned long data)
  333. {
  334. struct pmac_i2c_host_kw *host = (struct pmac_i2c_host_kw *)data;
  335. unsigned long flags;
  336. spin_lock_irqsave(&host->lock, flags);
  337. kw_i2c_handle_interrupt(host, kw_read_reg(reg_isr));
  338. if (host->state != state_idle) {
  339. host->timeout_timer.expires = jiffies + KW_POLL_TIMEOUT;
  340. add_timer(&host->timeout_timer);
  341. }
  342. spin_unlock_irqrestore(&host->lock, flags);
  343. }
  344. static int kw_i2c_open(struct pmac_i2c_bus *bus)
  345. {
  346. struct pmac_i2c_host_kw *host = bus->hostdata;
  347. down(&host->mutex);
  348. return 0;
  349. }
  350. static void kw_i2c_close(struct pmac_i2c_bus *bus)
  351. {
  352. struct pmac_i2c_host_kw *host = bus->hostdata;
  353. up(&host->mutex);
  354. }
  355. static int kw_i2c_xfer(struct pmac_i2c_bus *bus, u8 addrdir, int subsize,
  356. u32 subaddr, u8 *data, int len)
  357. {
  358. struct pmac_i2c_host_kw *host = bus->hostdata;
  359. u8 mode_reg = host->speed;
  360. int use_irq = host->irq != NO_IRQ && !bus->polled;
  361. /* Setup mode & subaddress if any */
  362. switch(bus->mode) {
  363. case pmac_i2c_mode_dumb:
  364. return -EINVAL;
  365. case pmac_i2c_mode_std:
  366. mode_reg |= KW_I2C_MODE_STANDARD;
  367. if (subsize != 0)
  368. return -EINVAL;
  369. break;
  370. case pmac_i2c_mode_stdsub:
  371. mode_reg |= KW_I2C_MODE_STANDARDSUB;
  372. if (subsize != 1)
  373. return -EINVAL;
  374. break;
  375. case pmac_i2c_mode_combined:
  376. mode_reg |= KW_I2C_MODE_COMBINED;
  377. if (subsize != 1)
  378. return -EINVAL;
  379. break;
  380. }
  381. /* Setup channel & clear pending irqs */
  382. kw_write_reg(reg_isr, kw_read_reg(reg_isr));
  383. kw_write_reg(reg_mode, mode_reg | (bus->channel << 4));
  384. kw_write_reg(reg_status, 0);
  385. /* Set up address and r/w bit, strip possible stale bus number from
  386. * address top bits
  387. */
  388. kw_write_reg(reg_addr, addrdir & 0xff);
  389. /* Set up the sub address */
  390. if ((mode_reg & KW_I2C_MODE_MODE_MASK) == KW_I2C_MODE_STANDARDSUB
  391. || (mode_reg & KW_I2C_MODE_MODE_MASK) == KW_I2C_MODE_COMBINED)
  392. kw_write_reg(reg_subaddr, subaddr);
  393. /* Prepare for async operations */
  394. host->data = data;
  395. host->len = len;
  396. host->state = state_addr;
  397. host->result = 0;
  398. host->rw = (addrdir & 1);
  399. host->polled = bus->polled;
  400. /* Enable interrupt if not using polled mode and interrupt is
  401. * available
  402. */
  403. if (use_irq) {
  404. /* Clear completion */
  405. INIT_COMPLETION(host->complete);
  406. /* Ack stale interrupts */
  407. kw_write_reg(reg_isr, kw_read_reg(reg_isr));
  408. /* Arm timeout */
  409. host->timeout_timer.expires = jiffies + KW_POLL_TIMEOUT;
  410. add_timer(&host->timeout_timer);
  411. /* Enable emission */
  412. kw_write_reg(reg_ier, KW_I2C_IRQ_MASK);
  413. }
  414. /* Start sending address */
  415. kw_write_reg(reg_control, KW_I2C_CTL_XADDR);
  416. /* Wait for completion */
  417. if (use_irq)
  418. wait_for_completion(&host->complete);
  419. else {
  420. while(host->state != state_idle) {
  421. unsigned long flags;
  422. u8 isr = kw_i2c_wait_interrupt(host);
  423. spin_lock_irqsave(&host->lock, flags);
  424. kw_i2c_handle_interrupt(host, isr);
  425. spin_unlock_irqrestore(&host->lock, flags);
  426. }
  427. }
  428. /* Disable emission */
  429. kw_write_reg(reg_ier, 0);
  430. return host->result;
  431. }
  432. static struct pmac_i2c_host_kw *__init kw_i2c_host_init(struct device_node *np)
  433. {
  434. struct pmac_i2c_host_kw *host;
  435. u32 *psteps, *prate, *addrp, steps;
  436. host = kzalloc(sizeof(struct pmac_i2c_host_kw), GFP_KERNEL);
  437. if (host == NULL) {
  438. printk(KERN_ERR "low_i2c: Can't allocate host for %s\n",
  439. np->full_name);
  440. return NULL;
  441. }
  442. /* Apple is kind enough to provide a valid AAPL,address property
  443. * on all i2c keywest nodes so far ... we would have to fallback
  444. * to macio parsing if that wasn't the case
  445. */
  446. addrp = (u32 *)get_property(np, "AAPL,address", NULL);
  447. if (addrp == NULL) {
  448. printk(KERN_ERR "low_i2c: Can't find address for %s\n",
  449. np->full_name);
  450. kfree(host);
  451. return NULL;
  452. }
  453. init_MUTEX(&host->mutex);
  454. init_completion(&host->complete);
  455. spin_lock_init(&host->lock);
  456. init_timer(&host->timeout_timer);
  457. host->timeout_timer.function = kw_i2c_timeout;
  458. host->timeout_timer.data = (unsigned long)host;
  459. psteps = (u32 *)get_property(np, "AAPL,address-step", NULL);
  460. steps = psteps ? (*psteps) : 0x10;
  461. for (host->bsteps = 0; (steps & 0x01) == 0; host->bsteps++)
  462. steps >>= 1;
  463. /* Select interface rate */
  464. host->speed = KW_I2C_MODE_25KHZ;
  465. prate = (u32 *)get_property(np, "AAPL,i2c-rate", NULL);
  466. if (prate) switch(*prate) {
  467. case 100:
  468. host->speed = KW_I2C_MODE_100KHZ;
  469. break;
  470. case 50:
  471. host->speed = KW_I2C_MODE_50KHZ;
  472. break;
  473. case 25:
  474. host->speed = KW_I2C_MODE_25KHZ;
  475. break;
  476. }
  477. if (np->n_intrs > 0)
  478. host->irq = np->intrs[0].line;
  479. else
  480. host->irq = NO_IRQ;
  481. host->base = ioremap((*addrp), 0x1000);
  482. if (host->base == NULL) {
  483. printk(KERN_ERR "low_i2c: Can't map registers for %s\n",
  484. np->full_name);
  485. kfree(host);
  486. return NULL;
  487. }
  488. /* Make sure IRA is disabled */
  489. kw_write_reg(reg_ier, 0);
  490. /* Request chip interrupt */
  491. if (request_irq(host->irq, kw_i2c_irq, SA_SHIRQ, "keywest i2c", host))
  492. host->irq = NO_IRQ;
  493. printk(KERN_INFO "KeyWest i2c @0x%08x irq %d %s\n",
  494. *addrp, host->irq, np->full_name);
  495. return host;
  496. }
  497. static void __init kw_i2c_add(struct pmac_i2c_host_kw *host,
  498. struct device_node *controller,
  499. struct device_node *busnode,
  500. int channel)
  501. {
  502. struct pmac_i2c_bus *bus;
  503. bus = kzalloc(sizeof(struct pmac_i2c_bus), GFP_KERNEL);
  504. if (bus == NULL)
  505. return;
  506. bus->controller = of_node_get(controller);
  507. bus->busnode = of_node_get(busnode);
  508. bus->type = pmac_i2c_bus_keywest;
  509. bus->hostdata = host;
  510. bus->channel = channel;
  511. bus->mode = pmac_i2c_mode_std;
  512. bus->open = kw_i2c_open;
  513. bus->close = kw_i2c_close;
  514. bus->xfer = kw_i2c_xfer;
  515. init_MUTEX(&bus->sem);
  516. if (controller == busnode)
  517. bus->flags = pmac_i2c_multibus;
  518. list_add(&bus->link, &pmac_i2c_busses);
  519. printk(KERN_INFO " channel %d bus %s\n", channel,
  520. (controller == busnode) ? "<multibus>" : busnode->full_name);
  521. }
  522. static void __init kw_i2c_probe(void)
  523. {
  524. struct device_node *np, *child, *parent;
  525. /* Probe keywest-i2c busses */
  526. for (np = NULL;
  527. (np = of_find_compatible_node(np, "i2c","keywest-i2c")) != NULL;){
  528. struct pmac_i2c_host_kw *host;
  529. int multibus, chans, i;
  530. /* Found one, init a host structure */
  531. host = kw_i2c_host_init(np);
  532. if (host == NULL)
  533. continue;
  534. /* Now check if we have a multibus setup (old style) or if we
  535. * have proper bus nodes. Note that the "new" way (proper bus
  536. * nodes) might cause us to not create some busses that are
  537. * kept hidden in the device-tree. In the future, we might
  538. * want to work around that by creating busses without a node
  539. * but not for now
  540. */
  541. child = of_get_next_child(np, NULL);
  542. multibus = !child || strcmp(child->name, "i2c-bus");
  543. of_node_put(child);
  544. /* For a multibus setup, we get the bus count based on the
  545. * parent type
  546. */
  547. if (multibus) {
  548. parent = of_get_parent(np);
  549. if (parent == NULL)
  550. continue;
  551. chans = parent->name[0] == 'u' ? 2 : 1;
  552. for (i = 0; i < chans; i++)
  553. kw_i2c_add(host, np, np, i);
  554. } else {
  555. for (child = NULL;
  556. (child = of_get_next_child(np, child)) != NULL;) {
  557. u32 *reg =
  558. (u32 *)get_property(child, "reg", NULL);
  559. if (reg == NULL)
  560. continue;
  561. kw_i2c_add(host, np, child, *reg);
  562. }
  563. }
  564. }
  565. }
  566. /*
  567. *
  568. * PMU implementation
  569. *
  570. */
  571. #ifdef CONFIG_ADB_PMU
  572. /*
  573. * i2c command block to the PMU
  574. */
  575. struct pmu_i2c_hdr {
  576. u8 bus;
  577. u8 mode;
  578. u8 bus2;
  579. u8 address;
  580. u8 sub_addr;
  581. u8 comb_addr;
  582. u8 count;
  583. u8 data[];
  584. };
  585. static void pmu_i2c_complete(struct adb_request *req)
  586. {
  587. complete(req->arg);
  588. }
  589. static int pmu_i2c_xfer(struct pmac_i2c_bus *bus, u8 addrdir, int subsize,
  590. u32 subaddr, u8 *data, int len)
  591. {
  592. struct adb_request *req = bus->hostdata;
  593. struct pmu_i2c_hdr *hdr = (struct pmu_i2c_hdr *)&req->data[1];
  594. struct completion comp;
  595. int read = addrdir & 1;
  596. int retry;
  597. int rc = 0;
  598. /* For now, limit ourselves to 16 bytes transfers */
  599. if (len > 16)
  600. return -EINVAL;
  601. init_completion(&comp);
  602. for (retry = 0; retry < 16; retry++) {
  603. memset(req, 0, sizeof(struct adb_request));
  604. hdr->bus = bus->channel;
  605. hdr->count = len;
  606. switch(bus->mode) {
  607. case pmac_i2c_mode_std:
  608. if (subsize != 0)
  609. return -EINVAL;
  610. hdr->address = addrdir;
  611. hdr->mode = PMU_I2C_MODE_SIMPLE;
  612. break;
  613. case pmac_i2c_mode_stdsub:
  614. case pmac_i2c_mode_combined:
  615. if (subsize != 1)
  616. return -EINVAL;
  617. hdr->address = addrdir & 0xfe;
  618. hdr->comb_addr = addrdir;
  619. hdr->sub_addr = subaddr;
  620. if (bus->mode == pmac_i2c_mode_stdsub)
  621. hdr->mode = PMU_I2C_MODE_STDSUB;
  622. else
  623. hdr->mode = PMU_I2C_MODE_COMBINED;
  624. break;
  625. default:
  626. return -EINVAL;
  627. }
  628. INIT_COMPLETION(comp);
  629. req->data[0] = PMU_I2C_CMD;
  630. req->reply[0] = 0xff;
  631. req->nbytes = sizeof(struct pmu_i2c_hdr) + 1;
  632. req->done = pmu_i2c_complete;
  633. req->arg = &comp;
  634. if (!read && len) {
  635. memcpy(hdr->data, data, len);
  636. req->nbytes += len;
  637. }
  638. rc = pmu_queue_request(req);
  639. if (rc)
  640. return rc;
  641. wait_for_completion(&comp);
  642. if (req->reply[0] == PMU_I2C_STATUS_OK)
  643. break;
  644. msleep(15);
  645. }
  646. if (req->reply[0] != PMU_I2C_STATUS_OK)
  647. return -EIO;
  648. for (retry = 0; retry < 16; retry++) {
  649. memset(req, 0, sizeof(struct adb_request));
  650. /* I know that looks like a lot, slow as hell, but darwin
  651. * does it so let's be on the safe side for now
  652. */
  653. msleep(15);
  654. hdr->bus = PMU_I2C_BUS_STATUS;
  655. INIT_COMPLETION(comp);
  656. req->data[0] = PMU_I2C_CMD;
  657. req->reply[0] = 0xff;
  658. req->nbytes = 2;
  659. req->done = pmu_i2c_complete;
  660. req->arg = &comp;
  661. rc = pmu_queue_request(req);
  662. if (rc)
  663. return rc;
  664. wait_for_completion(&comp);
  665. if (req->reply[0] == PMU_I2C_STATUS_OK && !read)
  666. return 0;
  667. if (req->reply[0] == PMU_I2C_STATUS_DATAREAD && read) {
  668. int rlen = req->reply_len - 1;
  669. if (rlen != len) {
  670. printk(KERN_WARNING "low_i2c: PMU returned %d"
  671. " bytes, expected %d !\n", rlen, len);
  672. return -EIO;
  673. }
  674. if (len)
  675. memcpy(data, &req->reply[1], len);
  676. return 0;
  677. }
  678. }
  679. return -EIO;
  680. }
  681. static void __init pmu_i2c_probe(void)
  682. {
  683. struct pmac_i2c_bus *bus;
  684. struct device_node *busnode;
  685. int channel, sz;
  686. if (!pmu_present())
  687. return;
  688. /* There might or might not be a "pmu-i2c" node, we use that
  689. * or via-pmu itself, whatever we find. I haven't seen a machine
  690. * with separate bus nodes, so we assume a multibus setup
  691. */
  692. busnode = of_find_node_by_name(NULL, "pmu-i2c");
  693. if (busnode == NULL)
  694. busnode = of_find_node_by_name(NULL, "via-pmu");
  695. if (busnode == NULL)
  696. return;
  697. printk(KERN_INFO "PMU i2c %s\n", busnode->full_name);
  698. /*
  699. * We add bus 1 and 2 only for now, bus 0 is "special"
  700. */
  701. for (channel = 1; channel <= 2; channel++) {
  702. sz = sizeof(struct pmac_i2c_bus) + sizeof(struct adb_request);
  703. bus = kzalloc(sz, GFP_KERNEL);
  704. if (bus == NULL)
  705. return;
  706. bus->controller = busnode;
  707. bus->busnode = busnode;
  708. bus->type = pmac_i2c_bus_pmu;
  709. bus->channel = channel;
  710. bus->mode = pmac_i2c_mode_std;
  711. bus->hostdata = bus + 1;
  712. bus->xfer = pmu_i2c_xfer;
  713. init_MUTEX(&bus->sem);
  714. bus->flags = pmac_i2c_multibus;
  715. list_add(&bus->link, &pmac_i2c_busses);
  716. printk(KERN_INFO " channel %d bus <multibus>\n", channel);
  717. }
  718. }
  719. #endif /* CONFIG_ADB_PMU */
  720. /*
  721. *
  722. * SMU implementation
  723. *
  724. */
  725. #ifdef CONFIG_PMAC_SMU
  726. static void smu_i2c_complete(struct smu_i2c_cmd *cmd, void *misc)
  727. {
  728. complete(misc);
  729. }
  730. static int smu_i2c_xfer(struct pmac_i2c_bus *bus, u8 addrdir, int subsize,
  731. u32 subaddr, u8 *data, int len)
  732. {
  733. struct smu_i2c_cmd *cmd = bus->hostdata;
  734. struct completion comp;
  735. int read = addrdir & 1;
  736. int rc = 0;
  737. if ((read && len > SMU_I2C_READ_MAX) ||
  738. ((!read) && len > SMU_I2C_WRITE_MAX))
  739. return -EINVAL;
  740. memset(cmd, 0, sizeof(struct smu_i2c_cmd));
  741. cmd->info.bus = bus->channel;
  742. cmd->info.devaddr = addrdir;
  743. cmd->info.datalen = len;
  744. switch(bus->mode) {
  745. case pmac_i2c_mode_std:
  746. if (subsize != 0)
  747. return -EINVAL;
  748. cmd->info.type = SMU_I2C_TRANSFER_SIMPLE;
  749. break;
  750. case pmac_i2c_mode_stdsub:
  751. case pmac_i2c_mode_combined:
  752. if (subsize > 3 || subsize < 1)
  753. return -EINVAL;
  754. cmd->info.sublen = subsize;
  755. /* that's big-endian only but heh ! */
  756. memcpy(&cmd->info.subaddr, ((char *)&subaddr) + (4 - subsize),
  757. subsize);
  758. if (bus->mode == pmac_i2c_mode_stdsub)
  759. cmd->info.type = SMU_I2C_TRANSFER_STDSUB;
  760. else
  761. cmd->info.type = SMU_I2C_TRANSFER_COMBINED;
  762. break;
  763. default:
  764. return -EINVAL;
  765. }
  766. if (!read && len)
  767. memcpy(cmd->info.data, data, len);
  768. init_completion(&comp);
  769. cmd->done = smu_i2c_complete;
  770. cmd->misc = &comp;
  771. rc = smu_queue_i2c(cmd);
  772. if (rc < 0)
  773. return rc;
  774. wait_for_completion(&comp);
  775. rc = cmd->status;
  776. if (read && len)
  777. memcpy(data, cmd->info.data, len);
  778. return rc < 0 ? rc : 0;
  779. }
  780. static void __init smu_i2c_probe(void)
  781. {
  782. struct device_node *controller, *busnode;
  783. struct pmac_i2c_bus *bus;
  784. u32 *reg;
  785. int sz;
  786. if (!smu_present())
  787. return;
  788. controller = of_find_node_by_name(NULL, "smu-i2c-control");
  789. if (controller == NULL)
  790. controller = of_find_node_by_name(NULL, "smu");
  791. if (controller == NULL)
  792. return;
  793. printk(KERN_INFO "SMU i2c %s\n", controller->full_name);
  794. /* Look for childs, note that they might not be of the right
  795. * type as older device trees mix i2c busses and other thigns
  796. * at the same level
  797. */
  798. for (busnode = NULL;
  799. (busnode = of_get_next_child(controller, busnode)) != NULL;) {
  800. if (strcmp(busnode->type, "i2c") &&
  801. strcmp(busnode->type, "i2c-bus"))
  802. continue;
  803. reg = (u32 *)get_property(busnode, "reg", NULL);
  804. if (reg == NULL)
  805. continue;
  806. sz = sizeof(struct pmac_i2c_bus) + sizeof(struct smu_i2c_cmd);
  807. bus = kzalloc(sz, GFP_KERNEL);
  808. if (bus == NULL)
  809. return;
  810. bus->controller = controller;
  811. bus->busnode = of_node_get(busnode);
  812. bus->type = pmac_i2c_bus_smu;
  813. bus->channel = *reg;
  814. bus->mode = pmac_i2c_mode_std;
  815. bus->hostdata = bus + 1;
  816. bus->xfer = smu_i2c_xfer;
  817. init_MUTEX(&bus->sem);
  818. bus->flags = 0;
  819. list_add(&bus->link, &pmac_i2c_busses);
  820. printk(KERN_INFO " channel %x bus %s\n",
  821. bus->channel, busnode->full_name);
  822. }
  823. }
  824. #endif /* CONFIG_PMAC_SMU */
  825. /*
  826. *
  827. * Core code
  828. *
  829. */
  830. struct pmac_i2c_bus *pmac_i2c_find_bus(struct device_node *node)
  831. {
  832. struct device_node *p = of_node_get(node);
  833. struct device_node *prev = NULL;
  834. struct pmac_i2c_bus *bus;
  835. while(p) {
  836. list_for_each_entry(bus, &pmac_i2c_busses, link) {
  837. if (p == bus->busnode) {
  838. if (prev && bus->flags & pmac_i2c_multibus) {
  839. u32 *reg;
  840. reg = (u32 *)get_property(prev, "reg",
  841. NULL);
  842. if (!reg)
  843. continue;
  844. if (((*reg) >> 8) != bus->channel)
  845. continue;
  846. }
  847. of_node_put(p);
  848. of_node_put(prev);
  849. return bus;
  850. }
  851. }
  852. of_node_put(prev);
  853. prev = p;
  854. p = of_get_parent(p);
  855. }
  856. return NULL;
  857. }
  858. EXPORT_SYMBOL_GPL(pmac_i2c_find_bus);
  859. u8 pmac_i2c_get_dev_addr(struct device_node *device)
  860. {
  861. u32 *reg = (u32 *)get_property(device, "reg", NULL);
  862. if (reg == NULL)
  863. return 0;
  864. return (*reg) & 0xff;
  865. }
  866. EXPORT_SYMBOL_GPL(pmac_i2c_get_dev_addr);
  867. struct device_node *pmac_i2c_get_controller(struct pmac_i2c_bus *bus)
  868. {
  869. return bus->controller;
  870. }
  871. EXPORT_SYMBOL_GPL(pmac_i2c_get_controller);
  872. struct device_node *pmac_i2c_get_bus_node(struct pmac_i2c_bus *bus)
  873. {
  874. return bus->busnode;
  875. }
  876. EXPORT_SYMBOL_GPL(pmac_i2c_get_bus_node);
  877. int pmac_i2c_get_type(struct pmac_i2c_bus *bus)
  878. {
  879. return bus->type;
  880. }
  881. EXPORT_SYMBOL_GPL(pmac_i2c_get_type);
  882. int pmac_i2c_get_flags(struct pmac_i2c_bus *bus)
  883. {
  884. return bus->flags;
  885. }
  886. EXPORT_SYMBOL_GPL(pmac_i2c_get_flags);
  887. int pmac_i2c_get_channel(struct pmac_i2c_bus *bus)
  888. {
  889. return bus->channel;
  890. }
  891. EXPORT_SYMBOL_GPL(pmac_i2c_get_channel);
  892. void pmac_i2c_attach_adapter(struct pmac_i2c_bus *bus,
  893. struct i2c_adapter *adapter)
  894. {
  895. WARN_ON(bus->adapter != NULL);
  896. bus->adapter = adapter;
  897. }
  898. EXPORT_SYMBOL_GPL(pmac_i2c_attach_adapter);
  899. void pmac_i2c_detach_adapter(struct pmac_i2c_bus *bus,
  900. struct i2c_adapter *adapter)
  901. {
  902. WARN_ON(bus->adapter != adapter);
  903. bus->adapter = NULL;
  904. }
  905. EXPORT_SYMBOL_GPL(pmac_i2c_detach_adapter);
  906. struct i2c_adapter *pmac_i2c_get_adapter(struct pmac_i2c_bus *bus)
  907. {
  908. return bus->adapter;
  909. }
  910. EXPORT_SYMBOL_GPL(pmac_i2c_get_adapter);
  911. struct pmac_i2c_bus *pmac_i2c_adapter_to_bus(struct i2c_adapter *adapter)
  912. {
  913. struct pmac_i2c_bus *bus;
  914. list_for_each_entry(bus, &pmac_i2c_busses, link)
  915. if (bus->adapter == adapter)
  916. return bus;
  917. return NULL;
  918. }
  919. EXPORT_SYMBOL_GPL(pmac_i2c_adapter_to_bus);
  920. extern int pmac_i2c_match_adapter(struct device_node *dev,
  921. struct i2c_adapter *adapter)
  922. {
  923. struct pmac_i2c_bus *bus = pmac_i2c_find_bus(dev);
  924. if (bus == NULL)
  925. return 0;
  926. return (bus->adapter == adapter);
  927. }
  928. EXPORT_SYMBOL_GPL(pmac_i2c_match_adapter);
  929. int pmac_low_i2c_lock(struct device_node *np)
  930. {
  931. struct pmac_i2c_bus *bus, *found = NULL;
  932. list_for_each_entry(bus, &pmac_i2c_busses, link) {
  933. if (np == bus->controller) {
  934. found = bus;
  935. break;
  936. }
  937. }
  938. if (!found)
  939. return -ENODEV;
  940. return pmac_i2c_open(bus, 0);
  941. }
  942. EXPORT_SYMBOL_GPL(pmac_low_i2c_lock);
  943. int pmac_low_i2c_unlock(struct device_node *np)
  944. {
  945. struct pmac_i2c_bus *bus, *found = NULL;
  946. list_for_each_entry(bus, &pmac_i2c_busses, link) {
  947. if (np == bus->controller) {
  948. found = bus;
  949. break;
  950. }
  951. }
  952. if (!found)
  953. return -ENODEV;
  954. pmac_i2c_close(bus);
  955. return 0;
  956. }
  957. EXPORT_SYMBOL_GPL(pmac_low_i2c_unlock);
  958. int pmac_i2c_open(struct pmac_i2c_bus *bus, int polled)
  959. {
  960. int rc;
  961. down(&bus->sem);
  962. bus->polled = polled || pmac_i2c_force_poll;
  963. bus->opened = 1;
  964. bus->mode = pmac_i2c_mode_std;
  965. if (bus->open && (rc = bus->open(bus)) != 0) {
  966. bus->opened = 0;
  967. up(&bus->sem);
  968. return rc;
  969. }
  970. return 0;
  971. }
  972. EXPORT_SYMBOL_GPL(pmac_i2c_open);
  973. void pmac_i2c_close(struct pmac_i2c_bus *bus)
  974. {
  975. WARN_ON(!bus->opened);
  976. if (bus->close)
  977. bus->close(bus);
  978. bus->opened = 0;
  979. up(&bus->sem);
  980. }
  981. EXPORT_SYMBOL_GPL(pmac_i2c_close);
  982. int pmac_i2c_setmode(struct pmac_i2c_bus *bus, int mode)
  983. {
  984. WARN_ON(!bus->opened);
  985. /* Report me if you see the error below as there might be a new
  986. * "combined4" mode that I need to implement for the SMU bus
  987. */
  988. if (mode < pmac_i2c_mode_dumb || mode > pmac_i2c_mode_combined) {
  989. printk(KERN_ERR "low_i2c: Invalid mode %d requested on"
  990. " bus %s !\n", mode, bus->busnode->full_name);
  991. return -EINVAL;
  992. }
  993. bus->mode = mode;
  994. return 0;
  995. }
  996. EXPORT_SYMBOL_GPL(pmac_i2c_setmode);
  997. int pmac_i2c_xfer(struct pmac_i2c_bus *bus, u8 addrdir, int subsize,
  998. u32 subaddr, u8 *data, int len)
  999. {
  1000. int rc;
  1001. WARN_ON(!bus->opened);
  1002. DBG("xfer() chan=%d, addrdir=0x%x, mode=%d, subsize=%d, subaddr=0x%x,"
  1003. " %d bytes, bus %s\n", bus->channel, addrdir, bus->mode, subsize,
  1004. subaddr, len, bus->busnode->full_name);
  1005. rc = bus->xfer(bus, addrdir, subsize, subaddr, data, len);
  1006. #ifdef DEBUG
  1007. if (rc)
  1008. DBG("xfer error %d\n", rc);
  1009. #endif
  1010. return rc;
  1011. }
  1012. EXPORT_SYMBOL_GPL(pmac_i2c_xfer);
  1013. /* some quirks for platform function decoding */
  1014. enum {
  1015. pmac_i2c_quirk_invmask = 0x00000001u,
  1016. };
  1017. static void pmac_i2c_devscan(void (*callback)(struct device_node *dev,
  1018. int quirks))
  1019. {
  1020. struct pmac_i2c_bus *bus;
  1021. struct device_node *np;
  1022. static struct whitelist_ent {
  1023. char *name;
  1024. char *compatible;
  1025. int quirks;
  1026. } whitelist[] = {
  1027. /* XXX Study device-tree's & apple drivers are get the quirks
  1028. * right !
  1029. */
  1030. { "i2c-hwclock", NULL, pmac_i2c_quirk_invmask },
  1031. { "i2c-cpu-voltage", NULL, 0},
  1032. { "temp-monitor", NULL, 0 },
  1033. { "supply-monitor", NULL, 0 },
  1034. { NULL, NULL, 0 },
  1035. };
  1036. /* Only some devices need to have platform functions instanciated
  1037. * here. For now, we have a table. Others, like 9554 i2c GPIOs used
  1038. * on Xserve, if we ever do a driver for them, will use their own
  1039. * platform function instance
  1040. */
  1041. list_for_each_entry(bus, &pmac_i2c_busses, link) {
  1042. for (np = NULL;
  1043. (np = of_get_next_child(bus->busnode, np)) != NULL;) {
  1044. struct whitelist_ent *p;
  1045. /* If multibus, check if device is on that bus */
  1046. if (bus->flags & pmac_i2c_multibus)
  1047. if (bus != pmac_i2c_find_bus(np))
  1048. continue;
  1049. for (p = whitelist; p->name != NULL; p++) {
  1050. if (strcmp(np->name, p->name))
  1051. continue;
  1052. if (p->compatible &&
  1053. !device_is_compatible(np, p->compatible))
  1054. continue;
  1055. callback(np, p->quirks);
  1056. break;
  1057. }
  1058. }
  1059. }
  1060. }
  1061. #define MAX_I2C_DATA 64
  1062. struct pmac_i2c_pf_inst
  1063. {
  1064. struct pmac_i2c_bus *bus;
  1065. u8 addr;
  1066. u8 buffer[MAX_I2C_DATA];
  1067. u8 scratch[MAX_I2C_DATA];
  1068. int bytes;
  1069. int quirks;
  1070. };
  1071. static void* pmac_i2c_do_begin(struct pmf_function *func, struct pmf_args *args)
  1072. {
  1073. struct pmac_i2c_pf_inst *inst;
  1074. struct pmac_i2c_bus *bus;
  1075. bus = pmac_i2c_find_bus(func->node);
  1076. if (bus == NULL) {
  1077. printk(KERN_ERR "low_i2c: Can't find bus for %s (pfunc)\n",
  1078. func->node->full_name);
  1079. return NULL;
  1080. }
  1081. if (pmac_i2c_open(bus, 0)) {
  1082. printk(KERN_ERR "low_i2c: Can't open i2c bus for %s (pfunc)\n",
  1083. func->node->full_name);
  1084. return NULL;
  1085. }
  1086. /* XXX might need GFP_ATOMIC when called during the suspend process,
  1087. * but then, there are already lots of issues with suspending when
  1088. * near OOM that need to be resolved, the allocator itself should
  1089. * probably make GFP_NOIO implicit during suspend
  1090. */
  1091. inst = kzalloc(sizeof(struct pmac_i2c_pf_inst), GFP_KERNEL);
  1092. if (inst == NULL) {
  1093. pmac_i2c_close(bus);
  1094. return NULL;
  1095. }
  1096. inst->bus = bus;
  1097. inst->addr = pmac_i2c_get_dev_addr(func->node);
  1098. inst->quirks = (int)(long)func->driver_data;
  1099. return inst;
  1100. }
  1101. static void pmac_i2c_do_end(struct pmf_function *func, void *instdata)
  1102. {
  1103. struct pmac_i2c_pf_inst *inst = instdata;
  1104. if (inst == NULL)
  1105. return;
  1106. pmac_i2c_close(inst->bus);
  1107. if (inst)
  1108. kfree(inst);
  1109. }
  1110. static int pmac_i2c_do_read(PMF_STD_ARGS, u32 len)
  1111. {
  1112. struct pmac_i2c_pf_inst *inst = instdata;
  1113. inst->bytes = len;
  1114. return pmac_i2c_xfer(inst->bus, inst->addr | pmac_i2c_read, 0, 0,
  1115. inst->buffer, len);
  1116. }
  1117. static int pmac_i2c_do_write(PMF_STD_ARGS, u32 len, const u8 *data)
  1118. {
  1119. struct pmac_i2c_pf_inst *inst = instdata;
  1120. return pmac_i2c_xfer(inst->bus, inst->addr | pmac_i2c_write, 0, 0,
  1121. (u8 *)data, len);
  1122. }
  1123. /* This function is used to do the masking & OR'ing for the "rmw" type
  1124. * callbacks. Ze should apply the mask and OR in the values in the
  1125. * buffer before writing back. The problem is that it seems that
  1126. * various darwin drivers implement the mask/or differently, thus
  1127. * we need to check the quirks first
  1128. */
  1129. static void pmac_i2c_do_apply_rmw(struct pmac_i2c_pf_inst *inst,
  1130. u32 len, const u8 *mask, const u8 *val)
  1131. {
  1132. int i;
  1133. if (inst->quirks & pmac_i2c_quirk_invmask) {
  1134. for (i = 0; i < len; i ++)
  1135. inst->scratch[i] = (inst->buffer[i] & mask[i]) | val[i];
  1136. } else {
  1137. for (i = 0; i < len; i ++)
  1138. inst->scratch[i] = (inst->buffer[i] & ~mask[i])
  1139. | (val[i] & mask[i]);
  1140. }
  1141. }
  1142. static int pmac_i2c_do_rmw(PMF_STD_ARGS, u32 masklen, u32 valuelen,
  1143. u32 totallen, const u8 *maskdata,
  1144. const u8 *valuedata)
  1145. {
  1146. struct pmac_i2c_pf_inst *inst = instdata;
  1147. if (masklen > inst->bytes || valuelen > inst->bytes ||
  1148. totallen > inst->bytes || valuelen > masklen)
  1149. return -EINVAL;
  1150. pmac_i2c_do_apply_rmw(inst, masklen, maskdata, valuedata);
  1151. return pmac_i2c_xfer(inst->bus, inst->addr | pmac_i2c_write, 0, 0,
  1152. inst->scratch, totallen);
  1153. }
  1154. static int pmac_i2c_do_read_sub(PMF_STD_ARGS, u8 subaddr, u32 len)
  1155. {
  1156. struct pmac_i2c_pf_inst *inst = instdata;
  1157. inst->bytes = len;
  1158. return pmac_i2c_xfer(inst->bus, inst->addr | pmac_i2c_read, 1, subaddr,
  1159. inst->buffer, len);
  1160. }
  1161. static int pmac_i2c_do_write_sub(PMF_STD_ARGS, u8 subaddr, u32 len,
  1162. const u8 *data)
  1163. {
  1164. struct pmac_i2c_pf_inst *inst = instdata;
  1165. return pmac_i2c_xfer(inst->bus, inst->addr | pmac_i2c_write, 1,
  1166. subaddr, (u8 *)data, len);
  1167. }
  1168. static int pmac_i2c_do_set_mode(PMF_STD_ARGS, int mode)
  1169. {
  1170. struct pmac_i2c_pf_inst *inst = instdata;
  1171. return pmac_i2c_setmode(inst->bus, mode);
  1172. }
  1173. static int pmac_i2c_do_rmw_sub(PMF_STD_ARGS, u8 subaddr, u32 masklen,
  1174. u32 valuelen, u32 totallen, const u8 *maskdata,
  1175. const u8 *valuedata)
  1176. {
  1177. struct pmac_i2c_pf_inst *inst = instdata;
  1178. if (masklen > inst->bytes || valuelen > inst->bytes ||
  1179. totallen > inst->bytes || valuelen > masklen)
  1180. return -EINVAL;
  1181. pmac_i2c_do_apply_rmw(inst, masklen, maskdata, valuedata);
  1182. return pmac_i2c_xfer(inst->bus, inst->addr | pmac_i2c_write, 1,
  1183. subaddr, inst->scratch, totallen);
  1184. }
  1185. static int pmac_i2c_do_mask_and_comp(PMF_STD_ARGS, u32 len,
  1186. const u8 *maskdata,
  1187. const u8 *valuedata)
  1188. {
  1189. struct pmac_i2c_pf_inst *inst = instdata;
  1190. int i, match;
  1191. /* Get return value pointer, it's assumed to be a u32 */
  1192. if (!args || !args->count || !args->u[0].p)
  1193. return -EINVAL;
  1194. /* Check buffer */
  1195. if (len > inst->bytes)
  1196. return -EINVAL;
  1197. for (i = 0, match = 1; match && i < len; i ++)
  1198. if ((inst->buffer[i] & maskdata[i]) != valuedata[i])
  1199. match = 0;
  1200. *args->u[0].p = match;
  1201. return 0;
  1202. }
  1203. static int pmac_i2c_do_delay(PMF_STD_ARGS, u32 duration)
  1204. {
  1205. msleep((duration + 999) / 1000);
  1206. return 0;
  1207. }
  1208. static struct pmf_handlers pmac_i2c_pfunc_handlers = {
  1209. .begin = pmac_i2c_do_begin,
  1210. .end = pmac_i2c_do_end,
  1211. .read_i2c = pmac_i2c_do_read,
  1212. .write_i2c = pmac_i2c_do_write,
  1213. .rmw_i2c = pmac_i2c_do_rmw,
  1214. .read_i2c_sub = pmac_i2c_do_read_sub,
  1215. .write_i2c_sub = pmac_i2c_do_write_sub,
  1216. .rmw_i2c_sub = pmac_i2c_do_rmw_sub,
  1217. .set_i2c_mode = pmac_i2c_do_set_mode,
  1218. .mask_and_compare = pmac_i2c_do_mask_and_comp,
  1219. .delay = pmac_i2c_do_delay,
  1220. };
  1221. static void __init pmac_i2c_dev_create(struct device_node *np, int quirks)
  1222. {
  1223. DBG("dev_create(%s)\n", np->full_name);
  1224. pmf_register_driver(np, &pmac_i2c_pfunc_handlers,
  1225. (void *)(long)quirks);
  1226. }
  1227. static void __init pmac_i2c_dev_init(struct device_node *np, int quirks)
  1228. {
  1229. DBG("dev_create(%s)\n", np->full_name);
  1230. pmf_do_functions(np, NULL, 0, PMF_FLAGS_ON_INIT, NULL);
  1231. }
  1232. static void pmac_i2c_dev_suspend(struct device_node *np, int quirks)
  1233. {
  1234. DBG("dev_suspend(%s)\n", np->full_name);
  1235. pmf_do_functions(np, NULL, 0, PMF_FLAGS_ON_SLEEP, NULL);
  1236. }
  1237. static void pmac_i2c_dev_resume(struct device_node *np, int quirks)
  1238. {
  1239. DBG("dev_resume(%s)\n", np->full_name);
  1240. pmf_do_functions(np, NULL, 0, PMF_FLAGS_ON_WAKE, NULL);
  1241. }
  1242. void pmac_pfunc_i2c_suspend(void)
  1243. {
  1244. pmac_i2c_devscan(pmac_i2c_dev_suspend);
  1245. }
  1246. void pmac_pfunc_i2c_resume(void)
  1247. {
  1248. pmac_i2c_devscan(pmac_i2c_dev_resume);
  1249. }
  1250. /*
  1251. * Initialize us: probe all i2c busses on the machine, instantiate
  1252. * busses and platform functions as needed.
  1253. */
  1254. /* This is non-static as it might be called early by smp code */
  1255. int __init pmac_i2c_init(void)
  1256. {
  1257. static int i2c_inited;
  1258. if (i2c_inited)
  1259. return 0;
  1260. i2c_inited = 1;
  1261. /* Probe keywest-i2c busses */
  1262. kw_i2c_probe();
  1263. #ifdef CONFIG_ADB_PMU
  1264. /* Probe PMU i2c busses */
  1265. pmu_i2c_probe();
  1266. #endif
  1267. #ifdef CONFIG_PMAC_SMU
  1268. /* Probe SMU i2c busses */
  1269. smu_i2c_probe();
  1270. #endif
  1271. /* Now add plaform functions for some known devices */
  1272. pmac_i2c_devscan(pmac_i2c_dev_create);
  1273. return 0;
  1274. }
  1275. arch_initcall(pmac_i2c_init);
  1276. /* Since pmac_i2c_init can be called too early for the platform device
  1277. * registration, we need to do it at a later time. In our case, subsys
  1278. * happens to fit well, though I agree it's a bit of a hack...
  1279. */
  1280. static int __init pmac_i2c_create_platform_devices(void)
  1281. {
  1282. struct pmac_i2c_bus *bus;
  1283. int i = 0;
  1284. /* In the case where we are initialized from smp_init(), we must
  1285. * not use the timer (and thus the irq). It's safe from now on
  1286. * though
  1287. */
  1288. pmac_i2c_force_poll = 0;
  1289. /* Create platform devices */
  1290. list_for_each_entry(bus, &pmac_i2c_busses, link) {
  1291. bus->platform_dev =
  1292. platform_device_alloc("i2c-powermac", i++);
  1293. if (bus->platform_dev == NULL)
  1294. return -ENOMEM;
  1295. bus->platform_dev->dev.platform_data = bus;
  1296. platform_device_add(bus->platform_dev);
  1297. }
  1298. /* Now call platform "init" functions */
  1299. pmac_i2c_devscan(pmac_i2c_dev_init);
  1300. return 0;
  1301. }
  1302. subsys_initcall(pmac_i2c_create_platform_devices);