hash_low_32.S 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618
  1. /*
  2. * arch/ppc/kernel/hashtable.S
  3. *
  4. * $Id: hashtable.S,v 1.6 1999/10/08 01:56:15 paulus Exp $
  5. *
  6. * PowerPC version
  7. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  8. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  9. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  10. * Adapted for Power Macintosh by Paul Mackerras.
  11. * Low-level exception handlers and MMU support
  12. * rewritten by Paul Mackerras.
  13. * Copyright (C) 1996 Paul Mackerras.
  14. *
  15. * This file contains low-level assembler routines for managing
  16. * the PowerPC MMU hash table. (PPC 8xx processors don't use a
  17. * hash table, so this file is not used on them.)
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License
  21. * as published by the Free Software Foundation; either version
  22. * 2 of the License, or (at your option) any later version.
  23. *
  24. */
  25. #include <linux/config.h>
  26. #include <asm/reg.h>
  27. #include <asm/page.h>
  28. #include <asm/pgtable.h>
  29. #include <asm/cputable.h>
  30. #include <asm/ppc_asm.h>
  31. #include <asm/thread_info.h>
  32. #include <asm/asm-offsets.h>
  33. #ifdef CONFIG_SMP
  34. .comm mmu_hash_lock,4
  35. #endif /* CONFIG_SMP */
  36. /*
  37. * Sync CPUs with hash_page taking & releasing the hash
  38. * table lock
  39. */
  40. #ifdef CONFIG_SMP
  41. .text
  42. _GLOBAL(hash_page_sync)
  43. lis r8,mmu_hash_lock@h
  44. ori r8,r8,mmu_hash_lock@l
  45. lis r0,0x0fff
  46. b 10f
  47. 11: lwz r6,0(r8)
  48. cmpwi 0,r6,0
  49. bne 11b
  50. 10: lwarx r6,0,r8
  51. cmpwi 0,r6,0
  52. bne- 11b
  53. stwcx. r0,0,r8
  54. bne- 10b
  55. isync
  56. eieio
  57. li r0,0
  58. stw r0,0(r8)
  59. blr
  60. #endif
  61. /*
  62. * Load a PTE into the hash table, if possible.
  63. * The address is in r4, and r3 contains an access flag:
  64. * _PAGE_RW (0x400) if a write.
  65. * r9 contains the SRR1 value, from which we use the MSR_PR bit.
  66. * SPRG3 contains the physical address of the current task's thread.
  67. *
  68. * Returns to the caller if the access is illegal or there is no
  69. * mapping for the address. Otherwise it places an appropriate PTE
  70. * in the hash table and returns from the exception.
  71. * Uses r0, r3 - r8, ctr, lr.
  72. */
  73. .text
  74. _GLOBAL(hash_page)
  75. #ifdef CONFIG_PPC64BRIDGE
  76. mfmsr r0
  77. clrldi r0,r0,1 /* make sure it's in 32-bit mode */
  78. MTMSRD(r0)
  79. isync
  80. #endif
  81. tophys(r7,0) /* gets -KERNELBASE into r7 */
  82. #ifdef CONFIG_SMP
  83. addis r8,r7,mmu_hash_lock@h
  84. ori r8,r8,mmu_hash_lock@l
  85. lis r0,0x0fff
  86. b 10f
  87. 11: lwz r6,0(r8)
  88. cmpwi 0,r6,0
  89. bne 11b
  90. 10: lwarx r6,0,r8
  91. cmpwi 0,r6,0
  92. bne- 11b
  93. stwcx. r0,0,r8
  94. bne- 10b
  95. isync
  96. #endif
  97. /* Get PTE (linux-style) and check access */
  98. lis r0,KERNELBASE@h /* check if kernel address */
  99. cmplw 0,r4,r0
  100. mfspr r8,SPRN_SPRG3 /* current task's THREAD (phys) */
  101. ori r3,r3,_PAGE_USER|_PAGE_PRESENT /* test low addresses as user */
  102. lwz r5,PGDIR(r8) /* virt page-table root */
  103. blt+ 112f /* assume user more likely */
  104. lis r5,swapper_pg_dir@ha /* if kernel address, use */
  105. addi r5,r5,swapper_pg_dir@l /* kernel page table */
  106. rlwimi r3,r9,32-12,29,29 /* MSR_PR -> _PAGE_USER */
  107. 112: add r5,r5,r7 /* convert to phys addr */
  108. rlwimi r5,r4,12,20,29 /* insert top 10 bits of address */
  109. lwz r8,0(r5) /* get pmd entry */
  110. rlwinm. r8,r8,0,0,19 /* extract address of pte page */
  111. #ifdef CONFIG_SMP
  112. beq- hash_page_out /* return if no mapping */
  113. #else
  114. /* XXX it seems like the 601 will give a machine fault on the
  115. rfi if its alignment is wrong (bottom 4 bits of address are
  116. 8 or 0xc) and we have had a not-taken conditional branch
  117. to the address following the rfi. */
  118. beqlr-
  119. #endif
  120. rlwimi r8,r4,22,20,29 /* insert next 10 bits of address */
  121. rlwinm r0,r3,32-3,24,24 /* _PAGE_RW access -> _PAGE_DIRTY */
  122. ori r0,r0,_PAGE_ACCESSED|_PAGE_HASHPTE
  123. /*
  124. * Update the linux PTE atomically. We do the lwarx up-front
  125. * because almost always, there won't be a permission violation
  126. * and there won't already be an HPTE, and thus we will have
  127. * to update the PTE to set _PAGE_HASHPTE. -- paulus.
  128. */
  129. retry:
  130. lwarx r6,0,r8 /* get linux-style pte */
  131. andc. r5,r3,r6 /* check access & ~permission */
  132. #ifdef CONFIG_SMP
  133. bne- hash_page_out /* return if access not permitted */
  134. #else
  135. bnelr-
  136. #endif
  137. or r5,r0,r6 /* set accessed/dirty bits */
  138. stwcx. r5,0,r8 /* attempt to update PTE */
  139. bne- retry /* retry if someone got there first */
  140. mfsrin r3,r4 /* get segment reg for segment */
  141. mfctr r0
  142. stw r0,_CTR(r11)
  143. bl create_hpte /* add the hash table entry */
  144. #ifdef CONFIG_SMP
  145. eieio
  146. addis r8,r7,mmu_hash_lock@ha
  147. li r0,0
  148. stw r0,mmu_hash_lock@l(r8)
  149. #endif
  150. /* Return from the exception */
  151. lwz r5,_CTR(r11)
  152. mtctr r5
  153. lwz r0,GPR0(r11)
  154. lwz r7,GPR7(r11)
  155. lwz r8,GPR8(r11)
  156. b fast_exception_return
  157. #ifdef CONFIG_SMP
  158. hash_page_out:
  159. eieio
  160. addis r8,r7,mmu_hash_lock@ha
  161. li r0,0
  162. stw r0,mmu_hash_lock@l(r8)
  163. blr
  164. #endif /* CONFIG_SMP */
  165. /*
  166. * Add an entry for a particular page to the hash table.
  167. *
  168. * add_hash_page(unsigned context, unsigned long va, unsigned long pmdval)
  169. *
  170. * We assume any necessary modifications to the pte (e.g. setting
  171. * the accessed bit) have already been done and that there is actually
  172. * a hash table in use (i.e. we're not on a 603).
  173. */
  174. _GLOBAL(add_hash_page)
  175. mflr r0
  176. stw r0,4(r1)
  177. /* Convert context and va to VSID */
  178. mulli r3,r3,897*16 /* multiply context by context skew */
  179. rlwinm r0,r4,4,28,31 /* get ESID (top 4 bits of va) */
  180. mulli r0,r0,0x111 /* multiply by ESID skew */
  181. add r3,r3,r0 /* note create_hpte trims to 24 bits */
  182. #ifdef CONFIG_SMP
  183. rlwinm r8,r1,0,0,18 /* use cpu number to make tag */
  184. lwz r8,TI_CPU(r8) /* to go in mmu_hash_lock */
  185. oris r8,r8,12
  186. #endif /* CONFIG_SMP */
  187. /*
  188. * We disable interrupts here, even on UP, because we don't
  189. * want to race with hash_page, and because we want the
  190. * _PAGE_HASHPTE bit to be a reliable indication of whether
  191. * the HPTE exists (or at least whether one did once).
  192. * We also turn off the MMU for data accesses so that we
  193. * we can't take a hash table miss (assuming the code is
  194. * covered by a BAT). -- paulus
  195. */
  196. mfmsr r10
  197. SYNC
  198. rlwinm r0,r10,0,17,15 /* clear bit 16 (MSR_EE) */
  199. rlwinm r0,r0,0,28,26 /* clear MSR_DR */
  200. mtmsr r0
  201. SYNC_601
  202. isync
  203. tophys(r7,0)
  204. #ifdef CONFIG_SMP
  205. addis r9,r7,mmu_hash_lock@ha
  206. addi r9,r9,mmu_hash_lock@l
  207. 10: lwarx r0,0,r9 /* take the mmu_hash_lock */
  208. cmpi 0,r0,0
  209. bne- 11f
  210. stwcx. r8,0,r9
  211. beq+ 12f
  212. 11: lwz r0,0(r9)
  213. cmpi 0,r0,0
  214. beq 10b
  215. b 11b
  216. 12: isync
  217. #endif
  218. /*
  219. * Fetch the linux pte and test and set _PAGE_HASHPTE atomically.
  220. * If _PAGE_HASHPTE was already set, we don't replace the existing
  221. * HPTE, so we just unlock and return.
  222. */
  223. mr r8,r5
  224. rlwimi r8,r4,22,20,29
  225. 1: lwarx r6,0,r8
  226. andi. r0,r6,_PAGE_HASHPTE
  227. bne 9f /* if HASHPTE already set, done */
  228. ori r5,r6,_PAGE_HASHPTE
  229. stwcx. r5,0,r8
  230. bne- 1b
  231. bl create_hpte
  232. 9:
  233. #ifdef CONFIG_SMP
  234. eieio
  235. li r0,0
  236. stw r0,0(r9) /* clear mmu_hash_lock */
  237. #endif
  238. /* reenable interrupts and DR */
  239. mtmsr r10
  240. SYNC_601
  241. isync
  242. lwz r0,4(r1)
  243. mtlr r0
  244. blr
  245. /*
  246. * This routine adds a hardware PTE to the hash table.
  247. * It is designed to be called with the MMU either on or off.
  248. * r3 contains the VSID, r4 contains the virtual address,
  249. * r5 contains the linux PTE, r6 contains the old value of the
  250. * linux PTE (before setting _PAGE_HASHPTE) and r7 contains the
  251. * offset to be added to addresses (0 if the MMU is on,
  252. * -KERNELBASE if it is off).
  253. * On SMP, the caller should have the mmu_hash_lock held.
  254. * We assume that the caller has (or will) set the _PAGE_HASHPTE
  255. * bit in the linux PTE in memory. The value passed in r6 should
  256. * be the old linux PTE value; if it doesn't have _PAGE_HASHPTE set
  257. * this routine will skip the search for an existing HPTE.
  258. * This procedure modifies r0, r3 - r6, r8, cr0.
  259. * -- paulus.
  260. *
  261. * For speed, 4 of the instructions get patched once the size and
  262. * physical address of the hash table are known. These definitions
  263. * of Hash_base and Hash_bits below are just an example.
  264. */
  265. Hash_base = 0xc0180000
  266. Hash_bits = 12 /* e.g. 256kB hash table */
  267. Hash_msk = (((1 << Hash_bits) - 1) * 64)
  268. #ifndef CONFIG_PPC64BRIDGE
  269. /* defines for the PTE format for 32-bit PPCs */
  270. #define PTE_SIZE 8
  271. #define PTEG_SIZE 64
  272. #define LG_PTEG_SIZE 6
  273. #define LDPTEu lwzu
  274. #define STPTE stw
  275. #define CMPPTE cmpw
  276. #define PTE_H 0x40
  277. #define PTE_V 0x80000000
  278. #define TST_V(r) rlwinm. r,r,0,0,0
  279. #define SET_V(r) oris r,r,PTE_V@h
  280. #define CLR_V(r,t) rlwinm r,r,0,1,31
  281. #else
  282. /* defines for the PTE format for 64-bit PPCs */
  283. #define PTE_SIZE 16
  284. #define PTEG_SIZE 128
  285. #define LG_PTEG_SIZE 7
  286. #define LDPTEu ldu
  287. #define STPTE std
  288. #define CMPPTE cmpd
  289. #define PTE_H 2
  290. #define PTE_V 1
  291. #define TST_V(r) andi. r,r,PTE_V
  292. #define SET_V(r) ori r,r,PTE_V
  293. #define CLR_V(r,t) li t,PTE_V; andc r,r,t
  294. #endif /* CONFIG_PPC64BRIDGE */
  295. #define HASH_LEFT 31-(LG_PTEG_SIZE+Hash_bits-1)
  296. #define HASH_RIGHT 31-LG_PTEG_SIZE
  297. _GLOBAL(create_hpte)
  298. /* Convert linux-style PTE (r5) to low word of PPC-style PTE (r8) */
  299. rlwinm r8,r5,32-10,31,31 /* _PAGE_RW -> PP lsb */
  300. rlwinm r0,r5,32-7,31,31 /* _PAGE_DIRTY -> PP lsb */
  301. and r8,r8,r0 /* writable if _RW & _DIRTY */
  302. rlwimi r5,r5,32-1,30,30 /* _PAGE_USER -> PP msb */
  303. rlwimi r5,r5,32-2,31,31 /* _PAGE_USER -> PP lsb */
  304. ori r8,r8,0xe14 /* clear out reserved bits and M */
  305. andc r8,r5,r8 /* PP = user? (rw&dirty? 2: 3): 0 */
  306. BEGIN_FTR_SECTION
  307. ori r8,r8,_PAGE_COHERENT /* set M (coherence required) */
  308. END_FTR_SECTION_IFSET(CPU_FTR_NEED_COHERENT)
  309. /* Construct the high word of the PPC-style PTE (r5) */
  310. #ifndef CONFIG_PPC64BRIDGE
  311. rlwinm r5,r3,7,1,24 /* put VSID in 0x7fffff80 bits */
  312. rlwimi r5,r4,10,26,31 /* put in API (abbrev page index) */
  313. #else /* CONFIG_PPC64BRIDGE */
  314. clrlwi r3,r3,8 /* reduce vsid to 24 bits */
  315. sldi r5,r3,12 /* shift vsid into position */
  316. rlwimi r5,r4,16,20,24 /* put in API (abbrev page index) */
  317. #endif /* CONFIG_PPC64BRIDGE */
  318. SET_V(r5) /* set V (valid) bit */
  319. /* Get the address of the primary PTE group in the hash table (r3) */
  320. _GLOBAL(hash_page_patch_A)
  321. addis r0,r7,Hash_base@h /* base address of hash table */
  322. rlwimi r0,r3,LG_PTEG_SIZE,HASH_LEFT,HASH_RIGHT /* VSID -> hash */
  323. rlwinm r3,r4,20+LG_PTEG_SIZE,HASH_LEFT,HASH_RIGHT /* PI -> hash */
  324. xor r3,r3,r0 /* make primary hash */
  325. li r0,8 /* PTEs/group */
  326. /*
  327. * Test the _PAGE_HASHPTE bit in the old linux PTE, and skip the search
  328. * if it is clear, meaning that the HPTE isn't there already...
  329. */
  330. andi. r6,r6,_PAGE_HASHPTE
  331. beq+ 10f /* no PTE: go look for an empty slot */
  332. tlbie r4
  333. addis r4,r7,htab_hash_searches@ha
  334. lwz r6,htab_hash_searches@l(r4)
  335. addi r6,r6,1 /* count how many searches we do */
  336. stw r6,htab_hash_searches@l(r4)
  337. /* Search the primary PTEG for a PTE whose 1st (d)word matches r5 */
  338. mtctr r0
  339. addi r4,r3,-PTE_SIZE
  340. 1: LDPTEu r6,PTE_SIZE(r4) /* get next PTE */
  341. CMPPTE 0,r6,r5
  342. bdnzf 2,1b /* loop while ctr != 0 && !cr0.eq */
  343. beq+ found_slot
  344. /* Search the secondary PTEG for a matching PTE */
  345. ori r5,r5,PTE_H /* set H (secondary hash) bit */
  346. _GLOBAL(hash_page_patch_B)
  347. xoris r4,r3,Hash_msk>>16 /* compute secondary hash */
  348. xori r4,r4,(-PTEG_SIZE & 0xffff)
  349. addi r4,r4,-PTE_SIZE
  350. mtctr r0
  351. 2: LDPTEu r6,PTE_SIZE(r4)
  352. CMPPTE 0,r6,r5
  353. bdnzf 2,2b
  354. beq+ found_slot
  355. xori r5,r5,PTE_H /* clear H bit again */
  356. /* Search the primary PTEG for an empty slot */
  357. 10: mtctr r0
  358. addi r4,r3,-PTE_SIZE /* search primary PTEG */
  359. 1: LDPTEu r6,PTE_SIZE(r4) /* get next PTE */
  360. TST_V(r6) /* test valid bit */
  361. bdnzf 2,1b /* loop while ctr != 0 && !cr0.eq */
  362. beq+ found_empty
  363. /* update counter of times that the primary PTEG is full */
  364. addis r4,r7,primary_pteg_full@ha
  365. lwz r6,primary_pteg_full@l(r4)
  366. addi r6,r6,1
  367. stw r6,primary_pteg_full@l(r4)
  368. /* Search the secondary PTEG for an empty slot */
  369. ori r5,r5,PTE_H /* set H (secondary hash) bit */
  370. _GLOBAL(hash_page_patch_C)
  371. xoris r4,r3,Hash_msk>>16 /* compute secondary hash */
  372. xori r4,r4,(-PTEG_SIZE & 0xffff)
  373. addi r4,r4,-PTE_SIZE
  374. mtctr r0
  375. 2: LDPTEu r6,PTE_SIZE(r4)
  376. TST_V(r6)
  377. bdnzf 2,2b
  378. beq+ found_empty
  379. xori r5,r5,PTE_H /* clear H bit again */
  380. /*
  381. * Choose an arbitrary slot in the primary PTEG to overwrite.
  382. * Since both the primary and secondary PTEGs are full, and we
  383. * have no information that the PTEs in the primary PTEG are
  384. * more important or useful than those in the secondary PTEG,
  385. * and we know there is a definite (although small) speed
  386. * advantage to putting the PTE in the primary PTEG, we always
  387. * put the PTE in the primary PTEG.
  388. */
  389. addis r4,r7,next_slot@ha
  390. lwz r6,next_slot@l(r4)
  391. addi r6,r6,PTE_SIZE
  392. andi. r6,r6,7*PTE_SIZE
  393. stw r6,next_slot@l(r4)
  394. add r4,r3,r6
  395. #ifndef CONFIG_SMP
  396. /* Store PTE in PTEG */
  397. found_empty:
  398. STPTE r5,0(r4)
  399. found_slot:
  400. STPTE r8,PTE_SIZE/2(r4)
  401. #else /* CONFIG_SMP */
  402. /*
  403. * Between the tlbie above and updating the hash table entry below,
  404. * another CPU could read the hash table entry and put it in its TLB.
  405. * There are 3 cases:
  406. * 1. using an empty slot
  407. * 2. updating an earlier entry to change permissions (i.e. enable write)
  408. * 3. taking over the PTE for an unrelated address
  409. *
  410. * In each case it doesn't really matter if the other CPUs have the old
  411. * PTE in their TLB. So we don't need to bother with another tlbie here,
  412. * which is convenient as we've overwritten the register that had the
  413. * address. :-) The tlbie above is mainly to make sure that this CPU comes
  414. * and gets the new PTE from the hash table.
  415. *
  416. * We do however have to make sure that the PTE is never in an invalid
  417. * state with the V bit set.
  418. */
  419. found_empty:
  420. found_slot:
  421. CLR_V(r5,r0) /* clear V (valid) bit in PTE */
  422. STPTE r5,0(r4)
  423. sync
  424. TLBSYNC
  425. STPTE r8,PTE_SIZE/2(r4) /* put in correct RPN, WIMG, PP bits */
  426. sync
  427. SET_V(r5)
  428. STPTE r5,0(r4) /* finally set V bit in PTE */
  429. #endif /* CONFIG_SMP */
  430. sync /* make sure pte updates get to memory */
  431. blr
  432. .comm next_slot,4
  433. .comm primary_pteg_full,4
  434. .comm htab_hash_searches,4
  435. /*
  436. * Flush the entry for a particular page from the hash table.
  437. *
  438. * flush_hash_pages(unsigned context, unsigned long va, unsigned long pmdval,
  439. * int count)
  440. *
  441. * We assume that there is a hash table in use (Hash != 0).
  442. */
  443. _GLOBAL(flush_hash_pages)
  444. tophys(r7,0)
  445. /*
  446. * We disable interrupts here, even on UP, because we want
  447. * the _PAGE_HASHPTE bit to be a reliable indication of
  448. * whether the HPTE exists (or at least whether one did once).
  449. * We also turn off the MMU for data accesses so that we
  450. * we can't take a hash table miss (assuming the code is
  451. * covered by a BAT). -- paulus
  452. */
  453. mfmsr r10
  454. SYNC
  455. rlwinm r0,r10,0,17,15 /* clear bit 16 (MSR_EE) */
  456. rlwinm r0,r0,0,28,26 /* clear MSR_DR */
  457. mtmsr r0
  458. SYNC_601
  459. isync
  460. /* First find a PTE in the range that has _PAGE_HASHPTE set */
  461. rlwimi r5,r4,22,20,29
  462. 1: lwz r0,0(r5)
  463. cmpwi cr1,r6,1
  464. andi. r0,r0,_PAGE_HASHPTE
  465. bne 2f
  466. ble cr1,19f
  467. addi r4,r4,0x1000
  468. addi r5,r5,4
  469. addi r6,r6,-1
  470. b 1b
  471. /* Convert context and va to VSID */
  472. 2: mulli r3,r3,897*16 /* multiply context by context skew */
  473. rlwinm r0,r4,4,28,31 /* get ESID (top 4 bits of va) */
  474. mulli r0,r0,0x111 /* multiply by ESID skew */
  475. add r3,r3,r0 /* note code below trims to 24 bits */
  476. /* Construct the high word of the PPC-style PTE (r11) */
  477. #ifndef CONFIG_PPC64BRIDGE
  478. rlwinm r11,r3,7,1,24 /* put VSID in 0x7fffff80 bits */
  479. rlwimi r11,r4,10,26,31 /* put in API (abbrev page index) */
  480. #else /* CONFIG_PPC64BRIDGE */
  481. clrlwi r3,r3,8 /* reduce vsid to 24 bits */
  482. sldi r11,r3,12 /* shift vsid into position */
  483. rlwimi r11,r4,16,20,24 /* put in API (abbrev page index) */
  484. #endif /* CONFIG_PPC64BRIDGE */
  485. SET_V(r11) /* set V (valid) bit */
  486. #ifdef CONFIG_SMP
  487. addis r9,r7,mmu_hash_lock@ha
  488. addi r9,r9,mmu_hash_lock@l
  489. rlwinm r8,r1,0,0,18
  490. add r8,r8,r7
  491. lwz r8,TI_CPU(r8)
  492. oris r8,r8,9
  493. 10: lwarx r0,0,r9
  494. cmpi 0,r0,0
  495. bne- 11f
  496. stwcx. r8,0,r9
  497. beq+ 12f
  498. 11: lwz r0,0(r9)
  499. cmpi 0,r0,0
  500. beq 10b
  501. b 11b
  502. 12: isync
  503. #endif
  504. /*
  505. * Check the _PAGE_HASHPTE bit in the linux PTE. If it is
  506. * already clear, we're done (for this pte). If not,
  507. * clear it (atomically) and proceed. -- paulus.
  508. */
  509. 33: lwarx r8,0,r5 /* fetch the pte */
  510. andi. r0,r8,_PAGE_HASHPTE
  511. beq 8f /* done if HASHPTE is already clear */
  512. rlwinm r8,r8,0,31,29 /* clear HASHPTE bit */
  513. stwcx. r8,0,r5 /* update the pte */
  514. bne- 33b
  515. /* Get the address of the primary PTE group in the hash table (r3) */
  516. _GLOBAL(flush_hash_patch_A)
  517. addis r8,r7,Hash_base@h /* base address of hash table */
  518. rlwimi r8,r3,LG_PTEG_SIZE,HASH_LEFT,HASH_RIGHT /* VSID -> hash */
  519. rlwinm r0,r4,20+LG_PTEG_SIZE,HASH_LEFT,HASH_RIGHT /* PI -> hash */
  520. xor r8,r0,r8 /* make primary hash */
  521. /* Search the primary PTEG for a PTE whose 1st (d)word matches r5 */
  522. li r0,8 /* PTEs/group */
  523. mtctr r0
  524. addi r12,r8,-PTE_SIZE
  525. 1: LDPTEu r0,PTE_SIZE(r12) /* get next PTE */
  526. CMPPTE 0,r0,r11
  527. bdnzf 2,1b /* loop while ctr != 0 && !cr0.eq */
  528. beq+ 3f
  529. /* Search the secondary PTEG for a matching PTE */
  530. ori r11,r11,PTE_H /* set H (secondary hash) bit */
  531. li r0,8 /* PTEs/group */
  532. _GLOBAL(flush_hash_patch_B)
  533. xoris r12,r8,Hash_msk>>16 /* compute secondary hash */
  534. xori r12,r12,(-PTEG_SIZE & 0xffff)
  535. addi r12,r12,-PTE_SIZE
  536. mtctr r0
  537. 2: LDPTEu r0,PTE_SIZE(r12)
  538. CMPPTE 0,r0,r11
  539. bdnzf 2,2b
  540. xori r11,r11,PTE_H /* clear H again */
  541. bne- 4f /* should rarely fail to find it */
  542. 3: li r0,0
  543. STPTE r0,0(r12) /* invalidate entry */
  544. 4: sync
  545. tlbie r4 /* in hw tlb too */
  546. sync
  547. 8: ble cr1,9f /* if all ptes checked */
  548. 81: addi r6,r6,-1
  549. addi r5,r5,4 /* advance to next pte */
  550. addi r4,r4,0x1000
  551. lwz r0,0(r5) /* check next pte */
  552. cmpwi cr1,r6,1
  553. andi. r0,r0,_PAGE_HASHPTE
  554. bne 33b
  555. bgt cr1,81b
  556. 9:
  557. #ifdef CONFIG_SMP
  558. TLBSYNC
  559. li r0,0
  560. stw r0,0(r9) /* clear mmu_hash_lock */
  561. #endif
  562. 19: mtmsr r10
  563. SYNC_601
  564. isync
  565. blr